rs600.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  47. {
  48. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  49. int i;
  50. if (RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset) & AVIVO_CRTC_EN) {
  51. for (i = 0; i < rdev->usec_timeout; i++) {
  52. if (!(RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK))
  53. break;
  54. udelay(1);
  55. }
  56. for (i = 0; i < rdev->usec_timeout; i++) {
  57. if (RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK)
  58. break;
  59. udelay(1);
  60. }
  61. }
  62. }
  63. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  64. {
  65. /* enable the pflip int */
  66. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  67. }
  68. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  69. {
  70. /* disable the pflip int */
  71. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  72. }
  73. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  74. {
  75. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  76. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  77. int i;
  78. /* Lock the graphics update lock */
  79. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  80. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* update the scanout addresses */
  82. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  83. (u32)crtc_base);
  84. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  85. (u32)crtc_base);
  86. /* Wait for update_pending to go high. */
  87. for (i = 0; i < rdev->usec_timeout; i++) {
  88. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  89. break;
  90. udelay(1);
  91. }
  92. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  93. /* Unlock the lock, so double-buffering can take place inside vblank */
  94. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  95. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  96. /* Return current update_pending status: */
  97. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  98. }
  99. void rs600_pm_misc(struct radeon_device *rdev)
  100. {
  101. int requested_index = rdev->pm.requested_power_state_index;
  102. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  103. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  104. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  105. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  106. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  107. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  108. tmp = RREG32(voltage->gpio.reg);
  109. if (voltage->active_high)
  110. tmp |= voltage->gpio.mask;
  111. else
  112. tmp &= ~(voltage->gpio.mask);
  113. WREG32(voltage->gpio.reg, tmp);
  114. if (voltage->delay)
  115. udelay(voltage->delay);
  116. } else {
  117. tmp = RREG32(voltage->gpio.reg);
  118. if (voltage->active_high)
  119. tmp &= ~voltage->gpio.mask;
  120. else
  121. tmp |= voltage->gpio.mask;
  122. WREG32(voltage->gpio.reg, tmp);
  123. if (voltage->delay)
  124. udelay(voltage->delay);
  125. }
  126. } else if (voltage->type == VOLTAGE_VDDC)
  127. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  128. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  129. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  130. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  131. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  132. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  133. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  134. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  135. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  136. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  137. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  138. }
  139. } else {
  140. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  141. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  142. }
  143. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  144. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  145. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  146. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  147. if (voltage->delay) {
  148. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  149. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  150. } else
  151. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  152. } else
  153. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  154. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  155. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  156. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  157. hdp_dyn_cntl &= ~HDP_FORCEON;
  158. else
  159. hdp_dyn_cntl |= HDP_FORCEON;
  160. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  161. #if 0
  162. /* mc_host_dyn seems to cause hangs from time to time */
  163. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  164. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  165. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  166. else
  167. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  168. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  169. #endif
  170. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  171. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  172. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  173. else
  174. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  175. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  176. /* set pcie lanes */
  177. if ((rdev->flags & RADEON_IS_PCIE) &&
  178. !(rdev->flags & RADEON_IS_IGP) &&
  179. rdev->asic->pm.set_pcie_lanes &&
  180. (ps->pcie_lanes !=
  181. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  182. radeon_set_pcie_lanes(rdev,
  183. ps->pcie_lanes);
  184. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  185. }
  186. }
  187. void rs600_pm_prepare(struct radeon_device *rdev)
  188. {
  189. struct drm_device *ddev = rdev->ddev;
  190. struct drm_crtc *crtc;
  191. struct radeon_crtc *radeon_crtc;
  192. u32 tmp;
  193. /* disable any active CRTCs */
  194. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  195. radeon_crtc = to_radeon_crtc(crtc);
  196. if (radeon_crtc->enabled) {
  197. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  198. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  199. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  200. }
  201. }
  202. }
  203. void rs600_pm_finish(struct radeon_device *rdev)
  204. {
  205. struct drm_device *ddev = rdev->ddev;
  206. struct drm_crtc *crtc;
  207. struct radeon_crtc *radeon_crtc;
  208. u32 tmp;
  209. /* enable any active CRTCs */
  210. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  211. radeon_crtc = to_radeon_crtc(crtc);
  212. if (radeon_crtc->enabled) {
  213. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  214. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  215. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  216. }
  217. }
  218. }
  219. /* hpd for digital panel detect/disconnect */
  220. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  221. {
  222. u32 tmp;
  223. bool connected = false;
  224. switch (hpd) {
  225. case RADEON_HPD_1:
  226. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  227. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  228. connected = true;
  229. break;
  230. case RADEON_HPD_2:
  231. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  232. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  233. connected = true;
  234. break;
  235. default:
  236. break;
  237. }
  238. return connected;
  239. }
  240. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  241. enum radeon_hpd_id hpd)
  242. {
  243. u32 tmp;
  244. bool connected = rs600_hpd_sense(rdev, hpd);
  245. switch (hpd) {
  246. case RADEON_HPD_1:
  247. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  248. if (connected)
  249. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  250. else
  251. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  252. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  253. break;
  254. case RADEON_HPD_2:
  255. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  256. if (connected)
  257. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  258. else
  259. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  260. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  261. break;
  262. default:
  263. break;
  264. }
  265. }
  266. void rs600_hpd_init(struct radeon_device *rdev)
  267. {
  268. struct drm_device *dev = rdev->ddev;
  269. struct drm_connector *connector;
  270. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  271. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  272. switch (radeon_connector->hpd.hpd) {
  273. case RADEON_HPD_1:
  274. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  275. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  276. rdev->irq.hpd[0] = true;
  277. break;
  278. case RADEON_HPD_2:
  279. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  280. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  281. rdev->irq.hpd[1] = true;
  282. break;
  283. default:
  284. break;
  285. }
  286. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  287. }
  288. if (rdev->irq.installed)
  289. rs600_irq_set(rdev);
  290. }
  291. void rs600_hpd_fini(struct radeon_device *rdev)
  292. {
  293. struct drm_device *dev = rdev->ddev;
  294. struct drm_connector *connector;
  295. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  296. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  297. switch (radeon_connector->hpd.hpd) {
  298. case RADEON_HPD_1:
  299. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  300. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  301. rdev->irq.hpd[0] = false;
  302. break;
  303. case RADEON_HPD_2:
  304. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  305. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  306. rdev->irq.hpd[1] = false;
  307. break;
  308. default:
  309. break;
  310. }
  311. }
  312. }
  313. int rs600_asic_reset(struct radeon_device *rdev)
  314. {
  315. struct rv515_mc_save save;
  316. u32 status, tmp;
  317. int ret = 0;
  318. status = RREG32(R_000E40_RBBM_STATUS);
  319. if (!G_000E40_GUI_ACTIVE(status)) {
  320. return 0;
  321. }
  322. /* Stops all mc clients */
  323. rv515_mc_stop(rdev, &save);
  324. status = RREG32(R_000E40_RBBM_STATUS);
  325. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  326. /* stop CP */
  327. WREG32(RADEON_CP_CSQ_CNTL, 0);
  328. tmp = RREG32(RADEON_CP_RB_CNTL);
  329. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  330. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  331. WREG32(RADEON_CP_RB_WPTR, 0);
  332. WREG32(RADEON_CP_RB_CNTL, tmp);
  333. pci_save_state(rdev->pdev);
  334. /* disable bus mastering */
  335. pci_clear_master(rdev->pdev);
  336. mdelay(1);
  337. /* reset GA+VAP */
  338. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  339. S_0000F0_SOFT_RESET_GA(1));
  340. RREG32(R_0000F0_RBBM_SOFT_RESET);
  341. mdelay(500);
  342. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  343. mdelay(1);
  344. status = RREG32(R_000E40_RBBM_STATUS);
  345. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  346. /* reset CP */
  347. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  348. RREG32(R_0000F0_RBBM_SOFT_RESET);
  349. mdelay(500);
  350. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  351. mdelay(1);
  352. status = RREG32(R_000E40_RBBM_STATUS);
  353. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  354. /* reset MC */
  355. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  356. RREG32(R_0000F0_RBBM_SOFT_RESET);
  357. mdelay(500);
  358. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  359. mdelay(1);
  360. status = RREG32(R_000E40_RBBM_STATUS);
  361. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  362. /* restore PCI & busmastering */
  363. pci_restore_state(rdev->pdev);
  364. /* Check if GPU is idle */
  365. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  366. dev_err(rdev->dev, "failed to reset GPU\n");
  367. rdev->gpu_lockup = true;
  368. ret = -1;
  369. } else
  370. dev_info(rdev->dev, "GPU reset succeed\n");
  371. rv515_mc_resume(rdev, &save);
  372. return ret;
  373. }
  374. /*
  375. * GART.
  376. */
  377. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  378. {
  379. uint32_t tmp;
  380. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  381. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  382. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  383. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  384. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  385. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  386. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  387. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  388. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  389. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  390. }
  391. int rs600_gart_init(struct radeon_device *rdev)
  392. {
  393. int r;
  394. if (rdev->gart.robj) {
  395. WARN(1, "RS600 GART already initialized\n");
  396. return 0;
  397. }
  398. /* Initialize common gart structure */
  399. r = radeon_gart_init(rdev);
  400. if (r) {
  401. return r;
  402. }
  403. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  404. return radeon_gart_table_vram_alloc(rdev);
  405. }
  406. static int rs600_gart_enable(struct radeon_device *rdev)
  407. {
  408. u32 tmp;
  409. int r, i;
  410. if (rdev->gart.robj == NULL) {
  411. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  412. return -EINVAL;
  413. }
  414. r = radeon_gart_table_vram_pin(rdev);
  415. if (r)
  416. return r;
  417. radeon_gart_restore(rdev);
  418. /* Enable bus master */
  419. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  420. WREG32(RADEON_BUS_CNTL, tmp);
  421. /* FIXME: setup default page */
  422. WREG32_MC(R_000100_MC_PT0_CNTL,
  423. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  424. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  425. for (i = 0; i < 19; i++) {
  426. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  427. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  428. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  429. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  430. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  431. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  432. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  433. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  434. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  435. }
  436. /* enable first context */
  437. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  438. S_000102_ENABLE_PAGE_TABLE(1) |
  439. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  440. /* disable all other contexts */
  441. for (i = 1; i < 8; i++)
  442. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  443. /* setup the page table */
  444. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  445. rdev->gart.table_addr);
  446. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  447. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  448. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  449. /* System context maps to VRAM space */
  450. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  451. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  452. /* enable page tables */
  453. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  454. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  455. tmp = RREG32_MC(R_000009_MC_CNTL1);
  456. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  457. rs600_gart_tlb_flush(rdev);
  458. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  459. (unsigned)(rdev->mc.gtt_size >> 20),
  460. (unsigned long long)rdev->gart.table_addr);
  461. rdev->gart.ready = true;
  462. return 0;
  463. }
  464. void rs600_gart_disable(struct radeon_device *rdev)
  465. {
  466. u32 tmp;
  467. /* FIXME: disable out of gart access */
  468. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  469. tmp = RREG32_MC(R_000009_MC_CNTL1);
  470. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  471. radeon_gart_table_vram_unpin(rdev);
  472. }
  473. void rs600_gart_fini(struct radeon_device *rdev)
  474. {
  475. radeon_gart_fini(rdev);
  476. rs600_gart_disable(rdev);
  477. radeon_gart_table_vram_free(rdev);
  478. }
  479. #define R600_PTE_VALID (1 << 0)
  480. #define R600_PTE_SYSTEM (1 << 1)
  481. #define R600_PTE_SNOOPED (1 << 2)
  482. #define R600_PTE_READABLE (1 << 5)
  483. #define R600_PTE_WRITEABLE (1 << 6)
  484. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  485. {
  486. void __iomem *ptr = (void *)rdev->gart.ptr;
  487. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  488. return -EINVAL;
  489. }
  490. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  491. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  492. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  493. writeq(addr, ptr + (i * 8));
  494. return 0;
  495. }
  496. int rs600_irq_set(struct radeon_device *rdev)
  497. {
  498. uint32_t tmp = 0;
  499. uint32_t mode_int = 0;
  500. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  501. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  502. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  503. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  504. if (!rdev->irq.installed) {
  505. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  506. WREG32(R_000040_GEN_INT_CNTL, 0);
  507. return -EINVAL;
  508. }
  509. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  510. tmp |= S_000040_SW_INT_EN(1);
  511. }
  512. if (rdev->irq.gui_idle) {
  513. tmp |= S_000040_GUI_IDLE(1);
  514. }
  515. if (rdev->irq.crtc_vblank_int[0] ||
  516. rdev->irq.pflip[0]) {
  517. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  518. }
  519. if (rdev->irq.crtc_vblank_int[1] ||
  520. rdev->irq.pflip[1]) {
  521. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  522. }
  523. if (rdev->irq.hpd[0]) {
  524. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  525. }
  526. if (rdev->irq.hpd[1]) {
  527. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  528. }
  529. WREG32(R_000040_GEN_INT_CNTL, tmp);
  530. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  531. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  532. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  533. return 0;
  534. }
  535. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  536. {
  537. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  538. uint32_t irq_mask = S_000044_SW_INT(1);
  539. u32 tmp;
  540. /* the interrupt works, but the status bit is permanently asserted */
  541. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  542. if (!rdev->irq.gui_idle_acked)
  543. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  544. }
  545. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  546. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  547. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  548. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  549. S_006534_D1MODE_VBLANK_ACK(1));
  550. }
  551. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  552. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  553. S_006D34_D2MODE_VBLANK_ACK(1));
  554. }
  555. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  556. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  557. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  558. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  559. }
  560. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  561. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  562. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  563. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  564. }
  565. } else {
  566. rdev->irq.stat_regs.r500.disp_int = 0;
  567. }
  568. if (irqs) {
  569. WREG32(R_000044_GEN_INT_STATUS, irqs);
  570. }
  571. return irqs & irq_mask;
  572. }
  573. void rs600_irq_disable(struct radeon_device *rdev)
  574. {
  575. WREG32(R_000040_GEN_INT_CNTL, 0);
  576. WREG32(R_006540_DxMODE_INT_MASK, 0);
  577. /* Wait and acknowledge irq */
  578. mdelay(1);
  579. rs600_irq_ack(rdev);
  580. }
  581. int rs600_irq_process(struct radeon_device *rdev)
  582. {
  583. u32 status, msi_rearm;
  584. bool queue_hotplug = false;
  585. /* reset gui idle ack. the status bit is broken */
  586. rdev->irq.gui_idle_acked = false;
  587. status = rs600_irq_ack(rdev);
  588. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  589. return IRQ_NONE;
  590. }
  591. while (status || rdev->irq.stat_regs.r500.disp_int) {
  592. /* SW interrupt */
  593. if (G_000044_SW_INT(status)) {
  594. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  595. }
  596. /* GUI idle */
  597. if (G_000040_GUI_IDLE(status)) {
  598. rdev->irq.gui_idle_acked = true;
  599. rdev->pm.gui_idle = true;
  600. wake_up(&rdev->irq.idle_queue);
  601. }
  602. /* Vertical blank interrupts */
  603. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  604. if (rdev->irq.crtc_vblank_int[0]) {
  605. drm_handle_vblank(rdev->ddev, 0);
  606. rdev->pm.vblank_sync = true;
  607. wake_up(&rdev->irq.vblank_queue);
  608. }
  609. if (rdev->irq.pflip[0])
  610. radeon_crtc_handle_flip(rdev, 0);
  611. }
  612. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  613. if (rdev->irq.crtc_vblank_int[1]) {
  614. drm_handle_vblank(rdev->ddev, 1);
  615. rdev->pm.vblank_sync = true;
  616. wake_up(&rdev->irq.vblank_queue);
  617. }
  618. if (rdev->irq.pflip[1])
  619. radeon_crtc_handle_flip(rdev, 1);
  620. }
  621. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  622. queue_hotplug = true;
  623. DRM_DEBUG("HPD1\n");
  624. }
  625. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  626. queue_hotplug = true;
  627. DRM_DEBUG("HPD2\n");
  628. }
  629. status = rs600_irq_ack(rdev);
  630. }
  631. /* reset gui idle ack. the status bit is broken */
  632. rdev->irq.gui_idle_acked = false;
  633. if (queue_hotplug)
  634. schedule_work(&rdev->hotplug_work);
  635. if (rdev->msi_enabled) {
  636. switch (rdev->family) {
  637. case CHIP_RS600:
  638. case CHIP_RS690:
  639. case CHIP_RS740:
  640. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  641. WREG32(RADEON_BUS_CNTL, msi_rearm);
  642. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  643. break;
  644. default:
  645. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  646. break;
  647. }
  648. }
  649. return IRQ_HANDLED;
  650. }
  651. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  652. {
  653. if (crtc == 0)
  654. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  655. else
  656. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  657. }
  658. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  659. {
  660. unsigned i;
  661. for (i = 0; i < rdev->usec_timeout; i++) {
  662. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  663. return 0;
  664. udelay(1);
  665. }
  666. return -1;
  667. }
  668. void rs600_gpu_init(struct radeon_device *rdev)
  669. {
  670. r420_pipes_init(rdev);
  671. /* Wait for mc idle */
  672. if (rs600_mc_wait_for_idle(rdev))
  673. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  674. }
  675. void rs600_mc_init(struct radeon_device *rdev)
  676. {
  677. u64 base;
  678. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  679. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  680. rdev->mc.vram_is_ddr = true;
  681. rdev->mc.vram_width = 128;
  682. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  683. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  684. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  685. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  686. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  687. base = G_000004_MC_FB_START(base) << 16;
  688. radeon_vram_location(rdev, &rdev->mc, base);
  689. rdev->mc.gtt_base_align = 0;
  690. radeon_gtt_location(rdev, &rdev->mc);
  691. radeon_update_bandwidth_info(rdev);
  692. }
  693. void rs600_bandwidth_update(struct radeon_device *rdev)
  694. {
  695. struct drm_display_mode *mode0 = NULL;
  696. struct drm_display_mode *mode1 = NULL;
  697. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  698. /* FIXME: implement full support */
  699. radeon_update_display_priority(rdev);
  700. if (rdev->mode_info.crtcs[0]->base.enabled)
  701. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  702. if (rdev->mode_info.crtcs[1]->base.enabled)
  703. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  704. rs690_line_buffer_adjust(rdev, mode0, mode1);
  705. if (rdev->disp_priority == 2) {
  706. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  707. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  708. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  709. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  710. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  711. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  712. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  713. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  714. }
  715. }
  716. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  717. {
  718. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  719. S_000070_MC_IND_CITF_ARB0(1));
  720. return RREG32(R_000074_MC_IND_DATA);
  721. }
  722. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  723. {
  724. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  725. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  726. WREG32(R_000074_MC_IND_DATA, v);
  727. }
  728. void rs600_debugfs(struct radeon_device *rdev)
  729. {
  730. if (r100_debugfs_rbbm_init(rdev))
  731. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  732. }
  733. void rs600_set_safe_registers(struct radeon_device *rdev)
  734. {
  735. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  736. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  737. }
  738. static void rs600_mc_program(struct radeon_device *rdev)
  739. {
  740. struct rv515_mc_save save;
  741. /* Stops all mc clients */
  742. rv515_mc_stop(rdev, &save);
  743. /* Wait for mc idle */
  744. if (rs600_mc_wait_for_idle(rdev))
  745. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  746. /* FIXME: What does AGP means for such chipset ? */
  747. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  748. WREG32_MC(R_000006_AGP_BASE, 0);
  749. WREG32_MC(R_000007_AGP_BASE_2, 0);
  750. /* Program MC */
  751. WREG32_MC(R_000004_MC_FB_LOCATION,
  752. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  753. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  754. WREG32(R_000134_HDP_FB_LOCATION,
  755. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  756. rv515_mc_resume(rdev, &save);
  757. }
  758. static int rs600_startup(struct radeon_device *rdev)
  759. {
  760. int r;
  761. rs600_mc_program(rdev);
  762. /* Resume clock */
  763. rv515_clock_startup(rdev);
  764. /* Initialize GPU configuration (# pipes, ...) */
  765. rs600_gpu_init(rdev);
  766. /* Initialize GART (initialize after TTM so we can allocate
  767. * memory through TTM but finalize after TTM) */
  768. r = rs600_gart_enable(rdev);
  769. if (r)
  770. return r;
  771. /* allocate wb buffer */
  772. r = radeon_wb_init(rdev);
  773. if (r)
  774. return r;
  775. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  776. if (r) {
  777. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  778. return r;
  779. }
  780. /* Enable IRQ */
  781. rs600_irq_set(rdev);
  782. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  783. /* 1M ring buffer */
  784. r = r100_cp_init(rdev, 1024 * 1024);
  785. if (r) {
  786. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  787. return r;
  788. }
  789. r = r600_audio_init(rdev);
  790. if (r) {
  791. dev_err(rdev->dev, "failed initializing audio\n");
  792. return r;
  793. }
  794. r = radeon_ib_pool_start(rdev);
  795. if (r)
  796. return r;
  797. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  798. if (r) {
  799. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  800. rdev->accel_working = false;
  801. return r;
  802. }
  803. return 0;
  804. }
  805. int rs600_resume(struct radeon_device *rdev)
  806. {
  807. int r;
  808. /* Make sur GART are not working */
  809. rs600_gart_disable(rdev);
  810. /* Resume clock before doing reset */
  811. rv515_clock_startup(rdev);
  812. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  813. if (radeon_asic_reset(rdev)) {
  814. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  815. RREG32(R_000E40_RBBM_STATUS),
  816. RREG32(R_0007C0_CP_STAT));
  817. }
  818. /* post */
  819. atom_asic_init(rdev->mode_info.atom_context);
  820. /* Resume clock after posting */
  821. rv515_clock_startup(rdev);
  822. /* Initialize surface registers */
  823. radeon_surface_init(rdev);
  824. rdev->accel_working = true;
  825. r = rs600_startup(rdev);
  826. if (r) {
  827. rdev->accel_working = false;
  828. }
  829. return r;
  830. }
  831. int rs600_suspend(struct radeon_device *rdev)
  832. {
  833. radeon_ib_pool_suspend(rdev);
  834. r600_audio_fini(rdev);
  835. r100_cp_disable(rdev);
  836. radeon_wb_disable(rdev);
  837. rs600_irq_disable(rdev);
  838. rs600_gart_disable(rdev);
  839. return 0;
  840. }
  841. void rs600_fini(struct radeon_device *rdev)
  842. {
  843. r600_audio_fini(rdev);
  844. r100_cp_fini(rdev);
  845. radeon_wb_fini(rdev);
  846. r100_ib_fini(rdev);
  847. radeon_gem_fini(rdev);
  848. rs600_gart_fini(rdev);
  849. radeon_irq_kms_fini(rdev);
  850. radeon_fence_driver_fini(rdev);
  851. radeon_bo_fini(rdev);
  852. radeon_atombios_fini(rdev);
  853. kfree(rdev->bios);
  854. rdev->bios = NULL;
  855. }
  856. int rs600_init(struct radeon_device *rdev)
  857. {
  858. int r;
  859. /* Disable VGA */
  860. rv515_vga_render_disable(rdev);
  861. /* Initialize scratch registers */
  862. radeon_scratch_init(rdev);
  863. /* Initialize surface registers */
  864. radeon_surface_init(rdev);
  865. /* restore some register to sane defaults */
  866. r100_restore_sanity(rdev);
  867. /* BIOS */
  868. if (!radeon_get_bios(rdev)) {
  869. if (ASIC_IS_AVIVO(rdev))
  870. return -EINVAL;
  871. }
  872. if (rdev->is_atom_bios) {
  873. r = radeon_atombios_init(rdev);
  874. if (r)
  875. return r;
  876. } else {
  877. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  878. return -EINVAL;
  879. }
  880. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  881. if (radeon_asic_reset(rdev)) {
  882. dev_warn(rdev->dev,
  883. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  884. RREG32(R_000E40_RBBM_STATUS),
  885. RREG32(R_0007C0_CP_STAT));
  886. }
  887. /* check if cards are posted or not */
  888. if (radeon_boot_test_post_card(rdev) == false)
  889. return -EINVAL;
  890. /* Initialize clocks */
  891. radeon_get_clock_info(rdev->ddev);
  892. /* initialize memory controller */
  893. rs600_mc_init(rdev);
  894. rs600_debugfs(rdev);
  895. /* Fence driver */
  896. r = radeon_fence_driver_init(rdev);
  897. if (r)
  898. return r;
  899. r = radeon_irq_kms_init(rdev);
  900. if (r)
  901. return r;
  902. /* Memory manager */
  903. r = radeon_bo_init(rdev);
  904. if (r)
  905. return r;
  906. r = rs600_gart_init(rdev);
  907. if (r)
  908. return r;
  909. rs600_set_safe_registers(rdev);
  910. r = radeon_ib_pool_init(rdev);
  911. rdev->accel_working = true;
  912. if (r) {
  913. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  914. rdev->accel_working = false;
  915. }
  916. r = rs600_startup(rdev);
  917. if (r) {
  918. /* Somethings want wront with the accel init stop accel */
  919. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  920. r100_cp_fini(rdev);
  921. radeon_wb_fini(rdev);
  922. r100_ib_fini(rdev);
  923. rs600_gart_fini(rdev);
  924. radeon_irq_kms_fini(rdev);
  925. rdev->accel_working = false;
  926. }
  927. return 0;
  928. }