radeon_object.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include "radeon_drm.h"
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. void radeon_bo_clear_va(struct radeon_bo *bo)
  46. {
  47. struct radeon_bo_va *bo_va, *tmp;
  48. list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
  49. /* remove from all vm address space */
  50. mutex_lock(&bo_va->vm->mutex);
  51. list_del(&bo_va->vm_list);
  52. mutex_unlock(&bo_va->vm->mutex);
  53. list_del(&bo_va->bo_list);
  54. kfree(bo_va);
  55. }
  56. }
  57. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  58. {
  59. struct radeon_bo *bo;
  60. bo = container_of(tbo, struct radeon_bo, tbo);
  61. mutex_lock(&bo->rdev->gem.mutex);
  62. list_del_init(&bo->list);
  63. mutex_unlock(&bo->rdev->gem.mutex);
  64. radeon_bo_clear_surface_reg(bo);
  65. radeon_bo_clear_va(bo);
  66. drm_gem_object_release(&bo->gem_base);
  67. kfree(bo);
  68. }
  69. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  70. {
  71. if (bo->destroy == &radeon_ttm_bo_destroy)
  72. return true;
  73. return false;
  74. }
  75. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  76. {
  77. u32 c = 0;
  78. rbo->placement.fpfn = 0;
  79. rbo->placement.lpfn = 0;
  80. rbo->placement.placement = rbo->placements;
  81. rbo->placement.busy_placement = rbo->placements;
  82. if (domain & RADEON_GEM_DOMAIN_VRAM)
  83. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  84. TTM_PL_FLAG_VRAM;
  85. if (domain & RADEON_GEM_DOMAIN_GTT)
  86. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  87. if (domain & RADEON_GEM_DOMAIN_CPU)
  88. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  89. if (!c)
  90. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  91. rbo->placement.num_placement = c;
  92. rbo->placement.num_busy_placement = c;
  93. }
  94. int radeon_bo_create(struct radeon_device *rdev,
  95. unsigned long size, int byte_align, bool kernel, u32 domain,
  96. struct radeon_bo **bo_ptr)
  97. {
  98. struct radeon_bo *bo;
  99. enum ttm_bo_type type;
  100. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  101. unsigned long max_size = 0;
  102. size_t acc_size;
  103. int r;
  104. size = ALIGN(size, PAGE_SIZE);
  105. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  106. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  107. }
  108. if (kernel) {
  109. type = ttm_bo_type_kernel;
  110. } else {
  111. type = ttm_bo_type_device;
  112. }
  113. *bo_ptr = NULL;
  114. /* maximun bo size is the minimun btw visible vram and gtt size */
  115. max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
  116. if ((page_align << PAGE_SHIFT) >= max_size) {
  117. printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
  118. __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
  119. return -ENOMEM;
  120. }
  121. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  122. sizeof(struct radeon_bo));
  123. retry:
  124. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  125. if (bo == NULL)
  126. return -ENOMEM;
  127. r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
  128. if (unlikely(r)) {
  129. kfree(bo);
  130. return r;
  131. }
  132. bo->rdev = rdev;
  133. bo->gem_base.driver_private = NULL;
  134. bo->surface_reg = -1;
  135. INIT_LIST_HEAD(&bo->list);
  136. INIT_LIST_HEAD(&bo->va);
  137. radeon_ttm_placement_from_domain(bo, domain);
  138. /* Kernel allocation are uninterruptible */
  139. mutex_lock(&rdev->vram_mutex);
  140. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  141. &bo->placement, page_align, 0, !kernel, NULL,
  142. acc_size, &radeon_ttm_bo_destroy);
  143. mutex_unlock(&rdev->vram_mutex);
  144. if (unlikely(r != 0)) {
  145. if (r != -ERESTARTSYS) {
  146. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  147. domain |= RADEON_GEM_DOMAIN_GTT;
  148. goto retry;
  149. }
  150. dev_err(rdev->dev,
  151. "object_init failed for (%lu, 0x%08X)\n",
  152. size, domain);
  153. }
  154. return r;
  155. }
  156. *bo_ptr = bo;
  157. trace_radeon_bo_create(bo);
  158. return 0;
  159. }
  160. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  161. {
  162. bool is_iomem;
  163. int r;
  164. if (bo->kptr) {
  165. if (ptr) {
  166. *ptr = bo->kptr;
  167. }
  168. return 0;
  169. }
  170. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  171. if (r) {
  172. return r;
  173. }
  174. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  175. if (ptr) {
  176. *ptr = bo->kptr;
  177. }
  178. radeon_bo_check_tiling(bo, 0, 0);
  179. return 0;
  180. }
  181. void radeon_bo_kunmap(struct radeon_bo *bo)
  182. {
  183. if (bo->kptr == NULL)
  184. return;
  185. bo->kptr = NULL;
  186. radeon_bo_check_tiling(bo, 0, 0);
  187. ttm_bo_kunmap(&bo->kmap);
  188. }
  189. void radeon_bo_unref(struct radeon_bo **bo)
  190. {
  191. struct ttm_buffer_object *tbo;
  192. struct radeon_device *rdev;
  193. if ((*bo) == NULL)
  194. return;
  195. rdev = (*bo)->rdev;
  196. tbo = &((*bo)->tbo);
  197. mutex_lock(&rdev->vram_mutex);
  198. ttm_bo_unref(&tbo);
  199. mutex_unlock(&rdev->vram_mutex);
  200. if (tbo == NULL)
  201. *bo = NULL;
  202. }
  203. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  204. u64 *gpu_addr)
  205. {
  206. int r, i;
  207. if (bo->pin_count) {
  208. bo->pin_count++;
  209. if (gpu_addr)
  210. *gpu_addr = radeon_bo_gpu_offset(bo);
  211. if (max_offset != 0) {
  212. u64 domain_start;
  213. if (domain == RADEON_GEM_DOMAIN_VRAM)
  214. domain_start = bo->rdev->mc.vram_start;
  215. else
  216. domain_start = bo->rdev->mc.gtt_start;
  217. WARN_ON_ONCE((*gpu_addr - domain_start) > max_offset);
  218. }
  219. return 0;
  220. }
  221. radeon_ttm_placement_from_domain(bo, domain);
  222. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  223. /* force to pin into visible video ram */
  224. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  225. }
  226. if (max_offset) {
  227. u64 lpfn = max_offset >> PAGE_SHIFT;
  228. if (!bo->placement.lpfn)
  229. bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
  230. if (lpfn < bo->placement.lpfn)
  231. bo->placement.lpfn = lpfn;
  232. }
  233. for (i = 0; i < bo->placement.num_placement; i++)
  234. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  235. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  236. if (likely(r == 0)) {
  237. bo->pin_count = 1;
  238. if (gpu_addr != NULL)
  239. *gpu_addr = radeon_bo_gpu_offset(bo);
  240. }
  241. if (unlikely(r != 0))
  242. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  243. return r;
  244. }
  245. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  246. {
  247. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  248. }
  249. int radeon_bo_unpin(struct radeon_bo *bo)
  250. {
  251. int r, i;
  252. if (!bo->pin_count) {
  253. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  254. return 0;
  255. }
  256. bo->pin_count--;
  257. if (bo->pin_count)
  258. return 0;
  259. for (i = 0; i < bo->placement.num_placement; i++)
  260. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  261. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  262. if (unlikely(r != 0))
  263. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  264. return r;
  265. }
  266. int radeon_bo_evict_vram(struct radeon_device *rdev)
  267. {
  268. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  269. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  270. if (rdev->mc.igp_sideport_enabled == false)
  271. /* Useless to evict on IGP chips */
  272. return 0;
  273. }
  274. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  275. }
  276. void radeon_bo_force_delete(struct radeon_device *rdev)
  277. {
  278. struct radeon_bo *bo, *n;
  279. if (list_empty(&rdev->gem.objects)) {
  280. return;
  281. }
  282. dev_err(rdev->dev, "Userspace still has active objects !\n");
  283. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  284. mutex_lock(&rdev->ddev->struct_mutex);
  285. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  286. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  287. *((unsigned long *)&bo->gem_base.refcount));
  288. mutex_lock(&bo->rdev->gem.mutex);
  289. list_del_init(&bo->list);
  290. mutex_unlock(&bo->rdev->gem.mutex);
  291. /* this should unref the ttm bo */
  292. drm_gem_object_unreference(&bo->gem_base);
  293. mutex_unlock(&rdev->ddev->struct_mutex);
  294. }
  295. }
  296. int radeon_bo_init(struct radeon_device *rdev)
  297. {
  298. /* Add an MTRR for the VRAM */
  299. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  300. MTRR_TYPE_WRCOMB, 1);
  301. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  302. rdev->mc.mc_vram_size >> 20,
  303. (unsigned long long)rdev->mc.aper_size >> 20);
  304. DRM_INFO("RAM width %dbits %cDR\n",
  305. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  306. return radeon_ttm_init(rdev);
  307. }
  308. void radeon_bo_fini(struct radeon_device *rdev)
  309. {
  310. radeon_ttm_fini(rdev);
  311. }
  312. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  313. struct list_head *head)
  314. {
  315. if (lobj->wdomain) {
  316. list_add(&lobj->tv.head, head);
  317. } else {
  318. list_add_tail(&lobj->tv.head, head);
  319. }
  320. }
  321. int radeon_bo_list_validate(struct list_head *head)
  322. {
  323. struct radeon_bo_list *lobj;
  324. struct radeon_bo *bo;
  325. u32 domain;
  326. int r;
  327. r = ttm_eu_reserve_buffers(head);
  328. if (unlikely(r != 0)) {
  329. return r;
  330. }
  331. list_for_each_entry(lobj, head, tv.head) {
  332. bo = lobj->bo;
  333. if (!bo->pin_count) {
  334. domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
  335. retry:
  336. radeon_ttm_placement_from_domain(bo, domain);
  337. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  338. true, false, false);
  339. if (unlikely(r)) {
  340. if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
  341. domain |= RADEON_GEM_DOMAIN_GTT;
  342. goto retry;
  343. }
  344. return r;
  345. }
  346. }
  347. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  348. lobj->tiling_flags = bo->tiling_flags;
  349. }
  350. return 0;
  351. }
  352. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  353. struct vm_area_struct *vma)
  354. {
  355. return ttm_fbdev_mmap(vma, &bo->tbo);
  356. }
  357. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  358. {
  359. struct radeon_device *rdev = bo->rdev;
  360. struct radeon_surface_reg *reg;
  361. struct radeon_bo *old_object;
  362. int steal;
  363. int i;
  364. BUG_ON(!atomic_read(&bo->tbo.reserved));
  365. if (!bo->tiling_flags)
  366. return 0;
  367. if (bo->surface_reg >= 0) {
  368. reg = &rdev->surface_regs[bo->surface_reg];
  369. i = bo->surface_reg;
  370. goto out;
  371. }
  372. steal = -1;
  373. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  374. reg = &rdev->surface_regs[i];
  375. if (!reg->bo)
  376. break;
  377. old_object = reg->bo;
  378. if (old_object->pin_count == 0)
  379. steal = i;
  380. }
  381. /* if we are all out */
  382. if (i == RADEON_GEM_MAX_SURFACES) {
  383. if (steal == -1)
  384. return -ENOMEM;
  385. /* find someone with a surface reg and nuke their BO */
  386. reg = &rdev->surface_regs[steal];
  387. old_object = reg->bo;
  388. /* blow away the mapping */
  389. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  390. ttm_bo_unmap_virtual(&old_object->tbo);
  391. old_object->surface_reg = -1;
  392. i = steal;
  393. }
  394. bo->surface_reg = i;
  395. reg->bo = bo;
  396. out:
  397. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  398. bo->tbo.mem.start << PAGE_SHIFT,
  399. bo->tbo.num_pages << PAGE_SHIFT);
  400. return 0;
  401. }
  402. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  403. {
  404. struct radeon_device *rdev = bo->rdev;
  405. struct radeon_surface_reg *reg;
  406. if (bo->surface_reg == -1)
  407. return;
  408. reg = &rdev->surface_regs[bo->surface_reg];
  409. radeon_clear_surface_reg(rdev, bo->surface_reg);
  410. reg->bo = NULL;
  411. bo->surface_reg = -1;
  412. }
  413. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  414. uint32_t tiling_flags, uint32_t pitch)
  415. {
  416. struct radeon_device *rdev = bo->rdev;
  417. int r;
  418. if (rdev->family >= CHIP_CEDAR) {
  419. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  420. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  421. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  422. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  423. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  424. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  425. switch (bankw) {
  426. case 0:
  427. case 1:
  428. case 2:
  429. case 4:
  430. case 8:
  431. break;
  432. default:
  433. return -EINVAL;
  434. }
  435. switch (bankh) {
  436. case 0:
  437. case 1:
  438. case 2:
  439. case 4:
  440. case 8:
  441. break;
  442. default:
  443. return -EINVAL;
  444. }
  445. switch (mtaspect) {
  446. case 0:
  447. case 1:
  448. case 2:
  449. case 4:
  450. case 8:
  451. break;
  452. default:
  453. return -EINVAL;
  454. }
  455. if (tilesplit > 6) {
  456. return -EINVAL;
  457. }
  458. if (stilesplit > 6) {
  459. return -EINVAL;
  460. }
  461. }
  462. r = radeon_bo_reserve(bo, false);
  463. if (unlikely(r != 0))
  464. return r;
  465. bo->tiling_flags = tiling_flags;
  466. bo->pitch = pitch;
  467. radeon_bo_unreserve(bo);
  468. return 0;
  469. }
  470. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  471. uint32_t *tiling_flags,
  472. uint32_t *pitch)
  473. {
  474. BUG_ON(!atomic_read(&bo->tbo.reserved));
  475. if (tiling_flags)
  476. *tiling_flags = bo->tiling_flags;
  477. if (pitch)
  478. *pitch = bo->pitch;
  479. }
  480. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  481. bool force_drop)
  482. {
  483. BUG_ON(!atomic_read(&bo->tbo.reserved));
  484. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  485. return 0;
  486. if (force_drop) {
  487. radeon_bo_clear_surface_reg(bo);
  488. return 0;
  489. }
  490. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  491. if (!has_moved)
  492. return 0;
  493. if (bo->surface_reg >= 0)
  494. radeon_bo_clear_surface_reg(bo);
  495. return 0;
  496. }
  497. if ((bo->surface_reg >= 0) && !has_moved)
  498. return 0;
  499. return radeon_bo_get_surface_reg(bo);
  500. }
  501. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  502. struct ttm_mem_reg *mem)
  503. {
  504. struct radeon_bo *rbo;
  505. if (!radeon_ttm_bo_is_radeon_bo(bo))
  506. return;
  507. rbo = container_of(bo, struct radeon_bo, tbo);
  508. radeon_bo_check_tiling(rbo, 0, 1);
  509. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  510. }
  511. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  512. {
  513. struct radeon_device *rdev;
  514. struct radeon_bo *rbo;
  515. unsigned long offset, size;
  516. int r;
  517. if (!radeon_ttm_bo_is_radeon_bo(bo))
  518. return 0;
  519. rbo = container_of(bo, struct radeon_bo, tbo);
  520. radeon_bo_check_tiling(rbo, 0, 0);
  521. rdev = rbo->rdev;
  522. if (bo->mem.mem_type == TTM_PL_VRAM) {
  523. size = bo->mem.num_pages << PAGE_SHIFT;
  524. offset = bo->mem.start << PAGE_SHIFT;
  525. if ((offset + size) > rdev->mc.visible_vram_size) {
  526. /* hurrah the memory is not visible ! */
  527. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  528. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  529. r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
  530. if (unlikely(r != 0))
  531. return r;
  532. offset = bo->mem.start << PAGE_SHIFT;
  533. /* this should not happen */
  534. if ((offset + size) > rdev->mc.visible_vram_size)
  535. return -EINVAL;
  536. }
  537. }
  538. return 0;
  539. }
  540. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  541. {
  542. int r;
  543. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  544. if (unlikely(r != 0))
  545. return r;
  546. spin_lock(&bo->tbo.bdev->fence_lock);
  547. if (mem_type)
  548. *mem_type = bo->tbo.mem.mem_type;
  549. if (bo->tbo.sync_obj)
  550. r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
  551. spin_unlock(&bo->tbo.bdev->fence_lock);
  552. ttm_bo_unreserve(&bo->tbo);
  553. return r;
  554. }
  555. /**
  556. * radeon_bo_reserve - reserve bo
  557. * @bo: bo structure
  558. * @no_wait: don't sleep while trying to reserve (return -EBUSY)
  559. *
  560. * Returns:
  561. * -EBUSY: buffer is busy and @no_wait is true
  562. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  563. * a signal. Release all buffer reservations and return to user-space.
  564. */
  565. int radeon_bo_reserve(struct radeon_bo *bo, bool no_wait)
  566. {
  567. int r;
  568. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  569. if (unlikely(r != 0)) {
  570. if (r != -ERESTARTSYS)
  571. dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
  572. return r;
  573. }
  574. return 0;
  575. }
  576. /* object have to be reserved */
  577. struct radeon_bo_va *radeon_bo_va(struct radeon_bo *rbo, struct radeon_vm *vm)
  578. {
  579. struct radeon_bo_va *bo_va;
  580. list_for_each_entry(bo_va, &rbo->va, bo_list) {
  581. if (bo_va->vm == vm) {
  582. return bo_va;
  583. }
  584. }
  585. return NULL;
  586. }