radeon_i2c.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <linux/export.h>
  27. #include "drmP.h"
  28. #include "drm_edid.h"
  29. #include "radeon_drm.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. extern int radeon_atom_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  33. struct i2c_msg *msgs, int num);
  34. extern u32 radeon_atom_hw_i2c_func(struct i2c_adapter *adap);
  35. /**
  36. * radeon_ddc_probe
  37. *
  38. */
  39. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  40. {
  41. u8 out = 0x0;
  42. u8 buf[8];
  43. int ret;
  44. struct i2c_msg msgs[] = {
  45. {
  46. .addr = DDC_ADDR,
  47. .flags = 0,
  48. .len = 1,
  49. .buf = &out,
  50. },
  51. {
  52. .addr = DDC_ADDR,
  53. .flags = I2C_M_RD,
  54. .len = 8,
  55. .buf = buf,
  56. }
  57. };
  58. /* on hw with routers, select right port */
  59. if (radeon_connector->router.ddc_valid)
  60. radeon_router_select_ddc_port(radeon_connector);
  61. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  62. if (ret != 2)
  63. /* Couldn't find an accessible DDC on this connector */
  64. return false;
  65. /* Probe also for valid EDID header
  66. * EDID header starts with:
  67. * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
  68. * Only the first 6 bytes must be valid as
  69. * drm_edid_block_valid() can fix the last 2 bytes */
  70. if (drm_edid_header_is_valid(buf) < 6) {
  71. /* Couldn't find an accessible EDID on this
  72. * connector */
  73. return false;
  74. }
  75. return true;
  76. }
  77. /* bit banging i2c */
  78. static int pre_xfer(struct i2c_adapter *i2c_adap)
  79. {
  80. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  81. struct radeon_device *rdev = i2c->dev->dev_private;
  82. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  83. uint32_t temp;
  84. /* RV410 appears to have a bug where the hw i2c in reset
  85. * holds the i2c port in a bad state - switch hw i2c away before
  86. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  87. */
  88. if (rec->hw_capable) {
  89. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  90. u32 reg;
  91. if (rdev->family >= CHIP_RV350)
  92. reg = RADEON_GPIO_MONID;
  93. else if ((rdev->family == CHIP_R300) ||
  94. (rdev->family == CHIP_R350))
  95. reg = RADEON_GPIO_DVI_DDC;
  96. else
  97. reg = RADEON_GPIO_CRT2_DDC;
  98. mutex_lock(&rdev->dc_hw_i2c_mutex);
  99. if (rec->a_clk_reg == reg) {
  100. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  101. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  102. } else {
  103. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  104. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  105. }
  106. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  107. }
  108. }
  109. /* switch the pads to ddc mode */
  110. if (ASIC_IS_DCE3(rdev) && rec->hw_capable) {
  111. temp = RREG32(rec->mask_clk_reg);
  112. temp &= ~(1 << 16);
  113. WREG32(rec->mask_clk_reg, temp);
  114. }
  115. /* clear the output pin values */
  116. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  117. WREG32(rec->a_clk_reg, temp);
  118. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  119. WREG32(rec->a_data_reg, temp);
  120. /* set the pins to input */
  121. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  122. WREG32(rec->en_clk_reg, temp);
  123. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  124. WREG32(rec->en_data_reg, temp);
  125. /* mask the gpio pins for software use */
  126. temp = RREG32(rec->mask_clk_reg) | rec->mask_clk_mask;
  127. WREG32(rec->mask_clk_reg, temp);
  128. temp = RREG32(rec->mask_clk_reg);
  129. temp = RREG32(rec->mask_data_reg) | rec->mask_data_mask;
  130. WREG32(rec->mask_data_reg, temp);
  131. temp = RREG32(rec->mask_data_reg);
  132. return 0;
  133. }
  134. static void post_xfer(struct i2c_adapter *i2c_adap)
  135. {
  136. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  137. struct radeon_device *rdev = i2c->dev->dev_private;
  138. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  139. uint32_t temp;
  140. /* unmask the gpio pins for software use */
  141. temp = RREG32(rec->mask_clk_reg) & ~rec->mask_clk_mask;
  142. WREG32(rec->mask_clk_reg, temp);
  143. temp = RREG32(rec->mask_clk_reg);
  144. temp = RREG32(rec->mask_data_reg) & ~rec->mask_data_mask;
  145. WREG32(rec->mask_data_reg, temp);
  146. temp = RREG32(rec->mask_data_reg);
  147. }
  148. static int get_clock(void *i2c_priv)
  149. {
  150. struct radeon_i2c_chan *i2c = i2c_priv;
  151. struct radeon_device *rdev = i2c->dev->dev_private;
  152. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  153. uint32_t val;
  154. /* read the value off the pin */
  155. val = RREG32(rec->y_clk_reg);
  156. val &= rec->y_clk_mask;
  157. return (val != 0);
  158. }
  159. static int get_data(void *i2c_priv)
  160. {
  161. struct radeon_i2c_chan *i2c = i2c_priv;
  162. struct radeon_device *rdev = i2c->dev->dev_private;
  163. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  164. uint32_t val;
  165. /* read the value off the pin */
  166. val = RREG32(rec->y_data_reg);
  167. val &= rec->y_data_mask;
  168. return (val != 0);
  169. }
  170. static void set_clock(void *i2c_priv, int clock)
  171. {
  172. struct radeon_i2c_chan *i2c = i2c_priv;
  173. struct radeon_device *rdev = i2c->dev->dev_private;
  174. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  175. uint32_t val;
  176. /* set pin direction */
  177. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  178. val |= clock ? 0 : rec->en_clk_mask;
  179. WREG32(rec->en_clk_reg, val);
  180. }
  181. static void set_data(void *i2c_priv, int data)
  182. {
  183. struct radeon_i2c_chan *i2c = i2c_priv;
  184. struct radeon_device *rdev = i2c->dev->dev_private;
  185. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  186. uint32_t val;
  187. /* set pin direction */
  188. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  189. val |= data ? 0 : rec->en_data_mask;
  190. WREG32(rec->en_data_reg, val);
  191. }
  192. /* hw i2c */
  193. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  194. {
  195. u32 sclk = rdev->pm.current_sclk;
  196. u32 prescale = 0;
  197. u32 nm;
  198. u8 n, m, loop;
  199. int i2c_clock;
  200. switch (rdev->family) {
  201. case CHIP_R100:
  202. case CHIP_RV100:
  203. case CHIP_RS100:
  204. case CHIP_RV200:
  205. case CHIP_RS200:
  206. case CHIP_R200:
  207. case CHIP_RV250:
  208. case CHIP_RS300:
  209. case CHIP_RV280:
  210. case CHIP_R300:
  211. case CHIP_R350:
  212. case CHIP_RV350:
  213. i2c_clock = 60;
  214. nm = (sclk * 10) / (i2c_clock * 4);
  215. for (loop = 1; loop < 255; loop++) {
  216. if ((nm / loop) < loop)
  217. break;
  218. }
  219. n = loop - 1;
  220. m = loop - 2;
  221. prescale = m | (n << 8);
  222. break;
  223. case CHIP_RV380:
  224. case CHIP_RS400:
  225. case CHIP_RS480:
  226. case CHIP_R420:
  227. case CHIP_R423:
  228. case CHIP_RV410:
  229. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  230. break;
  231. case CHIP_RS600:
  232. case CHIP_RS690:
  233. case CHIP_RS740:
  234. /* todo */
  235. break;
  236. case CHIP_RV515:
  237. case CHIP_R520:
  238. case CHIP_RV530:
  239. case CHIP_RV560:
  240. case CHIP_RV570:
  241. case CHIP_R580:
  242. i2c_clock = 50;
  243. if (rdev->family == CHIP_R520)
  244. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  245. else
  246. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  247. break;
  248. case CHIP_R600:
  249. case CHIP_RV610:
  250. case CHIP_RV630:
  251. case CHIP_RV670:
  252. /* todo */
  253. break;
  254. case CHIP_RV620:
  255. case CHIP_RV635:
  256. case CHIP_RS780:
  257. case CHIP_RS880:
  258. case CHIP_RV770:
  259. case CHIP_RV730:
  260. case CHIP_RV710:
  261. case CHIP_RV740:
  262. /* todo */
  263. break;
  264. case CHIP_CEDAR:
  265. case CHIP_REDWOOD:
  266. case CHIP_JUNIPER:
  267. case CHIP_CYPRESS:
  268. case CHIP_HEMLOCK:
  269. /* todo */
  270. break;
  271. default:
  272. DRM_ERROR("i2c: unhandled radeon chip\n");
  273. break;
  274. }
  275. return prescale;
  276. }
  277. /* hw i2c engine for r1xx-4xx hardware
  278. * hw can buffer up to 15 bytes
  279. */
  280. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  281. struct i2c_msg *msgs, int num)
  282. {
  283. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  284. struct radeon_device *rdev = i2c->dev->dev_private;
  285. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  286. struct i2c_msg *p;
  287. int i, j, k, ret = num;
  288. u32 prescale;
  289. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  290. u32 tmp, reg;
  291. mutex_lock(&rdev->dc_hw_i2c_mutex);
  292. /* take the pm lock since we need a constant sclk */
  293. mutex_lock(&rdev->pm.mutex);
  294. prescale = radeon_get_i2c_prescale(rdev);
  295. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  296. RADEON_I2C_DRIVE_EN |
  297. RADEON_I2C_START |
  298. RADEON_I2C_STOP |
  299. RADEON_I2C_GO);
  300. if (rdev->is_atom_bios) {
  301. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  302. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  303. }
  304. if (rec->mm_i2c) {
  305. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  306. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  307. i2c_data = RADEON_I2C_DATA;
  308. } else {
  309. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  310. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  311. i2c_data = RADEON_DVI_I2C_DATA;
  312. switch (rdev->family) {
  313. case CHIP_R100:
  314. case CHIP_RV100:
  315. case CHIP_RS100:
  316. case CHIP_RV200:
  317. case CHIP_RS200:
  318. case CHIP_RS300:
  319. switch (rec->mask_clk_reg) {
  320. case RADEON_GPIO_DVI_DDC:
  321. /* no gpio select bit */
  322. break;
  323. default:
  324. DRM_ERROR("gpio not supported with hw i2c\n");
  325. ret = -EINVAL;
  326. goto done;
  327. }
  328. break;
  329. case CHIP_R200:
  330. /* only bit 4 on r200 */
  331. switch (rec->mask_clk_reg) {
  332. case RADEON_GPIO_DVI_DDC:
  333. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  334. break;
  335. case RADEON_GPIO_MONID:
  336. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  337. break;
  338. default:
  339. DRM_ERROR("gpio not supported with hw i2c\n");
  340. ret = -EINVAL;
  341. goto done;
  342. }
  343. break;
  344. case CHIP_RV250:
  345. case CHIP_RV280:
  346. /* bits 3 and 4 */
  347. switch (rec->mask_clk_reg) {
  348. case RADEON_GPIO_DVI_DDC:
  349. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  350. break;
  351. case RADEON_GPIO_VGA_DDC:
  352. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  353. break;
  354. case RADEON_GPIO_CRT2_DDC:
  355. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  356. break;
  357. default:
  358. DRM_ERROR("gpio not supported with hw i2c\n");
  359. ret = -EINVAL;
  360. goto done;
  361. }
  362. break;
  363. case CHIP_R300:
  364. case CHIP_R350:
  365. /* only bit 4 on r300/r350 */
  366. switch (rec->mask_clk_reg) {
  367. case RADEON_GPIO_VGA_DDC:
  368. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  369. break;
  370. case RADEON_GPIO_DVI_DDC:
  371. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  372. break;
  373. default:
  374. DRM_ERROR("gpio not supported with hw i2c\n");
  375. ret = -EINVAL;
  376. goto done;
  377. }
  378. break;
  379. case CHIP_RV350:
  380. case CHIP_RV380:
  381. case CHIP_R420:
  382. case CHIP_R423:
  383. case CHIP_RV410:
  384. case CHIP_RS400:
  385. case CHIP_RS480:
  386. /* bits 3 and 4 */
  387. switch (rec->mask_clk_reg) {
  388. case RADEON_GPIO_VGA_DDC:
  389. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  390. break;
  391. case RADEON_GPIO_DVI_DDC:
  392. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  393. break;
  394. case RADEON_GPIO_MONID:
  395. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  396. break;
  397. default:
  398. DRM_ERROR("gpio not supported with hw i2c\n");
  399. ret = -EINVAL;
  400. goto done;
  401. }
  402. break;
  403. default:
  404. DRM_ERROR("unsupported asic\n");
  405. ret = -EINVAL;
  406. goto done;
  407. break;
  408. }
  409. }
  410. /* check for bus probe */
  411. p = &msgs[0];
  412. if ((num == 1) && (p->len == 0)) {
  413. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  414. RADEON_I2C_NACK |
  415. RADEON_I2C_HALT |
  416. RADEON_I2C_SOFT_RST));
  417. WREG32(i2c_data, (p->addr << 1) & 0xff);
  418. WREG32(i2c_data, 0);
  419. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  420. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  421. RADEON_I2C_EN |
  422. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  423. WREG32(i2c_cntl_0, reg);
  424. for (k = 0; k < 32; k++) {
  425. udelay(10);
  426. tmp = RREG32(i2c_cntl_0);
  427. if (tmp & RADEON_I2C_GO)
  428. continue;
  429. tmp = RREG32(i2c_cntl_0);
  430. if (tmp & RADEON_I2C_DONE)
  431. break;
  432. else {
  433. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  434. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  435. ret = -EIO;
  436. goto done;
  437. }
  438. }
  439. goto done;
  440. }
  441. for (i = 0; i < num; i++) {
  442. p = &msgs[i];
  443. for (j = 0; j < p->len; j++) {
  444. if (p->flags & I2C_M_RD) {
  445. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  446. RADEON_I2C_NACK |
  447. RADEON_I2C_HALT |
  448. RADEON_I2C_SOFT_RST));
  449. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  450. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  451. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  452. RADEON_I2C_EN |
  453. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  454. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  455. for (k = 0; k < 32; k++) {
  456. udelay(10);
  457. tmp = RREG32(i2c_cntl_0);
  458. if (tmp & RADEON_I2C_GO)
  459. continue;
  460. tmp = RREG32(i2c_cntl_0);
  461. if (tmp & RADEON_I2C_DONE)
  462. break;
  463. else {
  464. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  465. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  466. ret = -EIO;
  467. goto done;
  468. }
  469. }
  470. p->buf[j] = RREG32(i2c_data) & 0xff;
  471. } else {
  472. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  473. RADEON_I2C_NACK |
  474. RADEON_I2C_HALT |
  475. RADEON_I2C_SOFT_RST));
  476. WREG32(i2c_data, (p->addr << 1) & 0xff);
  477. WREG32(i2c_data, p->buf[j]);
  478. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  479. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  480. RADEON_I2C_EN |
  481. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  482. WREG32(i2c_cntl_0, reg);
  483. for (k = 0; k < 32; k++) {
  484. udelay(10);
  485. tmp = RREG32(i2c_cntl_0);
  486. if (tmp & RADEON_I2C_GO)
  487. continue;
  488. tmp = RREG32(i2c_cntl_0);
  489. if (tmp & RADEON_I2C_DONE)
  490. break;
  491. else {
  492. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  493. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  494. ret = -EIO;
  495. goto done;
  496. }
  497. }
  498. }
  499. }
  500. }
  501. done:
  502. WREG32(i2c_cntl_0, 0);
  503. WREG32(i2c_cntl_1, 0);
  504. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  505. RADEON_I2C_NACK |
  506. RADEON_I2C_HALT |
  507. RADEON_I2C_SOFT_RST));
  508. if (rdev->is_atom_bios) {
  509. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  510. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  511. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  512. }
  513. mutex_unlock(&rdev->pm.mutex);
  514. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  515. return ret;
  516. }
  517. /* hw i2c engine for r5xx hardware
  518. * hw can buffer up to 15 bytes
  519. */
  520. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  521. struct i2c_msg *msgs, int num)
  522. {
  523. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  524. struct radeon_device *rdev = i2c->dev->dev_private;
  525. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  526. struct i2c_msg *p;
  527. int i, j, remaining, current_count, buffer_offset, ret = num;
  528. u32 prescale;
  529. u32 tmp, reg;
  530. u32 saved1, saved2;
  531. mutex_lock(&rdev->dc_hw_i2c_mutex);
  532. /* take the pm lock since we need a constant sclk */
  533. mutex_lock(&rdev->pm.mutex);
  534. prescale = radeon_get_i2c_prescale(rdev);
  535. /* clear gpio mask bits */
  536. tmp = RREG32(rec->mask_clk_reg);
  537. tmp &= ~rec->mask_clk_mask;
  538. WREG32(rec->mask_clk_reg, tmp);
  539. tmp = RREG32(rec->mask_clk_reg);
  540. tmp = RREG32(rec->mask_data_reg);
  541. tmp &= ~rec->mask_data_mask;
  542. WREG32(rec->mask_data_reg, tmp);
  543. tmp = RREG32(rec->mask_data_reg);
  544. /* clear pin values */
  545. tmp = RREG32(rec->a_clk_reg);
  546. tmp &= ~rec->a_clk_mask;
  547. WREG32(rec->a_clk_reg, tmp);
  548. tmp = RREG32(rec->a_clk_reg);
  549. tmp = RREG32(rec->a_data_reg);
  550. tmp &= ~rec->a_data_mask;
  551. WREG32(rec->a_data_reg, tmp);
  552. tmp = RREG32(rec->a_data_reg);
  553. /* set the pins to input */
  554. tmp = RREG32(rec->en_clk_reg);
  555. tmp &= ~rec->en_clk_mask;
  556. WREG32(rec->en_clk_reg, tmp);
  557. tmp = RREG32(rec->en_clk_reg);
  558. tmp = RREG32(rec->en_data_reg);
  559. tmp &= ~rec->en_data_mask;
  560. WREG32(rec->en_data_reg, tmp);
  561. tmp = RREG32(rec->en_data_reg);
  562. /* */
  563. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  564. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  565. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  566. saved2 = RREG32(0x494);
  567. WREG32(0x494, saved2 | 0x1);
  568. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  569. for (i = 0; i < 50; i++) {
  570. udelay(1);
  571. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  572. break;
  573. }
  574. if (i == 50) {
  575. DRM_ERROR("failed to get i2c bus\n");
  576. ret = -EBUSY;
  577. goto done;
  578. }
  579. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  580. switch (rec->mask_clk_reg) {
  581. case AVIVO_DC_GPIO_DDC1_MASK:
  582. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  583. break;
  584. case AVIVO_DC_GPIO_DDC2_MASK:
  585. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  586. break;
  587. case AVIVO_DC_GPIO_DDC3_MASK:
  588. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  589. break;
  590. default:
  591. DRM_ERROR("gpio not supported with hw i2c\n");
  592. ret = -EINVAL;
  593. goto done;
  594. }
  595. /* check for bus probe */
  596. p = &msgs[0];
  597. if ((num == 1) && (p->len == 0)) {
  598. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  599. AVIVO_DC_I2C_NACK |
  600. AVIVO_DC_I2C_HALT));
  601. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  602. udelay(1);
  603. WREG32(AVIVO_DC_I2C_RESET, 0);
  604. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  605. WREG32(AVIVO_DC_I2C_DATA, 0);
  606. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  607. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  608. AVIVO_DC_I2C_DATA_COUNT(1) |
  609. (prescale << 16)));
  610. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  611. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  612. for (j = 0; j < 200; j++) {
  613. udelay(50);
  614. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  615. if (tmp & AVIVO_DC_I2C_GO)
  616. continue;
  617. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  618. if (tmp & AVIVO_DC_I2C_DONE)
  619. break;
  620. else {
  621. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  622. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  623. ret = -EIO;
  624. goto done;
  625. }
  626. }
  627. goto done;
  628. }
  629. for (i = 0; i < num; i++) {
  630. p = &msgs[i];
  631. remaining = p->len;
  632. buffer_offset = 0;
  633. if (p->flags & I2C_M_RD) {
  634. while (remaining) {
  635. if (remaining > 15)
  636. current_count = 15;
  637. else
  638. current_count = remaining;
  639. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  640. AVIVO_DC_I2C_NACK |
  641. AVIVO_DC_I2C_HALT));
  642. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  643. udelay(1);
  644. WREG32(AVIVO_DC_I2C_RESET, 0);
  645. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  646. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  647. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  648. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  649. (prescale << 16)));
  650. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  651. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  652. for (j = 0; j < 200; j++) {
  653. udelay(50);
  654. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  655. if (tmp & AVIVO_DC_I2C_GO)
  656. continue;
  657. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  658. if (tmp & AVIVO_DC_I2C_DONE)
  659. break;
  660. else {
  661. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  662. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  663. ret = -EIO;
  664. goto done;
  665. }
  666. }
  667. for (j = 0; j < current_count; j++)
  668. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  669. remaining -= current_count;
  670. buffer_offset += current_count;
  671. }
  672. } else {
  673. while (remaining) {
  674. if (remaining > 15)
  675. current_count = 15;
  676. else
  677. current_count = remaining;
  678. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  679. AVIVO_DC_I2C_NACK |
  680. AVIVO_DC_I2C_HALT));
  681. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  682. udelay(1);
  683. WREG32(AVIVO_DC_I2C_RESET, 0);
  684. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  685. for (j = 0; j < current_count; j++)
  686. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  687. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  688. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  689. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  690. (prescale << 16)));
  691. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  692. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  693. for (j = 0; j < 200; j++) {
  694. udelay(50);
  695. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  696. if (tmp & AVIVO_DC_I2C_GO)
  697. continue;
  698. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  699. if (tmp & AVIVO_DC_I2C_DONE)
  700. break;
  701. else {
  702. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  703. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  704. ret = -EIO;
  705. goto done;
  706. }
  707. }
  708. remaining -= current_count;
  709. buffer_offset += current_count;
  710. }
  711. }
  712. }
  713. done:
  714. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  715. AVIVO_DC_I2C_NACK |
  716. AVIVO_DC_I2C_HALT));
  717. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  718. udelay(1);
  719. WREG32(AVIVO_DC_I2C_RESET, 0);
  720. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  721. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  722. WREG32(0x494, saved2);
  723. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  724. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  725. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  726. mutex_unlock(&rdev->pm.mutex);
  727. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  728. return ret;
  729. }
  730. static int radeon_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  731. struct i2c_msg *msgs, int num)
  732. {
  733. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  734. struct radeon_device *rdev = i2c->dev->dev_private;
  735. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  736. int ret = 0;
  737. switch (rdev->family) {
  738. case CHIP_R100:
  739. case CHIP_RV100:
  740. case CHIP_RS100:
  741. case CHIP_RV200:
  742. case CHIP_RS200:
  743. case CHIP_R200:
  744. case CHIP_RV250:
  745. case CHIP_RS300:
  746. case CHIP_RV280:
  747. case CHIP_R300:
  748. case CHIP_R350:
  749. case CHIP_RV350:
  750. case CHIP_RV380:
  751. case CHIP_R420:
  752. case CHIP_R423:
  753. case CHIP_RV410:
  754. case CHIP_RS400:
  755. case CHIP_RS480:
  756. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  757. break;
  758. case CHIP_RS600:
  759. case CHIP_RS690:
  760. case CHIP_RS740:
  761. /* XXX fill in hw i2c implementation */
  762. break;
  763. case CHIP_RV515:
  764. case CHIP_R520:
  765. case CHIP_RV530:
  766. case CHIP_RV560:
  767. case CHIP_RV570:
  768. case CHIP_R580:
  769. if (rec->mm_i2c)
  770. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  771. else
  772. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  773. break;
  774. case CHIP_R600:
  775. case CHIP_RV610:
  776. case CHIP_RV630:
  777. case CHIP_RV670:
  778. /* XXX fill in hw i2c implementation */
  779. break;
  780. case CHIP_RV620:
  781. case CHIP_RV635:
  782. case CHIP_RS780:
  783. case CHIP_RS880:
  784. case CHIP_RV770:
  785. case CHIP_RV730:
  786. case CHIP_RV710:
  787. case CHIP_RV740:
  788. /* XXX fill in hw i2c implementation */
  789. break;
  790. case CHIP_CEDAR:
  791. case CHIP_REDWOOD:
  792. case CHIP_JUNIPER:
  793. case CHIP_CYPRESS:
  794. case CHIP_HEMLOCK:
  795. /* XXX fill in hw i2c implementation */
  796. break;
  797. default:
  798. DRM_ERROR("i2c: unhandled radeon chip\n");
  799. ret = -EIO;
  800. break;
  801. }
  802. return ret;
  803. }
  804. static u32 radeon_hw_i2c_func(struct i2c_adapter *adap)
  805. {
  806. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  807. }
  808. static const struct i2c_algorithm radeon_i2c_algo = {
  809. .master_xfer = radeon_hw_i2c_xfer,
  810. .functionality = radeon_hw_i2c_func,
  811. };
  812. static const struct i2c_algorithm radeon_atom_i2c_algo = {
  813. .master_xfer = radeon_atom_hw_i2c_xfer,
  814. .functionality = radeon_atom_hw_i2c_func,
  815. };
  816. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  817. struct radeon_i2c_bus_rec *rec,
  818. const char *name)
  819. {
  820. struct radeon_device *rdev = dev->dev_private;
  821. struct radeon_i2c_chan *i2c;
  822. int ret;
  823. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  824. if (i2c == NULL)
  825. return NULL;
  826. i2c->rec = *rec;
  827. i2c->adapter.owner = THIS_MODULE;
  828. i2c->adapter.class = I2C_CLASS_DDC;
  829. i2c->adapter.dev.parent = &dev->pdev->dev;
  830. i2c->dev = dev;
  831. i2c_set_adapdata(&i2c->adapter, i2c);
  832. if (rec->mm_i2c ||
  833. (rec->hw_capable &&
  834. radeon_hw_i2c &&
  835. ((rdev->family <= CHIP_RS480) ||
  836. ((rdev->family >= CHIP_RV515) && (rdev->family <= CHIP_R580))))) {
  837. /* set the radeon hw i2c adapter */
  838. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  839. "Radeon i2c hw bus %s", name);
  840. i2c->adapter.algo = &radeon_i2c_algo;
  841. ret = i2c_add_adapter(&i2c->adapter);
  842. if (ret) {
  843. DRM_ERROR("Failed to register hw i2c %s\n", name);
  844. goto out_free;
  845. }
  846. } else if (rec->hw_capable &&
  847. radeon_hw_i2c &&
  848. ASIC_IS_DCE3(rdev)) {
  849. /* hw i2c using atom */
  850. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  851. "Radeon i2c hw bus %s", name);
  852. i2c->adapter.algo = &radeon_atom_i2c_algo;
  853. ret = i2c_add_adapter(&i2c->adapter);
  854. if (ret) {
  855. DRM_ERROR("Failed to register hw i2c %s\n", name);
  856. goto out_free;
  857. }
  858. } else {
  859. /* set the radeon bit adapter */
  860. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  861. "Radeon i2c bit bus %s", name);
  862. i2c->adapter.algo_data = &i2c->algo.bit;
  863. i2c->algo.bit.pre_xfer = pre_xfer;
  864. i2c->algo.bit.post_xfer = post_xfer;
  865. i2c->algo.bit.setsda = set_data;
  866. i2c->algo.bit.setscl = set_clock;
  867. i2c->algo.bit.getsda = get_data;
  868. i2c->algo.bit.getscl = get_clock;
  869. i2c->algo.bit.udelay = 10;
  870. i2c->algo.bit.timeout = usecs_to_jiffies(2200); /* from VESA */
  871. i2c->algo.bit.data = i2c;
  872. ret = i2c_bit_add_bus(&i2c->adapter);
  873. if (ret) {
  874. DRM_ERROR("Failed to register bit i2c %s\n", name);
  875. goto out_free;
  876. }
  877. }
  878. return i2c;
  879. out_free:
  880. kfree(i2c);
  881. return NULL;
  882. }
  883. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  884. struct radeon_i2c_bus_rec *rec,
  885. const char *name)
  886. {
  887. struct radeon_i2c_chan *i2c;
  888. int ret;
  889. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  890. if (i2c == NULL)
  891. return NULL;
  892. i2c->rec = *rec;
  893. i2c->adapter.owner = THIS_MODULE;
  894. i2c->adapter.class = I2C_CLASS_DDC;
  895. i2c->adapter.dev.parent = &dev->pdev->dev;
  896. i2c->dev = dev;
  897. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  898. "Radeon aux bus %s", name);
  899. i2c_set_adapdata(&i2c->adapter, i2c);
  900. i2c->adapter.algo_data = &i2c->algo.dp;
  901. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  902. i2c->algo.dp.address = 0;
  903. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  904. if (ret) {
  905. DRM_INFO("Failed to register i2c %s\n", name);
  906. goto out_free;
  907. }
  908. return i2c;
  909. out_free:
  910. kfree(i2c);
  911. return NULL;
  912. }
  913. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  914. {
  915. if (!i2c)
  916. return;
  917. i2c_del_adapter(&i2c->adapter);
  918. kfree(i2c);
  919. }
  920. /* Add the default buses */
  921. void radeon_i2c_init(struct radeon_device *rdev)
  922. {
  923. if (rdev->is_atom_bios)
  924. radeon_atombios_i2c_init(rdev);
  925. else
  926. radeon_combios_i2c_init(rdev);
  927. }
  928. /* remove all the buses */
  929. void radeon_i2c_fini(struct radeon_device *rdev)
  930. {
  931. int i;
  932. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  933. if (rdev->i2c_bus[i]) {
  934. radeon_i2c_destroy(rdev->i2c_bus[i]);
  935. rdev->i2c_bus[i] = NULL;
  936. }
  937. }
  938. }
  939. /* Add additional buses */
  940. void radeon_i2c_add(struct radeon_device *rdev,
  941. struct radeon_i2c_bus_rec *rec,
  942. const char *name)
  943. {
  944. struct drm_device *dev = rdev->ddev;
  945. int i;
  946. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  947. if (!rdev->i2c_bus[i]) {
  948. rdev->i2c_bus[i] = radeon_i2c_create(dev, rec, name);
  949. return;
  950. }
  951. }
  952. }
  953. /* looks up bus based on id */
  954. struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  955. struct radeon_i2c_bus_rec *i2c_bus)
  956. {
  957. int i;
  958. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  959. if (rdev->i2c_bus[i] &&
  960. (rdev->i2c_bus[i]->rec.i2c_id == i2c_bus->i2c_id)) {
  961. return rdev->i2c_bus[i];
  962. }
  963. }
  964. return NULL;
  965. }
  966. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  967. {
  968. return NULL;
  969. }
  970. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  971. u8 slave_addr,
  972. u8 addr,
  973. u8 *val)
  974. {
  975. u8 out_buf[2];
  976. u8 in_buf[2];
  977. struct i2c_msg msgs[] = {
  978. {
  979. .addr = slave_addr,
  980. .flags = 0,
  981. .len = 1,
  982. .buf = out_buf,
  983. },
  984. {
  985. .addr = slave_addr,
  986. .flags = I2C_M_RD,
  987. .len = 1,
  988. .buf = in_buf,
  989. }
  990. };
  991. out_buf[0] = addr;
  992. out_buf[1] = 0;
  993. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  994. *val = in_buf[0];
  995. DRM_DEBUG("val = 0x%02x\n", *val);
  996. } else {
  997. DRM_DEBUG("i2c 0x%02x 0x%02x read failed\n",
  998. addr, *val);
  999. }
  1000. }
  1001. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  1002. u8 slave_addr,
  1003. u8 addr,
  1004. u8 val)
  1005. {
  1006. uint8_t out_buf[2];
  1007. struct i2c_msg msg = {
  1008. .addr = slave_addr,
  1009. .flags = 0,
  1010. .len = 2,
  1011. .buf = out_buf,
  1012. };
  1013. out_buf[0] = addr;
  1014. out_buf[1] = val;
  1015. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  1016. DRM_DEBUG("i2c 0x%02x 0x%02x write failed\n",
  1017. addr, val);
  1018. }
  1019. /* ddc router switching */
  1020. void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector)
  1021. {
  1022. u8 val;
  1023. if (!radeon_connector->router.ddc_valid)
  1024. return;
  1025. if (!radeon_connector->router_bus)
  1026. return;
  1027. radeon_i2c_get_byte(radeon_connector->router_bus,
  1028. radeon_connector->router.i2c_addr,
  1029. 0x3, &val);
  1030. val &= ~radeon_connector->router.ddc_mux_control_pin;
  1031. radeon_i2c_put_byte(radeon_connector->router_bus,
  1032. radeon_connector->router.i2c_addr,
  1033. 0x3, val);
  1034. radeon_i2c_get_byte(radeon_connector->router_bus,
  1035. radeon_connector->router.i2c_addr,
  1036. 0x1, &val);
  1037. val &= ~radeon_connector->router.ddc_mux_control_pin;
  1038. val |= radeon_connector->router.ddc_mux_state;
  1039. radeon_i2c_put_byte(radeon_connector->router_bus,
  1040. radeon_connector->router.i2c_addr,
  1041. 0x1, val);
  1042. }
  1043. /* clock/data router switching */
  1044. void radeon_router_select_cd_port(struct radeon_connector *radeon_connector)
  1045. {
  1046. u8 val;
  1047. if (!radeon_connector->router.cd_valid)
  1048. return;
  1049. if (!radeon_connector->router_bus)
  1050. return;
  1051. radeon_i2c_get_byte(radeon_connector->router_bus,
  1052. radeon_connector->router.i2c_addr,
  1053. 0x3, &val);
  1054. val &= ~radeon_connector->router.cd_mux_control_pin;
  1055. radeon_i2c_put_byte(radeon_connector->router_bus,
  1056. radeon_connector->router.i2c_addr,
  1057. 0x3, val);
  1058. radeon_i2c_get_byte(radeon_connector->router_bus,
  1059. radeon_connector->router.i2c_addr,
  1060. 0x1, &val);
  1061. val &= ~radeon_connector->router.cd_mux_control_pin;
  1062. val |= radeon_connector->router.cd_mux_state;
  1063. radeon_i2c_put_byte(radeon_connector->router_bus,
  1064. radeon_connector->router.i2c_addr,
  1065. 0x1, val);
  1066. }