radeon_gart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_drm.h"
  30. #include "radeon.h"
  31. #include "radeon_reg.h"
  32. /*
  33. * Common GART table functions.
  34. */
  35. int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
  36. {
  37. void *ptr;
  38. ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
  39. &rdev->gart.table_addr);
  40. if (ptr == NULL) {
  41. return -ENOMEM;
  42. }
  43. #ifdef CONFIG_X86
  44. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  45. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  46. set_memory_uc((unsigned long)ptr,
  47. rdev->gart.table_size >> PAGE_SHIFT);
  48. }
  49. #endif
  50. rdev->gart.ptr = ptr;
  51. memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
  52. return 0;
  53. }
  54. void radeon_gart_table_ram_free(struct radeon_device *rdev)
  55. {
  56. if (rdev->gart.ptr == NULL) {
  57. return;
  58. }
  59. #ifdef CONFIG_X86
  60. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  61. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  62. set_memory_wb((unsigned long)rdev->gart.ptr,
  63. rdev->gart.table_size >> PAGE_SHIFT);
  64. }
  65. #endif
  66. pci_free_consistent(rdev->pdev, rdev->gart.table_size,
  67. (void *)rdev->gart.ptr,
  68. rdev->gart.table_addr);
  69. rdev->gart.ptr = NULL;
  70. rdev->gart.table_addr = 0;
  71. }
  72. int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
  73. {
  74. int r;
  75. if (rdev->gart.robj == NULL) {
  76. r = radeon_bo_create(rdev, rdev->gart.table_size,
  77. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  78. &rdev->gart.robj);
  79. if (r) {
  80. return r;
  81. }
  82. }
  83. return 0;
  84. }
  85. int radeon_gart_table_vram_pin(struct radeon_device *rdev)
  86. {
  87. uint64_t gpu_addr;
  88. int r;
  89. r = radeon_bo_reserve(rdev->gart.robj, false);
  90. if (unlikely(r != 0))
  91. return r;
  92. r = radeon_bo_pin(rdev->gart.robj,
  93. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  94. if (r) {
  95. radeon_bo_unreserve(rdev->gart.robj);
  96. return r;
  97. }
  98. r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
  99. if (r)
  100. radeon_bo_unpin(rdev->gart.robj);
  101. radeon_bo_unreserve(rdev->gart.robj);
  102. rdev->gart.table_addr = gpu_addr;
  103. return r;
  104. }
  105. void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
  106. {
  107. int r;
  108. if (rdev->gart.robj == NULL) {
  109. return;
  110. }
  111. r = radeon_bo_reserve(rdev->gart.robj, false);
  112. if (likely(r == 0)) {
  113. radeon_bo_kunmap(rdev->gart.robj);
  114. radeon_bo_unpin(rdev->gart.robj);
  115. radeon_bo_unreserve(rdev->gart.robj);
  116. rdev->gart.ptr = NULL;
  117. }
  118. }
  119. void radeon_gart_table_vram_free(struct radeon_device *rdev)
  120. {
  121. if (rdev->gart.robj == NULL) {
  122. return;
  123. }
  124. radeon_gart_table_vram_unpin(rdev);
  125. radeon_bo_unref(&rdev->gart.robj);
  126. }
  127. /*
  128. * Common gart functions.
  129. */
  130. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  131. int pages)
  132. {
  133. unsigned t;
  134. unsigned p;
  135. int i, j;
  136. u64 page_base;
  137. if (!rdev->gart.ready) {
  138. WARN(1, "trying to unbind memory from uninitialized GART !\n");
  139. return;
  140. }
  141. t = offset / RADEON_GPU_PAGE_SIZE;
  142. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  143. for (i = 0; i < pages; i++, p++) {
  144. if (rdev->gart.pages[p]) {
  145. rdev->gart.pages[p] = NULL;
  146. rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
  147. page_base = rdev->gart.pages_addr[p];
  148. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  149. if (rdev->gart.ptr) {
  150. radeon_gart_set_page(rdev, t, page_base);
  151. }
  152. page_base += RADEON_GPU_PAGE_SIZE;
  153. }
  154. }
  155. }
  156. mb();
  157. radeon_gart_tlb_flush(rdev);
  158. }
  159. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  160. int pages, struct page **pagelist, dma_addr_t *dma_addr)
  161. {
  162. unsigned t;
  163. unsigned p;
  164. uint64_t page_base;
  165. int i, j;
  166. if (!rdev->gart.ready) {
  167. WARN(1, "trying to bind memory to uninitialized GART !\n");
  168. return -EINVAL;
  169. }
  170. t = offset / RADEON_GPU_PAGE_SIZE;
  171. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  172. for (i = 0; i < pages; i++, p++) {
  173. rdev->gart.pages_addr[p] = dma_addr[i];
  174. rdev->gart.pages[p] = pagelist[i];
  175. if (rdev->gart.ptr) {
  176. page_base = rdev->gart.pages_addr[p];
  177. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  178. radeon_gart_set_page(rdev, t, page_base);
  179. page_base += RADEON_GPU_PAGE_SIZE;
  180. }
  181. }
  182. }
  183. mb();
  184. radeon_gart_tlb_flush(rdev);
  185. return 0;
  186. }
  187. void radeon_gart_restore(struct radeon_device *rdev)
  188. {
  189. int i, j, t;
  190. u64 page_base;
  191. if (!rdev->gart.ptr) {
  192. return;
  193. }
  194. for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
  195. page_base = rdev->gart.pages_addr[i];
  196. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  197. radeon_gart_set_page(rdev, t, page_base);
  198. page_base += RADEON_GPU_PAGE_SIZE;
  199. }
  200. }
  201. mb();
  202. radeon_gart_tlb_flush(rdev);
  203. }
  204. int radeon_gart_init(struct radeon_device *rdev)
  205. {
  206. int r, i;
  207. if (rdev->gart.pages) {
  208. return 0;
  209. }
  210. /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
  211. if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
  212. DRM_ERROR("Page size is smaller than GPU page size!\n");
  213. return -EINVAL;
  214. }
  215. r = radeon_dummy_page_init(rdev);
  216. if (r)
  217. return r;
  218. /* Compute table size */
  219. rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
  220. rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
  221. DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
  222. rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
  223. /* Allocate pages table */
  224. rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages,
  225. GFP_KERNEL);
  226. if (rdev->gart.pages == NULL) {
  227. radeon_gart_fini(rdev);
  228. return -ENOMEM;
  229. }
  230. rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) *
  231. rdev->gart.num_cpu_pages, GFP_KERNEL);
  232. if (rdev->gart.pages_addr == NULL) {
  233. radeon_gart_fini(rdev);
  234. return -ENOMEM;
  235. }
  236. /* set GART entry to point to the dummy page by default */
  237. for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
  238. rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
  239. }
  240. return 0;
  241. }
  242. void radeon_gart_fini(struct radeon_device *rdev)
  243. {
  244. if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
  245. /* unbind pages */
  246. radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
  247. }
  248. rdev->gart.ready = false;
  249. kfree(rdev->gart.pages);
  250. kfree(rdev->gart.pages_addr);
  251. rdev->gart.pages = NULL;
  252. rdev->gart.pages_addr = NULL;
  253. radeon_dummy_page_fini(rdev);
  254. }
  255. /*
  256. * vm helpers
  257. *
  258. * TODO bind a default page at vm initialization for default address
  259. */
  260. int radeon_vm_manager_init(struct radeon_device *rdev)
  261. {
  262. int r;
  263. rdev->vm_manager.enabled = false;
  264. /* mark first vm as always in use, it's the system one */
  265. r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
  266. rdev->vm_manager.max_pfn * 8,
  267. RADEON_GEM_DOMAIN_VRAM);
  268. if (r) {
  269. dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
  270. (rdev->vm_manager.max_pfn * 8) >> 10);
  271. return r;
  272. }
  273. r = rdev->vm_manager.funcs->init(rdev);
  274. if (r == 0)
  275. rdev->vm_manager.enabled = true;
  276. return r;
  277. }
  278. /* cs mutex must be lock */
  279. static void radeon_vm_unbind_locked(struct radeon_device *rdev,
  280. struct radeon_vm *vm)
  281. {
  282. struct radeon_bo_va *bo_va;
  283. if (vm->id == -1) {
  284. return;
  285. }
  286. /* wait for vm use to end */
  287. if (vm->fence) {
  288. radeon_fence_wait(vm->fence, false);
  289. radeon_fence_unref(&vm->fence);
  290. }
  291. /* hw unbind */
  292. rdev->vm_manager.funcs->unbind(rdev, vm);
  293. rdev->vm_manager.use_bitmap &= ~(1 << vm->id);
  294. list_del_init(&vm->list);
  295. vm->id = -1;
  296. radeon_sa_bo_free(rdev, &vm->sa_bo);
  297. vm->pt = NULL;
  298. list_for_each_entry(bo_va, &vm->va, vm_list) {
  299. bo_va->valid = false;
  300. }
  301. }
  302. void radeon_vm_manager_fini(struct radeon_device *rdev)
  303. {
  304. if (rdev->vm_manager.sa_manager.bo == NULL)
  305. return;
  306. radeon_vm_manager_suspend(rdev);
  307. rdev->vm_manager.funcs->fini(rdev);
  308. radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
  309. rdev->vm_manager.enabled = false;
  310. }
  311. int radeon_vm_manager_start(struct radeon_device *rdev)
  312. {
  313. if (rdev->vm_manager.sa_manager.bo == NULL) {
  314. return -EINVAL;
  315. }
  316. return radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
  317. }
  318. int radeon_vm_manager_suspend(struct radeon_device *rdev)
  319. {
  320. struct radeon_vm *vm, *tmp;
  321. radeon_mutex_lock(&rdev->cs_mutex);
  322. /* unbind all active vm */
  323. list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
  324. radeon_vm_unbind_locked(rdev, vm);
  325. }
  326. rdev->vm_manager.funcs->fini(rdev);
  327. radeon_mutex_unlock(&rdev->cs_mutex);
  328. return radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
  329. }
  330. /* cs mutex must be lock */
  331. void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  332. {
  333. mutex_lock(&vm->mutex);
  334. radeon_vm_unbind_locked(rdev, vm);
  335. mutex_unlock(&vm->mutex);
  336. }
  337. /* cs mutex must be lock & vm mutex must be lock */
  338. int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm)
  339. {
  340. struct radeon_vm *vm_evict;
  341. unsigned i;
  342. int id = -1, r;
  343. if (vm == NULL) {
  344. return -EINVAL;
  345. }
  346. if (vm->id != -1) {
  347. /* update lru */
  348. list_del_init(&vm->list);
  349. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  350. return 0;
  351. }
  352. retry:
  353. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager, &vm->sa_bo,
  354. RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8),
  355. RADEON_GPU_PAGE_SIZE);
  356. if (r) {
  357. if (list_empty(&rdev->vm_manager.lru_vm)) {
  358. return r;
  359. }
  360. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
  361. radeon_vm_unbind(rdev, vm_evict);
  362. goto retry;
  363. }
  364. vm->pt = rdev->vm_manager.sa_manager.cpu_ptr;
  365. vm->pt += (vm->sa_bo.offset >> 3);
  366. vm->pt_gpu_addr = rdev->vm_manager.sa_manager.gpu_addr;
  367. vm->pt_gpu_addr += vm->sa_bo.offset;
  368. memset(vm->pt, 0, RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8));
  369. retry_id:
  370. /* search for free vm */
  371. for (i = 0; i < rdev->vm_manager.nvm; i++) {
  372. if (!(rdev->vm_manager.use_bitmap & (1 << i))) {
  373. id = i;
  374. break;
  375. }
  376. }
  377. /* evict vm if necessary */
  378. if (id == -1) {
  379. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
  380. radeon_vm_unbind(rdev, vm_evict);
  381. goto retry_id;
  382. }
  383. /* do hw bind */
  384. r = rdev->vm_manager.funcs->bind(rdev, vm, id);
  385. if (r) {
  386. radeon_sa_bo_free(rdev, &vm->sa_bo);
  387. return r;
  388. }
  389. rdev->vm_manager.use_bitmap |= 1 << id;
  390. vm->id = id;
  391. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  392. return radeon_vm_bo_update_pte(rdev, vm, rdev->ib_pool.sa_manager.bo,
  393. &rdev->ib_pool.sa_manager.bo->tbo.mem);
  394. }
  395. /* object have to be reserved */
  396. int radeon_vm_bo_add(struct radeon_device *rdev,
  397. struct radeon_vm *vm,
  398. struct radeon_bo *bo,
  399. uint64_t offset,
  400. uint32_t flags)
  401. {
  402. struct radeon_bo_va *bo_va, *tmp;
  403. struct list_head *head;
  404. uint64_t size = radeon_bo_size(bo), last_offset = 0;
  405. unsigned last_pfn;
  406. bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
  407. if (bo_va == NULL) {
  408. return -ENOMEM;
  409. }
  410. bo_va->vm = vm;
  411. bo_va->bo = bo;
  412. bo_va->soffset = offset;
  413. bo_va->eoffset = offset + size;
  414. bo_va->flags = flags;
  415. bo_va->valid = false;
  416. INIT_LIST_HEAD(&bo_va->bo_list);
  417. INIT_LIST_HEAD(&bo_va->vm_list);
  418. /* make sure object fit at this offset */
  419. if (bo_va->soffset >= bo_va->eoffset) {
  420. kfree(bo_va);
  421. return -EINVAL;
  422. }
  423. last_pfn = bo_va->eoffset / RADEON_GPU_PAGE_SIZE;
  424. if (last_pfn > rdev->vm_manager.max_pfn) {
  425. kfree(bo_va);
  426. dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
  427. last_pfn, rdev->vm_manager.max_pfn);
  428. return -EINVAL;
  429. }
  430. mutex_lock(&vm->mutex);
  431. if (last_pfn > vm->last_pfn) {
  432. /* grow va space 32M by 32M */
  433. unsigned align = ((32 << 20) >> 12) - 1;
  434. radeon_mutex_lock(&rdev->cs_mutex);
  435. radeon_vm_unbind_locked(rdev, vm);
  436. radeon_mutex_unlock(&rdev->cs_mutex);
  437. vm->last_pfn = (last_pfn + align) & ~align;
  438. }
  439. head = &vm->va;
  440. last_offset = 0;
  441. list_for_each_entry(tmp, &vm->va, vm_list) {
  442. if (bo_va->soffset >= last_offset && bo_va->eoffset < tmp->soffset) {
  443. /* bo can be added before this one */
  444. break;
  445. }
  446. if (bo_va->soffset >= tmp->soffset && bo_va->soffset < tmp->eoffset) {
  447. /* bo and tmp overlap, invalid offset */
  448. dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
  449. bo, (unsigned)bo_va->soffset, tmp->bo,
  450. (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
  451. kfree(bo_va);
  452. mutex_unlock(&vm->mutex);
  453. return -EINVAL;
  454. }
  455. last_offset = tmp->eoffset;
  456. head = &tmp->vm_list;
  457. }
  458. list_add(&bo_va->vm_list, head);
  459. list_add_tail(&bo_va->bo_list, &bo->va);
  460. mutex_unlock(&vm->mutex);
  461. return 0;
  462. }
  463. static u64 radeon_vm_get_addr(struct radeon_device *rdev,
  464. struct ttm_mem_reg *mem,
  465. unsigned pfn)
  466. {
  467. u64 addr = 0;
  468. switch (mem->mem_type) {
  469. case TTM_PL_VRAM:
  470. addr = (mem->start << PAGE_SHIFT);
  471. addr += pfn * RADEON_GPU_PAGE_SIZE;
  472. addr += rdev->vm_manager.vram_base_offset;
  473. break;
  474. case TTM_PL_TT:
  475. /* offset inside page table */
  476. addr = mem->start << PAGE_SHIFT;
  477. addr += pfn * RADEON_GPU_PAGE_SIZE;
  478. addr = addr >> PAGE_SHIFT;
  479. /* page table offset */
  480. addr = rdev->gart.pages_addr[addr];
  481. /* in case cpu page size != gpu page size*/
  482. addr += (pfn * RADEON_GPU_PAGE_SIZE) & (~PAGE_MASK);
  483. break;
  484. default:
  485. break;
  486. }
  487. return addr;
  488. }
  489. /* object have to be reserved & cs mutex took & vm mutex took */
  490. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  491. struct radeon_vm *vm,
  492. struct radeon_bo *bo,
  493. struct ttm_mem_reg *mem)
  494. {
  495. struct radeon_bo_va *bo_va;
  496. unsigned ngpu_pages, i;
  497. uint64_t addr = 0, pfn;
  498. uint32_t flags;
  499. /* nothing to do if vm isn't bound */
  500. if (vm->id == -1)
  501. return 0;;
  502. bo_va = radeon_bo_va(bo, vm);
  503. if (bo_va == NULL) {
  504. dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
  505. return -EINVAL;
  506. }
  507. if (bo_va->valid)
  508. return 0;
  509. ngpu_pages = radeon_bo_ngpu_pages(bo);
  510. bo_va->flags &= ~RADEON_VM_PAGE_VALID;
  511. bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
  512. if (mem) {
  513. if (mem->mem_type != TTM_PL_SYSTEM) {
  514. bo_va->flags |= RADEON_VM_PAGE_VALID;
  515. bo_va->valid = true;
  516. }
  517. if (mem->mem_type == TTM_PL_TT) {
  518. bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
  519. }
  520. }
  521. pfn = bo_va->soffset / RADEON_GPU_PAGE_SIZE;
  522. flags = rdev->vm_manager.funcs->page_flags(rdev, bo_va->vm, bo_va->flags);
  523. for (i = 0, addr = 0; i < ngpu_pages; i++) {
  524. if (mem && bo_va->valid) {
  525. addr = radeon_vm_get_addr(rdev, mem, i);
  526. }
  527. rdev->vm_manager.funcs->set_page(rdev, bo_va->vm, i + pfn, addr, flags);
  528. }
  529. rdev->vm_manager.funcs->tlb_flush(rdev, bo_va->vm);
  530. return 0;
  531. }
  532. /* object have to be reserved */
  533. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  534. struct radeon_vm *vm,
  535. struct radeon_bo *bo)
  536. {
  537. struct radeon_bo_va *bo_va;
  538. bo_va = radeon_bo_va(bo, vm);
  539. if (bo_va == NULL)
  540. return 0;
  541. mutex_lock(&vm->mutex);
  542. radeon_mutex_lock(&rdev->cs_mutex);
  543. radeon_vm_bo_update_pte(rdev, vm, bo, NULL);
  544. radeon_mutex_unlock(&rdev->cs_mutex);
  545. list_del(&bo_va->vm_list);
  546. mutex_unlock(&vm->mutex);
  547. list_del(&bo_va->bo_list);
  548. kfree(bo_va);
  549. return 0;
  550. }
  551. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  552. struct radeon_bo *bo)
  553. {
  554. struct radeon_bo_va *bo_va;
  555. BUG_ON(!atomic_read(&bo->tbo.reserved));
  556. list_for_each_entry(bo_va, &bo->va, bo_list) {
  557. bo_va->valid = false;
  558. }
  559. }
  560. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
  561. {
  562. int r;
  563. vm->id = -1;
  564. vm->fence = NULL;
  565. mutex_init(&vm->mutex);
  566. INIT_LIST_HEAD(&vm->list);
  567. INIT_LIST_HEAD(&vm->va);
  568. vm->last_pfn = 0;
  569. /* map the ib pool buffer at 0 in virtual address space, set
  570. * read only
  571. */
  572. r = radeon_vm_bo_add(rdev, vm, rdev->ib_pool.sa_manager.bo, 0,
  573. RADEON_VM_PAGE_READABLE | RADEON_VM_PAGE_SNOOPED);
  574. return r;
  575. }
  576. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
  577. {
  578. struct radeon_bo_va *bo_va, *tmp;
  579. int r;
  580. mutex_lock(&vm->mutex);
  581. radeon_mutex_lock(&rdev->cs_mutex);
  582. radeon_vm_unbind_locked(rdev, vm);
  583. radeon_mutex_unlock(&rdev->cs_mutex);
  584. /* remove all bo */
  585. r = radeon_bo_reserve(rdev->ib_pool.sa_manager.bo, false);
  586. if (!r) {
  587. bo_va = radeon_bo_va(rdev->ib_pool.sa_manager.bo, vm);
  588. list_del_init(&bo_va->bo_list);
  589. list_del_init(&bo_va->vm_list);
  590. radeon_bo_unreserve(rdev->ib_pool.sa_manager.bo);
  591. kfree(bo_va);
  592. }
  593. if (!list_empty(&vm->va)) {
  594. dev_err(rdev->dev, "still active bo inside vm\n");
  595. }
  596. list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
  597. list_del_init(&bo_va->vm_list);
  598. r = radeon_bo_reserve(bo_va->bo, false);
  599. if (!r) {
  600. list_del_init(&bo_va->bo_list);
  601. radeon_bo_unreserve(bo_va->bo);
  602. kfree(bo_va);
  603. }
  604. }
  605. mutex_unlock(&vm->mutex);
  606. }