radeon_device.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "LAST",
  96. };
  97. /*
  98. * Clear GPU surface registers.
  99. */
  100. void radeon_surface_init(struct radeon_device *rdev)
  101. {
  102. /* FIXME: check this out */
  103. if (rdev->family < CHIP_R600) {
  104. int i;
  105. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  106. if (rdev->surface_regs[i].bo)
  107. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  108. else
  109. radeon_clear_surface_reg(rdev, i);
  110. }
  111. /* enable surfaces */
  112. WREG32(RADEON_SURFACE_CNTL, 0);
  113. }
  114. }
  115. /*
  116. * GPU scratch registers helpers function.
  117. */
  118. void radeon_scratch_init(struct radeon_device *rdev)
  119. {
  120. int i;
  121. /* FIXME: check this out */
  122. if (rdev->family < CHIP_R300) {
  123. rdev->scratch.num_reg = 5;
  124. } else {
  125. rdev->scratch.num_reg = 7;
  126. }
  127. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  128. for (i = 0; i < rdev->scratch.num_reg; i++) {
  129. rdev->scratch.free[i] = true;
  130. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  131. }
  132. }
  133. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  134. {
  135. int i;
  136. for (i = 0; i < rdev->scratch.num_reg; i++) {
  137. if (rdev->scratch.free[i]) {
  138. rdev->scratch.free[i] = false;
  139. *reg = rdev->scratch.reg[i];
  140. return 0;
  141. }
  142. }
  143. return -EINVAL;
  144. }
  145. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  146. {
  147. int i;
  148. for (i = 0; i < rdev->scratch.num_reg; i++) {
  149. if (rdev->scratch.reg[i] == reg) {
  150. rdev->scratch.free[i] = true;
  151. return;
  152. }
  153. }
  154. }
  155. void radeon_wb_disable(struct radeon_device *rdev)
  156. {
  157. int r;
  158. if (rdev->wb.wb_obj) {
  159. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  160. if (unlikely(r != 0))
  161. return;
  162. radeon_bo_kunmap(rdev->wb.wb_obj);
  163. radeon_bo_unpin(rdev->wb.wb_obj);
  164. radeon_bo_unreserve(rdev->wb.wb_obj);
  165. }
  166. rdev->wb.enabled = false;
  167. }
  168. void radeon_wb_fini(struct radeon_device *rdev)
  169. {
  170. radeon_wb_disable(rdev);
  171. if (rdev->wb.wb_obj) {
  172. radeon_bo_unref(&rdev->wb.wb_obj);
  173. rdev->wb.wb = NULL;
  174. rdev->wb.wb_obj = NULL;
  175. }
  176. }
  177. int radeon_wb_init(struct radeon_device *rdev)
  178. {
  179. int r;
  180. if (rdev->wb.wb_obj == NULL) {
  181. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  182. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  183. if (r) {
  184. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  185. return r;
  186. }
  187. }
  188. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  189. if (unlikely(r != 0)) {
  190. radeon_wb_fini(rdev);
  191. return r;
  192. }
  193. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  194. &rdev->wb.gpu_addr);
  195. if (r) {
  196. radeon_bo_unreserve(rdev->wb.wb_obj);
  197. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  198. radeon_wb_fini(rdev);
  199. return r;
  200. }
  201. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  202. radeon_bo_unreserve(rdev->wb.wb_obj);
  203. if (r) {
  204. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  205. radeon_wb_fini(rdev);
  206. return r;
  207. }
  208. /* clear wb memory */
  209. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  210. /* disable event_write fences */
  211. rdev->wb.use_event = false;
  212. /* disabled via module param */
  213. if (radeon_no_wb == 1)
  214. rdev->wb.enabled = false;
  215. else {
  216. if (rdev->flags & RADEON_IS_AGP) {
  217. /* often unreliable on AGP */
  218. rdev->wb.enabled = false;
  219. } else if (rdev->family < CHIP_R300) {
  220. /* often unreliable on pre-r300 */
  221. rdev->wb.enabled = false;
  222. } else {
  223. rdev->wb.enabled = true;
  224. /* event_write fences are only available on r600+ */
  225. if (rdev->family >= CHIP_R600)
  226. rdev->wb.use_event = true;
  227. }
  228. }
  229. /* always use writeback/events on NI */
  230. if (ASIC_IS_DCE5(rdev)) {
  231. rdev->wb.enabled = true;
  232. rdev->wb.use_event = true;
  233. }
  234. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  235. return 0;
  236. }
  237. /**
  238. * radeon_vram_location - try to find VRAM location
  239. * @rdev: radeon device structure holding all necessary informations
  240. * @mc: memory controller structure holding memory informations
  241. * @base: base address at which to put VRAM
  242. *
  243. * Function will place try to place VRAM at base address provided
  244. * as parameter (which is so far either PCI aperture address or
  245. * for IGP TOM base address).
  246. *
  247. * If there is not enough space to fit the unvisible VRAM in the 32bits
  248. * address space then we limit the VRAM size to the aperture.
  249. *
  250. * If we are using AGP and if the AGP aperture doesn't allow us to have
  251. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  252. * size and print a warning.
  253. *
  254. * This function will never fails, worst case are limiting VRAM.
  255. *
  256. * Note: GTT start, end, size should be initialized before calling this
  257. * function on AGP platform.
  258. *
  259. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  260. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  261. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  262. * not IGP.
  263. *
  264. * Note: we use mc_vram_size as on some board we need to program the mc to
  265. * cover the whole aperture even if VRAM size is inferior to aperture size
  266. * Novell bug 204882 + along with lots of ubuntu ones
  267. *
  268. * Note: when limiting vram it's safe to overwritte real_vram_size because
  269. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  270. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  271. * ones)
  272. *
  273. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  274. * explicitly check for that thought.
  275. *
  276. * FIXME: when reducing VRAM size align new size on power of 2.
  277. */
  278. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  279. {
  280. mc->vram_start = base;
  281. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  282. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  283. mc->real_vram_size = mc->aper_size;
  284. mc->mc_vram_size = mc->aper_size;
  285. }
  286. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  287. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  288. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  289. mc->real_vram_size = mc->aper_size;
  290. mc->mc_vram_size = mc->aper_size;
  291. }
  292. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  293. if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
  294. mc->real_vram_size = radeon_vram_limit;
  295. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  296. mc->mc_vram_size >> 20, mc->vram_start,
  297. mc->vram_end, mc->real_vram_size >> 20);
  298. }
  299. /**
  300. * radeon_gtt_location - try to find GTT location
  301. * @rdev: radeon device structure holding all necessary informations
  302. * @mc: memory controller structure holding memory informations
  303. *
  304. * Function will place try to place GTT before or after VRAM.
  305. *
  306. * If GTT size is bigger than space left then we ajust GTT size.
  307. * Thus function will never fails.
  308. *
  309. * FIXME: when reducing GTT size align new size on power of 2.
  310. */
  311. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  312. {
  313. u64 size_af, size_bf;
  314. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  315. size_bf = mc->vram_start & ~mc->gtt_base_align;
  316. if (size_bf > size_af) {
  317. if (mc->gtt_size > size_bf) {
  318. dev_warn(rdev->dev, "limiting GTT\n");
  319. mc->gtt_size = size_bf;
  320. }
  321. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  322. } else {
  323. if (mc->gtt_size > size_af) {
  324. dev_warn(rdev->dev, "limiting GTT\n");
  325. mc->gtt_size = size_af;
  326. }
  327. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  328. }
  329. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  330. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  331. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  332. }
  333. /*
  334. * GPU helpers function.
  335. */
  336. bool radeon_card_posted(struct radeon_device *rdev)
  337. {
  338. uint32_t reg;
  339. if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  340. return false;
  341. /* first check CRTCs */
  342. if (ASIC_IS_DCE41(rdev)) {
  343. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  344. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  345. if (reg & EVERGREEN_CRTC_MASTER_EN)
  346. return true;
  347. } else if (ASIC_IS_DCE4(rdev)) {
  348. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  349. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  350. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  351. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  352. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  353. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  354. if (reg & EVERGREEN_CRTC_MASTER_EN)
  355. return true;
  356. } else if (ASIC_IS_AVIVO(rdev)) {
  357. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  358. RREG32(AVIVO_D2CRTC_CONTROL);
  359. if (reg & AVIVO_CRTC_EN) {
  360. return true;
  361. }
  362. } else {
  363. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  364. RREG32(RADEON_CRTC2_GEN_CNTL);
  365. if (reg & RADEON_CRTC_EN) {
  366. return true;
  367. }
  368. }
  369. /* then check MEM_SIZE, in case the crtcs are off */
  370. if (rdev->family >= CHIP_R600)
  371. reg = RREG32(R600_CONFIG_MEMSIZE);
  372. else
  373. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  374. if (reg)
  375. return true;
  376. return false;
  377. }
  378. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  379. {
  380. fixed20_12 a;
  381. u32 sclk = rdev->pm.current_sclk;
  382. u32 mclk = rdev->pm.current_mclk;
  383. /* sclk/mclk in Mhz */
  384. a.full = dfixed_const(100);
  385. rdev->pm.sclk.full = dfixed_const(sclk);
  386. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  387. rdev->pm.mclk.full = dfixed_const(mclk);
  388. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  389. if (rdev->flags & RADEON_IS_IGP) {
  390. a.full = dfixed_const(16);
  391. /* core_bandwidth = sclk(Mhz) * 16 */
  392. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  393. }
  394. }
  395. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  396. {
  397. if (radeon_card_posted(rdev))
  398. return true;
  399. if (rdev->bios) {
  400. DRM_INFO("GPU not posted. posting now...\n");
  401. if (rdev->is_atom_bios)
  402. atom_asic_init(rdev->mode_info.atom_context);
  403. else
  404. radeon_combios_asic_init(rdev->ddev);
  405. return true;
  406. } else {
  407. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  408. return false;
  409. }
  410. }
  411. int radeon_dummy_page_init(struct radeon_device *rdev)
  412. {
  413. if (rdev->dummy_page.page)
  414. return 0;
  415. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  416. if (rdev->dummy_page.page == NULL)
  417. return -ENOMEM;
  418. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  419. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  420. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  421. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  422. __free_page(rdev->dummy_page.page);
  423. rdev->dummy_page.page = NULL;
  424. return -ENOMEM;
  425. }
  426. return 0;
  427. }
  428. void radeon_dummy_page_fini(struct radeon_device *rdev)
  429. {
  430. if (rdev->dummy_page.page == NULL)
  431. return;
  432. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  433. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  434. __free_page(rdev->dummy_page.page);
  435. rdev->dummy_page.page = NULL;
  436. }
  437. /* ATOM accessor methods */
  438. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  439. {
  440. struct radeon_device *rdev = info->dev->dev_private;
  441. uint32_t r;
  442. r = rdev->pll_rreg(rdev, reg);
  443. return r;
  444. }
  445. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  446. {
  447. struct radeon_device *rdev = info->dev->dev_private;
  448. rdev->pll_wreg(rdev, reg, val);
  449. }
  450. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  451. {
  452. struct radeon_device *rdev = info->dev->dev_private;
  453. uint32_t r;
  454. r = rdev->mc_rreg(rdev, reg);
  455. return r;
  456. }
  457. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  458. {
  459. struct radeon_device *rdev = info->dev->dev_private;
  460. rdev->mc_wreg(rdev, reg, val);
  461. }
  462. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  463. {
  464. struct radeon_device *rdev = info->dev->dev_private;
  465. WREG32(reg*4, val);
  466. }
  467. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  468. {
  469. struct radeon_device *rdev = info->dev->dev_private;
  470. uint32_t r;
  471. r = RREG32(reg*4);
  472. return r;
  473. }
  474. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  475. {
  476. struct radeon_device *rdev = info->dev->dev_private;
  477. WREG32_IO(reg*4, val);
  478. }
  479. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  480. {
  481. struct radeon_device *rdev = info->dev->dev_private;
  482. uint32_t r;
  483. r = RREG32_IO(reg*4);
  484. return r;
  485. }
  486. int radeon_atombios_init(struct radeon_device *rdev)
  487. {
  488. struct card_info *atom_card_info =
  489. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  490. if (!atom_card_info)
  491. return -ENOMEM;
  492. rdev->mode_info.atom_card_info = atom_card_info;
  493. atom_card_info->dev = rdev->ddev;
  494. atom_card_info->reg_read = cail_reg_read;
  495. atom_card_info->reg_write = cail_reg_write;
  496. /* needed for iio ops */
  497. if (rdev->rio_mem) {
  498. atom_card_info->ioreg_read = cail_ioreg_read;
  499. atom_card_info->ioreg_write = cail_ioreg_write;
  500. } else {
  501. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  502. atom_card_info->ioreg_read = cail_reg_read;
  503. atom_card_info->ioreg_write = cail_reg_write;
  504. }
  505. atom_card_info->mc_read = cail_mc_read;
  506. atom_card_info->mc_write = cail_mc_write;
  507. atom_card_info->pll_read = cail_pll_read;
  508. atom_card_info->pll_write = cail_pll_write;
  509. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  510. mutex_init(&rdev->mode_info.atom_context->mutex);
  511. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  512. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  513. return 0;
  514. }
  515. void radeon_atombios_fini(struct radeon_device *rdev)
  516. {
  517. if (rdev->mode_info.atom_context) {
  518. kfree(rdev->mode_info.atom_context->scratch);
  519. kfree(rdev->mode_info.atom_context);
  520. }
  521. kfree(rdev->mode_info.atom_card_info);
  522. }
  523. int radeon_combios_init(struct radeon_device *rdev)
  524. {
  525. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  526. return 0;
  527. }
  528. void radeon_combios_fini(struct radeon_device *rdev)
  529. {
  530. }
  531. /* if we get transitioned to only one device, tak VGA back */
  532. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  533. {
  534. struct radeon_device *rdev = cookie;
  535. radeon_vga_set_state(rdev, state);
  536. if (state)
  537. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  538. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  539. else
  540. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  541. }
  542. void radeon_check_arguments(struct radeon_device *rdev)
  543. {
  544. /* vramlimit must be a power of two */
  545. switch (radeon_vram_limit) {
  546. case 0:
  547. case 4:
  548. case 8:
  549. case 16:
  550. case 32:
  551. case 64:
  552. case 128:
  553. case 256:
  554. case 512:
  555. case 1024:
  556. case 2048:
  557. case 4096:
  558. break;
  559. default:
  560. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  561. radeon_vram_limit);
  562. radeon_vram_limit = 0;
  563. break;
  564. }
  565. radeon_vram_limit = radeon_vram_limit << 20;
  566. /* gtt size must be power of two and greater or equal to 32M */
  567. switch (radeon_gart_size) {
  568. case 4:
  569. case 8:
  570. case 16:
  571. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  572. radeon_gart_size);
  573. radeon_gart_size = 512;
  574. break;
  575. case 32:
  576. case 64:
  577. case 128:
  578. case 256:
  579. case 512:
  580. case 1024:
  581. case 2048:
  582. case 4096:
  583. break;
  584. default:
  585. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  586. radeon_gart_size);
  587. radeon_gart_size = 512;
  588. break;
  589. }
  590. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  591. /* AGP mode can only be -1, 1, 2, 4, 8 */
  592. switch (radeon_agpmode) {
  593. case -1:
  594. case 0:
  595. case 1:
  596. case 2:
  597. case 4:
  598. case 8:
  599. break;
  600. default:
  601. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  602. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  603. radeon_agpmode = 0;
  604. break;
  605. }
  606. }
  607. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  608. {
  609. struct drm_device *dev = pci_get_drvdata(pdev);
  610. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  611. if (state == VGA_SWITCHEROO_ON) {
  612. printk(KERN_INFO "radeon: switched on\n");
  613. /* don't suspend or resume card normally */
  614. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  615. radeon_resume_kms(dev);
  616. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  617. drm_kms_helper_poll_enable(dev);
  618. } else {
  619. printk(KERN_INFO "radeon: switched off\n");
  620. drm_kms_helper_poll_disable(dev);
  621. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  622. radeon_suspend_kms(dev, pmm);
  623. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  624. }
  625. }
  626. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  627. {
  628. struct drm_device *dev = pci_get_drvdata(pdev);
  629. bool can_switch;
  630. spin_lock(&dev->count_lock);
  631. can_switch = (dev->open_count == 0);
  632. spin_unlock(&dev->count_lock);
  633. return can_switch;
  634. }
  635. int radeon_device_init(struct radeon_device *rdev,
  636. struct drm_device *ddev,
  637. struct pci_dev *pdev,
  638. uint32_t flags)
  639. {
  640. int r, i;
  641. int dma_bits;
  642. rdev->shutdown = false;
  643. rdev->dev = &pdev->dev;
  644. rdev->ddev = ddev;
  645. rdev->pdev = pdev;
  646. rdev->flags = flags;
  647. rdev->family = flags & RADEON_FAMILY_MASK;
  648. rdev->is_atom_bios = false;
  649. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  650. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  651. rdev->gpu_lockup = false;
  652. rdev->accel_working = false;
  653. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  654. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  655. pdev->subsystem_vendor, pdev->subsystem_device);
  656. /* mutex initialization are all done here so we
  657. * can recall function without having locking issues */
  658. radeon_mutex_init(&rdev->cs_mutex);
  659. radeon_mutex_init(&rdev->ib_pool.mutex);
  660. for (i = 0; i < RADEON_NUM_RINGS; ++i)
  661. mutex_init(&rdev->ring[i].mutex);
  662. mutex_init(&rdev->dc_hw_i2c_mutex);
  663. if (rdev->family >= CHIP_R600)
  664. spin_lock_init(&rdev->ih.lock);
  665. mutex_init(&rdev->gem.mutex);
  666. mutex_init(&rdev->pm.mutex);
  667. mutex_init(&rdev->vram_mutex);
  668. rwlock_init(&rdev->fence_lock);
  669. rwlock_init(&rdev->semaphore_drv.lock);
  670. INIT_LIST_HEAD(&rdev->gem.objects);
  671. init_waitqueue_head(&rdev->irq.vblank_queue);
  672. init_waitqueue_head(&rdev->irq.idle_queue);
  673. INIT_LIST_HEAD(&rdev->semaphore_drv.bo);
  674. /* initialize vm here */
  675. rdev->vm_manager.use_bitmap = 1;
  676. rdev->vm_manager.max_pfn = 1 << 20;
  677. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  678. /* Set asic functions */
  679. r = radeon_asic_init(rdev);
  680. if (r)
  681. return r;
  682. radeon_check_arguments(rdev);
  683. /* all of the newer IGP chips have an internal gart
  684. * However some rs4xx report as AGP, so remove that here.
  685. */
  686. if ((rdev->family >= CHIP_RS400) &&
  687. (rdev->flags & RADEON_IS_IGP)) {
  688. rdev->flags &= ~RADEON_IS_AGP;
  689. }
  690. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  691. radeon_agp_disable(rdev);
  692. }
  693. /* set DMA mask + need_dma32 flags.
  694. * PCIE - can handle 40-bits.
  695. * IGP - can handle 40-bits
  696. * AGP - generally dma32 is safest
  697. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  698. */
  699. rdev->need_dma32 = false;
  700. if (rdev->flags & RADEON_IS_AGP)
  701. rdev->need_dma32 = true;
  702. if ((rdev->flags & RADEON_IS_PCI) &&
  703. (rdev->family < CHIP_RS400))
  704. rdev->need_dma32 = true;
  705. dma_bits = rdev->need_dma32 ? 32 : 40;
  706. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  707. if (r) {
  708. rdev->need_dma32 = true;
  709. dma_bits = 32;
  710. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  711. }
  712. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  713. if (r) {
  714. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  715. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  716. }
  717. /* Registers mapping */
  718. /* TODO: block userspace mapping of io register */
  719. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  720. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  721. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  722. if (rdev->rmmio == NULL) {
  723. return -ENOMEM;
  724. }
  725. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  726. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  727. /* io port mapping */
  728. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  729. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  730. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  731. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  732. break;
  733. }
  734. }
  735. if (rdev->rio_mem == NULL)
  736. DRM_ERROR("Unable to find PCI I/O BAR\n");
  737. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  738. /* this will fail for cards that aren't VGA class devices, just
  739. * ignore it */
  740. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  741. vga_switcheroo_register_client(rdev->pdev,
  742. radeon_switcheroo_set_state,
  743. NULL,
  744. radeon_switcheroo_can_switch);
  745. r = radeon_init(rdev);
  746. if (r)
  747. return r;
  748. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  749. /* Acceleration not working on AGP card try again
  750. * with fallback to PCI or PCIE GART
  751. */
  752. radeon_asic_reset(rdev);
  753. radeon_fini(rdev);
  754. radeon_agp_disable(rdev);
  755. r = radeon_init(rdev);
  756. if (r)
  757. return r;
  758. }
  759. if ((radeon_testing & 1)) {
  760. radeon_test_moves(rdev);
  761. }
  762. if ((radeon_testing & 2)) {
  763. radeon_test_syncing(rdev);
  764. }
  765. if (radeon_benchmarking) {
  766. radeon_benchmark(rdev, radeon_benchmarking);
  767. }
  768. return 0;
  769. }
  770. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  771. void radeon_device_fini(struct radeon_device *rdev)
  772. {
  773. DRM_INFO("radeon: finishing device.\n");
  774. rdev->shutdown = true;
  775. /* evict vram memory */
  776. radeon_bo_evict_vram(rdev);
  777. radeon_fini(rdev);
  778. vga_switcheroo_unregister_client(rdev->pdev);
  779. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  780. if (rdev->rio_mem)
  781. pci_iounmap(rdev->pdev, rdev->rio_mem);
  782. rdev->rio_mem = NULL;
  783. iounmap(rdev->rmmio);
  784. rdev->rmmio = NULL;
  785. radeon_debugfs_remove_files(rdev);
  786. }
  787. /*
  788. * Suspend & resume.
  789. */
  790. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  791. {
  792. struct radeon_device *rdev;
  793. struct drm_crtc *crtc;
  794. struct drm_connector *connector;
  795. int i, r;
  796. if (dev == NULL || dev->dev_private == NULL) {
  797. return -ENODEV;
  798. }
  799. if (state.event == PM_EVENT_PRETHAW) {
  800. return 0;
  801. }
  802. rdev = dev->dev_private;
  803. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  804. return 0;
  805. drm_kms_helper_poll_disable(dev);
  806. /* turn off display hw */
  807. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  808. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  809. }
  810. /* unpin the front buffers */
  811. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  812. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  813. struct radeon_bo *robj;
  814. if (rfb == NULL || rfb->obj == NULL) {
  815. continue;
  816. }
  817. robj = gem_to_radeon_bo(rfb->obj);
  818. /* don't unpin kernel fb objects */
  819. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  820. r = radeon_bo_reserve(robj, false);
  821. if (r == 0) {
  822. radeon_bo_unpin(robj);
  823. radeon_bo_unreserve(robj);
  824. }
  825. }
  826. }
  827. /* evict vram memory */
  828. radeon_bo_evict_vram(rdev);
  829. /* wait for gpu to finish processing current batch */
  830. for (i = 0; i < RADEON_NUM_RINGS; i++)
  831. radeon_fence_wait_last(rdev, i);
  832. radeon_save_bios_scratch_regs(rdev);
  833. radeon_pm_suspend(rdev);
  834. radeon_suspend(rdev);
  835. radeon_hpd_fini(rdev);
  836. /* evict remaining vram memory */
  837. radeon_bo_evict_vram(rdev);
  838. radeon_agp_suspend(rdev);
  839. pci_save_state(dev->pdev);
  840. if (state.event == PM_EVENT_SUSPEND) {
  841. /* Shut down the device */
  842. pci_disable_device(dev->pdev);
  843. pci_set_power_state(dev->pdev, PCI_D3hot);
  844. }
  845. console_lock();
  846. radeon_fbdev_set_suspend(rdev, 1);
  847. console_unlock();
  848. return 0;
  849. }
  850. int radeon_resume_kms(struct drm_device *dev)
  851. {
  852. struct drm_connector *connector;
  853. struct radeon_device *rdev = dev->dev_private;
  854. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  855. return 0;
  856. console_lock();
  857. pci_set_power_state(dev->pdev, PCI_D0);
  858. pci_restore_state(dev->pdev);
  859. if (pci_enable_device(dev->pdev)) {
  860. console_unlock();
  861. return -1;
  862. }
  863. pci_set_master(dev->pdev);
  864. /* resume AGP if in use */
  865. radeon_agp_resume(rdev);
  866. radeon_resume(rdev);
  867. radeon_pm_resume(rdev);
  868. radeon_restore_bios_scratch_regs(rdev);
  869. radeon_fbdev_set_suspend(rdev, 0);
  870. console_unlock();
  871. /* init dig PHYs, disp eng pll */
  872. if (rdev->is_atom_bios) {
  873. radeon_atom_encoder_init(rdev);
  874. radeon_atom_disp_eng_pll_init(rdev);
  875. }
  876. /* reset hpd state */
  877. radeon_hpd_init(rdev);
  878. /* blat the mode back in */
  879. drm_helper_resume_force_mode(dev);
  880. /* turn on display hw */
  881. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  882. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  883. }
  884. drm_kms_helper_poll_enable(dev);
  885. return 0;
  886. }
  887. int radeon_gpu_reset(struct radeon_device *rdev)
  888. {
  889. int r;
  890. int resched;
  891. /* Prevent CS ioctl from interfering */
  892. radeon_mutex_lock(&rdev->cs_mutex);
  893. radeon_save_bios_scratch_regs(rdev);
  894. /* block TTM */
  895. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  896. radeon_suspend(rdev);
  897. r = radeon_asic_reset(rdev);
  898. if (!r) {
  899. dev_info(rdev->dev, "GPU reset succeed\n");
  900. radeon_resume(rdev);
  901. radeon_restore_bios_scratch_regs(rdev);
  902. drm_helper_resume_force_mode(rdev->ddev);
  903. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  904. }
  905. radeon_mutex_unlock(&rdev->cs_mutex);
  906. if (r) {
  907. /* bad news, how to tell it to userspace ? */
  908. dev_info(rdev->dev, "GPU reset failed\n");
  909. }
  910. return r;
  911. }
  912. /*
  913. * Debugfs
  914. */
  915. int radeon_debugfs_add_files(struct radeon_device *rdev,
  916. struct drm_info_list *files,
  917. unsigned nfiles)
  918. {
  919. unsigned i;
  920. for (i = 0; i < rdev->debugfs_count; i++) {
  921. if (rdev->debugfs[i].files == files) {
  922. /* Already registered */
  923. return 0;
  924. }
  925. }
  926. i = rdev->debugfs_count + 1;
  927. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  928. DRM_ERROR("Reached maximum number of debugfs components.\n");
  929. DRM_ERROR("Report so we increase "
  930. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  931. return -EINVAL;
  932. }
  933. rdev->debugfs[rdev->debugfs_count].files = files;
  934. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  935. rdev->debugfs_count = i;
  936. #if defined(CONFIG_DEBUG_FS)
  937. drm_debugfs_create_files(files, nfiles,
  938. rdev->ddev->control->debugfs_root,
  939. rdev->ddev->control);
  940. drm_debugfs_create_files(files, nfiles,
  941. rdev->ddev->primary->debugfs_root,
  942. rdev->ddev->primary);
  943. #endif
  944. return 0;
  945. }
  946. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  947. {
  948. #if defined(CONFIG_DEBUG_FS)
  949. unsigned i;
  950. for (i = 0; i < rdev->debugfs_count; i++) {
  951. drm_debugfs_remove_files(rdev->debugfs[i].files,
  952. rdev->debugfs[i].num_files,
  953. rdev->ddev->control);
  954. drm_debugfs_remove_files(rdev->debugfs[i].files,
  955. rdev->debugfs[i].num_files,
  956. rdev->ddev->primary);
  957. }
  958. #endif
  959. }
  960. #if defined(CONFIG_DEBUG_FS)
  961. int radeon_debugfs_init(struct drm_minor *minor)
  962. {
  963. return 0;
  964. }
  965. void radeon_debugfs_cleanup(struct drm_minor *minor)
  966. {
  967. }
  968. #endif