radeon_asic.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if (rdev->family >= CHIP_R600) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .ioctl_wait_idle = NULL,
  132. .gui_idle = &r100_gui_idle,
  133. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  134. .gart = {
  135. .tlb_flush = &r100_pci_gart_tlb_flush,
  136. .set_page = &r100_pci_gart_set_page,
  137. },
  138. .ring = {
  139. [RADEON_RING_TYPE_GFX_INDEX] = {
  140. .ib_execute = &r100_ring_ib_execute,
  141. .emit_fence = &r100_fence_ring_emit,
  142. .emit_semaphore = &r100_semaphore_ring_emit,
  143. .cs_parse = &r100_cs_parse,
  144. .ring_start = &r100_ring_start,
  145. .ring_test = &r100_ring_test,
  146. .ib_test = &r100_ib_test,
  147. }
  148. },
  149. .irq = {
  150. .set = &r100_irq_set,
  151. .process = &r100_irq_process,
  152. },
  153. .display = {
  154. .bandwidth_update = &r100_bandwidth_update,
  155. .get_vblank_counter = &r100_get_vblank_counter,
  156. .wait_for_vblank = &r100_wait_for_vblank,
  157. },
  158. .copy = {
  159. .blit = &r100_copy_blit,
  160. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  161. .dma = NULL,
  162. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  163. .copy = &r100_copy_blit,
  164. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  165. },
  166. .surface = {
  167. .set_reg = r100_set_surface_reg,
  168. .clear_reg = r100_clear_surface_reg,
  169. },
  170. .hpd = {
  171. .init = &r100_hpd_init,
  172. .fini = &r100_hpd_fini,
  173. .sense = &r100_hpd_sense,
  174. .set_polarity = &r100_hpd_set_polarity,
  175. },
  176. .pm = {
  177. .misc = &r100_pm_misc,
  178. .prepare = &r100_pm_prepare,
  179. .finish = &r100_pm_finish,
  180. .init_profile = &r100_pm_init_profile,
  181. .get_dynpm_state = &r100_pm_get_dynpm_state,
  182. .get_engine_clock = &radeon_legacy_get_engine_clock,
  183. .set_engine_clock = &radeon_legacy_set_engine_clock,
  184. .get_memory_clock = &radeon_legacy_get_memory_clock,
  185. .set_memory_clock = NULL,
  186. .get_pcie_lanes = NULL,
  187. .set_pcie_lanes = NULL,
  188. .set_clock_gating = &radeon_legacy_set_clock_gating,
  189. },
  190. .pflip = {
  191. .pre_page_flip = &r100_pre_page_flip,
  192. .page_flip = &r100_page_flip,
  193. .post_page_flip = &r100_post_page_flip,
  194. },
  195. };
  196. static struct radeon_asic r200_asic = {
  197. .init = &r100_init,
  198. .fini = &r100_fini,
  199. .suspend = &r100_suspend,
  200. .resume = &r100_resume,
  201. .vga_set_state = &r100_vga_set_state,
  202. .gpu_is_lockup = &r100_gpu_is_lockup,
  203. .asic_reset = &r100_asic_reset,
  204. .ioctl_wait_idle = NULL,
  205. .gui_idle = &r100_gui_idle,
  206. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  207. .gart = {
  208. .tlb_flush = &r100_pci_gart_tlb_flush,
  209. .set_page = &r100_pci_gart_set_page,
  210. },
  211. .ring = {
  212. [RADEON_RING_TYPE_GFX_INDEX] = {
  213. .ib_execute = &r100_ring_ib_execute,
  214. .emit_fence = &r100_fence_ring_emit,
  215. .emit_semaphore = &r100_semaphore_ring_emit,
  216. .cs_parse = &r100_cs_parse,
  217. .ring_start = &r100_ring_start,
  218. .ring_test = &r100_ring_test,
  219. .ib_test = &r100_ib_test,
  220. }
  221. },
  222. .irq = {
  223. .set = &r100_irq_set,
  224. .process = &r100_irq_process,
  225. },
  226. .display = {
  227. .bandwidth_update = &r100_bandwidth_update,
  228. .get_vblank_counter = &r100_get_vblank_counter,
  229. .wait_for_vblank = &r100_wait_for_vblank,
  230. },
  231. .copy = {
  232. .blit = &r100_copy_blit,
  233. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  234. .dma = &r200_copy_dma,
  235. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  236. .copy = &r100_copy_blit,
  237. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  238. },
  239. .surface = {
  240. .set_reg = r100_set_surface_reg,
  241. .clear_reg = r100_clear_surface_reg,
  242. },
  243. .hpd = {
  244. .init = &r100_hpd_init,
  245. .fini = &r100_hpd_fini,
  246. .sense = &r100_hpd_sense,
  247. .set_polarity = &r100_hpd_set_polarity,
  248. },
  249. .pm = {
  250. .misc = &r100_pm_misc,
  251. .prepare = &r100_pm_prepare,
  252. .finish = &r100_pm_finish,
  253. .init_profile = &r100_pm_init_profile,
  254. .get_dynpm_state = &r100_pm_get_dynpm_state,
  255. .get_engine_clock = &radeon_legacy_get_engine_clock,
  256. .set_engine_clock = &radeon_legacy_set_engine_clock,
  257. .get_memory_clock = &radeon_legacy_get_memory_clock,
  258. .set_memory_clock = NULL,
  259. .get_pcie_lanes = NULL,
  260. .set_pcie_lanes = NULL,
  261. .set_clock_gating = &radeon_legacy_set_clock_gating,
  262. },
  263. .pflip = {
  264. .pre_page_flip = &r100_pre_page_flip,
  265. .page_flip = &r100_page_flip,
  266. .post_page_flip = &r100_post_page_flip,
  267. },
  268. };
  269. static struct radeon_asic r300_asic = {
  270. .init = &r300_init,
  271. .fini = &r300_fini,
  272. .suspend = &r300_suspend,
  273. .resume = &r300_resume,
  274. .vga_set_state = &r100_vga_set_state,
  275. .gpu_is_lockup = &r300_gpu_is_lockup,
  276. .asic_reset = &r300_asic_reset,
  277. .ioctl_wait_idle = NULL,
  278. .gui_idle = &r100_gui_idle,
  279. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  280. .gart = {
  281. .tlb_flush = &r100_pci_gart_tlb_flush,
  282. .set_page = &r100_pci_gart_set_page,
  283. },
  284. .ring = {
  285. [RADEON_RING_TYPE_GFX_INDEX] = {
  286. .ib_execute = &r100_ring_ib_execute,
  287. .emit_fence = &r300_fence_ring_emit,
  288. .emit_semaphore = &r100_semaphore_ring_emit,
  289. .cs_parse = &r300_cs_parse,
  290. .ring_start = &r300_ring_start,
  291. .ring_test = &r100_ring_test,
  292. .ib_test = &r100_ib_test,
  293. }
  294. },
  295. .irq = {
  296. .set = &r100_irq_set,
  297. .process = &r100_irq_process,
  298. },
  299. .display = {
  300. .bandwidth_update = &r100_bandwidth_update,
  301. .get_vblank_counter = &r100_get_vblank_counter,
  302. .wait_for_vblank = &r100_wait_for_vblank,
  303. },
  304. .copy = {
  305. .blit = &r100_copy_blit,
  306. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  307. .dma = &r200_copy_dma,
  308. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  309. .copy = &r100_copy_blit,
  310. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  311. },
  312. .surface = {
  313. .set_reg = r100_set_surface_reg,
  314. .clear_reg = r100_clear_surface_reg,
  315. },
  316. .hpd = {
  317. .init = &r100_hpd_init,
  318. .fini = &r100_hpd_fini,
  319. .sense = &r100_hpd_sense,
  320. .set_polarity = &r100_hpd_set_polarity,
  321. },
  322. .pm = {
  323. .misc = &r100_pm_misc,
  324. .prepare = &r100_pm_prepare,
  325. .finish = &r100_pm_finish,
  326. .init_profile = &r100_pm_init_profile,
  327. .get_dynpm_state = &r100_pm_get_dynpm_state,
  328. .get_engine_clock = &radeon_legacy_get_engine_clock,
  329. .set_engine_clock = &radeon_legacy_set_engine_clock,
  330. .get_memory_clock = &radeon_legacy_get_memory_clock,
  331. .set_memory_clock = NULL,
  332. .get_pcie_lanes = &rv370_get_pcie_lanes,
  333. .set_pcie_lanes = &rv370_set_pcie_lanes,
  334. .set_clock_gating = &radeon_legacy_set_clock_gating,
  335. },
  336. .pflip = {
  337. .pre_page_flip = &r100_pre_page_flip,
  338. .page_flip = &r100_page_flip,
  339. .post_page_flip = &r100_post_page_flip,
  340. },
  341. };
  342. static struct radeon_asic r300_asic_pcie = {
  343. .init = &r300_init,
  344. .fini = &r300_fini,
  345. .suspend = &r300_suspend,
  346. .resume = &r300_resume,
  347. .vga_set_state = &r100_vga_set_state,
  348. .gpu_is_lockup = &r300_gpu_is_lockup,
  349. .asic_reset = &r300_asic_reset,
  350. .ioctl_wait_idle = NULL,
  351. .gui_idle = &r100_gui_idle,
  352. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  353. .gart = {
  354. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  355. .set_page = &rv370_pcie_gart_set_page,
  356. },
  357. .ring = {
  358. [RADEON_RING_TYPE_GFX_INDEX] = {
  359. .ib_execute = &r100_ring_ib_execute,
  360. .emit_fence = &r300_fence_ring_emit,
  361. .emit_semaphore = &r100_semaphore_ring_emit,
  362. .cs_parse = &r300_cs_parse,
  363. .ring_start = &r300_ring_start,
  364. .ring_test = &r100_ring_test,
  365. .ib_test = &r100_ib_test,
  366. }
  367. },
  368. .irq = {
  369. .set = &r100_irq_set,
  370. .process = &r100_irq_process,
  371. },
  372. .display = {
  373. .bandwidth_update = &r100_bandwidth_update,
  374. .get_vblank_counter = &r100_get_vblank_counter,
  375. .wait_for_vblank = &r100_wait_for_vblank,
  376. },
  377. .copy = {
  378. .blit = &r100_copy_blit,
  379. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  380. .dma = &r200_copy_dma,
  381. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  382. .copy = &r100_copy_blit,
  383. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  384. },
  385. .surface = {
  386. .set_reg = r100_set_surface_reg,
  387. .clear_reg = r100_clear_surface_reg,
  388. },
  389. .hpd = {
  390. .init = &r100_hpd_init,
  391. .fini = &r100_hpd_fini,
  392. .sense = &r100_hpd_sense,
  393. .set_polarity = &r100_hpd_set_polarity,
  394. },
  395. .pm = {
  396. .misc = &r100_pm_misc,
  397. .prepare = &r100_pm_prepare,
  398. .finish = &r100_pm_finish,
  399. .init_profile = &r100_pm_init_profile,
  400. .get_dynpm_state = &r100_pm_get_dynpm_state,
  401. .get_engine_clock = &radeon_legacy_get_engine_clock,
  402. .set_engine_clock = &radeon_legacy_set_engine_clock,
  403. .get_memory_clock = &radeon_legacy_get_memory_clock,
  404. .set_memory_clock = NULL,
  405. .get_pcie_lanes = &rv370_get_pcie_lanes,
  406. .set_pcie_lanes = &rv370_set_pcie_lanes,
  407. .set_clock_gating = &radeon_legacy_set_clock_gating,
  408. },
  409. .pflip = {
  410. .pre_page_flip = &r100_pre_page_flip,
  411. .page_flip = &r100_page_flip,
  412. .post_page_flip = &r100_post_page_flip,
  413. },
  414. };
  415. static struct radeon_asic r420_asic = {
  416. .init = &r420_init,
  417. .fini = &r420_fini,
  418. .suspend = &r420_suspend,
  419. .resume = &r420_resume,
  420. .vga_set_state = &r100_vga_set_state,
  421. .gpu_is_lockup = &r300_gpu_is_lockup,
  422. .asic_reset = &r300_asic_reset,
  423. .ioctl_wait_idle = NULL,
  424. .gui_idle = &r100_gui_idle,
  425. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  426. .gart = {
  427. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  428. .set_page = &rv370_pcie_gart_set_page,
  429. },
  430. .ring = {
  431. [RADEON_RING_TYPE_GFX_INDEX] = {
  432. .ib_execute = &r100_ring_ib_execute,
  433. .emit_fence = &r300_fence_ring_emit,
  434. .emit_semaphore = &r100_semaphore_ring_emit,
  435. .cs_parse = &r300_cs_parse,
  436. .ring_start = &r300_ring_start,
  437. .ring_test = &r100_ring_test,
  438. .ib_test = &r100_ib_test,
  439. }
  440. },
  441. .irq = {
  442. .set = &r100_irq_set,
  443. .process = &r100_irq_process,
  444. },
  445. .display = {
  446. .bandwidth_update = &r100_bandwidth_update,
  447. .get_vblank_counter = &r100_get_vblank_counter,
  448. .wait_for_vblank = &r100_wait_for_vblank,
  449. },
  450. .copy = {
  451. .blit = &r100_copy_blit,
  452. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  453. .dma = &r200_copy_dma,
  454. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  455. .copy = &r100_copy_blit,
  456. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  457. },
  458. .surface = {
  459. .set_reg = r100_set_surface_reg,
  460. .clear_reg = r100_clear_surface_reg,
  461. },
  462. .hpd = {
  463. .init = &r100_hpd_init,
  464. .fini = &r100_hpd_fini,
  465. .sense = &r100_hpd_sense,
  466. .set_polarity = &r100_hpd_set_polarity,
  467. },
  468. .pm = {
  469. .misc = &r100_pm_misc,
  470. .prepare = &r100_pm_prepare,
  471. .finish = &r100_pm_finish,
  472. .init_profile = &r420_pm_init_profile,
  473. .get_dynpm_state = &r100_pm_get_dynpm_state,
  474. .get_engine_clock = &radeon_atom_get_engine_clock,
  475. .set_engine_clock = &radeon_atom_set_engine_clock,
  476. .get_memory_clock = &radeon_atom_get_memory_clock,
  477. .set_memory_clock = &radeon_atom_set_memory_clock,
  478. .get_pcie_lanes = &rv370_get_pcie_lanes,
  479. .set_pcie_lanes = &rv370_set_pcie_lanes,
  480. .set_clock_gating = &radeon_atom_set_clock_gating,
  481. },
  482. .pflip = {
  483. .pre_page_flip = &r100_pre_page_flip,
  484. .page_flip = &r100_page_flip,
  485. .post_page_flip = &r100_post_page_flip,
  486. },
  487. };
  488. static struct radeon_asic rs400_asic = {
  489. .init = &rs400_init,
  490. .fini = &rs400_fini,
  491. .suspend = &rs400_suspend,
  492. .resume = &rs400_resume,
  493. .vga_set_state = &r100_vga_set_state,
  494. .gpu_is_lockup = &r300_gpu_is_lockup,
  495. .asic_reset = &r300_asic_reset,
  496. .ioctl_wait_idle = NULL,
  497. .gui_idle = &r100_gui_idle,
  498. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  499. .gart = {
  500. .tlb_flush = &rs400_gart_tlb_flush,
  501. .set_page = &rs400_gart_set_page,
  502. },
  503. .ring = {
  504. [RADEON_RING_TYPE_GFX_INDEX] = {
  505. .ib_execute = &r100_ring_ib_execute,
  506. .emit_fence = &r300_fence_ring_emit,
  507. .emit_semaphore = &r100_semaphore_ring_emit,
  508. .cs_parse = &r300_cs_parse,
  509. .ring_start = &r300_ring_start,
  510. .ring_test = &r100_ring_test,
  511. .ib_test = &r100_ib_test,
  512. }
  513. },
  514. .irq = {
  515. .set = &r100_irq_set,
  516. .process = &r100_irq_process,
  517. },
  518. .display = {
  519. .bandwidth_update = &r100_bandwidth_update,
  520. .get_vblank_counter = &r100_get_vblank_counter,
  521. .wait_for_vblank = &r100_wait_for_vblank,
  522. },
  523. .copy = {
  524. .blit = &r100_copy_blit,
  525. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  526. .dma = &r200_copy_dma,
  527. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  528. .copy = &r100_copy_blit,
  529. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  530. },
  531. .surface = {
  532. .set_reg = r100_set_surface_reg,
  533. .clear_reg = r100_clear_surface_reg,
  534. },
  535. .hpd = {
  536. .init = &r100_hpd_init,
  537. .fini = &r100_hpd_fini,
  538. .sense = &r100_hpd_sense,
  539. .set_polarity = &r100_hpd_set_polarity,
  540. },
  541. .pm = {
  542. .misc = &r100_pm_misc,
  543. .prepare = &r100_pm_prepare,
  544. .finish = &r100_pm_finish,
  545. .init_profile = &r100_pm_init_profile,
  546. .get_dynpm_state = &r100_pm_get_dynpm_state,
  547. .get_engine_clock = &radeon_legacy_get_engine_clock,
  548. .set_engine_clock = &radeon_legacy_set_engine_clock,
  549. .get_memory_clock = &radeon_legacy_get_memory_clock,
  550. .set_memory_clock = NULL,
  551. .get_pcie_lanes = NULL,
  552. .set_pcie_lanes = NULL,
  553. .set_clock_gating = &radeon_legacy_set_clock_gating,
  554. },
  555. .pflip = {
  556. .pre_page_flip = &r100_pre_page_flip,
  557. .page_flip = &r100_page_flip,
  558. .post_page_flip = &r100_post_page_flip,
  559. },
  560. };
  561. static struct radeon_asic rs600_asic = {
  562. .init = &rs600_init,
  563. .fini = &rs600_fini,
  564. .suspend = &rs600_suspend,
  565. .resume = &rs600_resume,
  566. .vga_set_state = &r100_vga_set_state,
  567. .gpu_is_lockup = &r300_gpu_is_lockup,
  568. .asic_reset = &rs600_asic_reset,
  569. .ioctl_wait_idle = NULL,
  570. .gui_idle = &r100_gui_idle,
  571. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  572. .gart = {
  573. .tlb_flush = &rs600_gart_tlb_flush,
  574. .set_page = &rs600_gart_set_page,
  575. },
  576. .ring = {
  577. [RADEON_RING_TYPE_GFX_INDEX] = {
  578. .ib_execute = &r100_ring_ib_execute,
  579. .emit_fence = &r300_fence_ring_emit,
  580. .emit_semaphore = &r100_semaphore_ring_emit,
  581. .cs_parse = &r300_cs_parse,
  582. .ring_start = &r300_ring_start,
  583. .ring_test = &r100_ring_test,
  584. .ib_test = &r100_ib_test,
  585. }
  586. },
  587. .irq = {
  588. .set = &rs600_irq_set,
  589. .process = &rs600_irq_process,
  590. },
  591. .display = {
  592. .bandwidth_update = &rs600_bandwidth_update,
  593. .get_vblank_counter = &rs600_get_vblank_counter,
  594. .wait_for_vblank = &avivo_wait_for_vblank,
  595. },
  596. .copy = {
  597. .blit = &r100_copy_blit,
  598. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  599. .dma = &r200_copy_dma,
  600. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  601. .copy = &r100_copy_blit,
  602. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  603. },
  604. .surface = {
  605. .set_reg = r100_set_surface_reg,
  606. .clear_reg = r100_clear_surface_reg,
  607. },
  608. .hpd = {
  609. .init = &rs600_hpd_init,
  610. .fini = &rs600_hpd_fini,
  611. .sense = &rs600_hpd_sense,
  612. .set_polarity = &rs600_hpd_set_polarity,
  613. },
  614. .pm = {
  615. .misc = &rs600_pm_misc,
  616. .prepare = &rs600_pm_prepare,
  617. .finish = &rs600_pm_finish,
  618. .init_profile = &r420_pm_init_profile,
  619. .get_dynpm_state = &r100_pm_get_dynpm_state,
  620. .get_engine_clock = &radeon_atom_get_engine_clock,
  621. .set_engine_clock = &radeon_atom_set_engine_clock,
  622. .get_memory_clock = &radeon_atom_get_memory_clock,
  623. .set_memory_clock = &radeon_atom_set_memory_clock,
  624. .get_pcie_lanes = NULL,
  625. .set_pcie_lanes = NULL,
  626. .set_clock_gating = &radeon_atom_set_clock_gating,
  627. },
  628. .pflip = {
  629. .pre_page_flip = &rs600_pre_page_flip,
  630. .page_flip = &rs600_page_flip,
  631. .post_page_flip = &rs600_post_page_flip,
  632. },
  633. };
  634. static struct radeon_asic rs690_asic = {
  635. .init = &rs690_init,
  636. .fini = &rs690_fini,
  637. .suspend = &rs690_suspend,
  638. .resume = &rs690_resume,
  639. .vga_set_state = &r100_vga_set_state,
  640. .gpu_is_lockup = &r300_gpu_is_lockup,
  641. .asic_reset = &rs600_asic_reset,
  642. .ioctl_wait_idle = NULL,
  643. .gui_idle = &r100_gui_idle,
  644. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  645. .gart = {
  646. .tlb_flush = &rs400_gart_tlb_flush,
  647. .set_page = &rs400_gart_set_page,
  648. },
  649. .ring = {
  650. [RADEON_RING_TYPE_GFX_INDEX] = {
  651. .ib_execute = &r100_ring_ib_execute,
  652. .emit_fence = &r300_fence_ring_emit,
  653. .emit_semaphore = &r100_semaphore_ring_emit,
  654. .cs_parse = &r300_cs_parse,
  655. .ring_start = &r300_ring_start,
  656. .ring_test = &r100_ring_test,
  657. .ib_test = &r100_ib_test,
  658. }
  659. },
  660. .irq = {
  661. .set = &rs600_irq_set,
  662. .process = &rs600_irq_process,
  663. },
  664. .display = {
  665. .get_vblank_counter = &rs600_get_vblank_counter,
  666. .bandwidth_update = &rs690_bandwidth_update,
  667. .wait_for_vblank = &avivo_wait_for_vblank,
  668. },
  669. .copy = {
  670. .blit = &r100_copy_blit,
  671. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  672. .dma = &r200_copy_dma,
  673. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  674. .copy = &r200_copy_dma,
  675. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  676. },
  677. .surface = {
  678. .set_reg = r100_set_surface_reg,
  679. .clear_reg = r100_clear_surface_reg,
  680. },
  681. .hpd = {
  682. .init = &rs600_hpd_init,
  683. .fini = &rs600_hpd_fini,
  684. .sense = &rs600_hpd_sense,
  685. .set_polarity = &rs600_hpd_set_polarity,
  686. },
  687. .pm = {
  688. .misc = &rs600_pm_misc,
  689. .prepare = &rs600_pm_prepare,
  690. .finish = &rs600_pm_finish,
  691. .init_profile = &r420_pm_init_profile,
  692. .get_dynpm_state = &r100_pm_get_dynpm_state,
  693. .get_engine_clock = &radeon_atom_get_engine_clock,
  694. .set_engine_clock = &radeon_atom_set_engine_clock,
  695. .get_memory_clock = &radeon_atom_get_memory_clock,
  696. .set_memory_clock = &radeon_atom_set_memory_clock,
  697. .get_pcie_lanes = NULL,
  698. .set_pcie_lanes = NULL,
  699. .set_clock_gating = &radeon_atom_set_clock_gating,
  700. },
  701. .pflip = {
  702. .pre_page_flip = &rs600_pre_page_flip,
  703. .page_flip = &rs600_page_flip,
  704. .post_page_flip = &rs600_post_page_flip,
  705. },
  706. };
  707. static struct radeon_asic rv515_asic = {
  708. .init = &rv515_init,
  709. .fini = &rv515_fini,
  710. .suspend = &rv515_suspend,
  711. .resume = &rv515_resume,
  712. .vga_set_state = &r100_vga_set_state,
  713. .gpu_is_lockup = &r300_gpu_is_lockup,
  714. .asic_reset = &rs600_asic_reset,
  715. .ioctl_wait_idle = NULL,
  716. .gui_idle = &r100_gui_idle,
  717. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  718. .gart = {
  719. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  720. .set_page = &rv370_pcie_gart_set_page,
  721. },
  722. .ring = {
  723. [RADEON_RING_TYPE_GFX_INDEX] = {
  724. .ib_execute = &r100_ring_ib_execute,
  725. .emit_fence = &r300_fence_ring_emit,
  726. .emit_semaphore = &r100_semaphore_ring_emit,
  727. .cs_parse = &r300_cs_parse,
  728. .ring_start = &rv515_ring_start,
  729. .ring_test = &r100_ring_test,
  730. .ib_test = &r100_ib_test,
  731. }
  732. },
  733. .irq = {
  734. .set = &rs600_irq_set,
  735. .process = &rs600_irq_process,
  736. },
  737. .display = {
  738. .get_vblank_counter = &rs600_get_vblank_counter,
  739. .bandwidth_update = &rv515_bandwidth_update,
  740. .wait_for_vblank = &avivo_wait_for_vblank,
  741. },
  742. .copy = {
  743. .blit = &r100_copy_blit,
  744. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  745. .dma = &r200_copy_dma,
  746. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  747. .copy = &r100_copy_blit,
  748. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  749. },
  750. .surface = {
  751. .set_reg = r100_set_surface_reg,
  752. .clear_reg = r100_clear_surface_reg,
  753. },
  754. .hpd = {
  755. .init = &rs600_hpd_init,
  756. .fini = &rs600_hpd_fini,
  757. .sense = &rs600_hpd_sense,
  758. .set_polarity = &rs600_hpd_set_polarity,
  759. },
  760. .pm = {
  761. .misc = &rs600_pm_misc,
  762. .prepare = &rs600_pm_prepare,
  763. .finish = &rs600_pm_finish,
  764. .init_profile = &r420_pm_init_profile,
  765. .get_dynpm_state = &r100_pm_get_dynpm_state,
  766. .get_engine_clock = &radeon_atom_get_engine_clock,
  767. .set_engine_clock = &radeon_atom_set_engine_clock,
  768. .get_memory_clock = &radeon_atom_get_memory_clock,
  769. .set_memory_clock = &radeon_atom_set_memory_clock,
  770. .get_pcie_lanes = &rv370_get_pcie_lanes,
  771. .set_pcie_lanes = &rv370_set_pcie_lanes,
  772. .set_clock_gating = &radeon_atom_set_clock_gating,
  773. },
  774. .pflip = {
  775. .pre_page_flip = &rs600_pre_page_flip,
  776. .page_flip = &rs600_page_flip,
  777. .post_page_flip = &rs600_post_page_flip,
  778. },
  779. };
  780. static struct radeon_asic r520_asic = {
  781. .init = &r520_init,
  782. .fini = &rv515_fini,
  783. .suspend = &rv515_suspend,
  784. .resume = &r520_resume,
  785. .vga_set_state = &r100_vga_set_state,
  786. .gpu_is_lockup = &r300_gpu_is_lockup,
  787. .asic_reset = &rs600_asic_reset,
  788. .ioctl_wait_idle = NULL,
  789. .gui_idle = &r100_gui_idle,
  790. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  791. .gart = {
  792. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  793. .set_page = &rv370_pcie_gart_set_page,
  794. },
  795. .ring = {
  796. [RADEON_RING_TYPE_GFX_INDEX] = {
  797. .ib_execute = &r100_ring_ib_execute,
  798. .emit_fence = &r300_fence_ring_emit,
  799. .emit_semaphore = &r100_semaphore_ring_emit,
  800. .cs_parse = &r300_cs_parse,
  801. .ring_start = &rv515_ring_start,
  802. .ring_test = &r100_ring_test,
  803. .ib_test = &r100_ib_test,
  804. }
  805. },
  806. .irq = {
  807. .set = &rs600_irq_set,
  808. .process = &rs600_irq_process,
  809. },
  810. .display = {
  811. .bandwidth_update = &rv515_bandwidth_update,
  812. .get_vblank_counter = &rs600_get_vblank_counter,
  813. .wait_for_vblank = &avivo_wait_for_vblank,
  814. },
  815. .copy = {
  816. .blit = &r100_copy_blit,
  817. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  818. .dma = &r200_copy_dma,
  819. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  820. .copy = &r100_copy_blit,
  821. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  822. },
  823. .surface = {
  824. .set_reg = r100_set_surface_reg,
  825. .clear_reg = r100_clear_surface_reg,
  826. },
  827. .hpd = {
  828. .init = &rs600_hpd_init,
  829. .fini = &rs600_hpd_fini,
  830. .sense = &rs600_hpd_sense,
  831. .set_polarity = &rs600_hpd_set_polarity,
  832. },
  833. .pm = {
  834. .misc = &rs600_pm_misc,
  835. .prepare = &rs600_pm_prepare,
  836. .finish = &rs600_pm_finish,
  837. .init_profile = &r420_pm_init_profile,
  838. .get_dynpm_state = &r100_pm_get_dynpm_state,
  839. .get_engine_clock = &radeon_atom_get_engine_clock,
  840. .set_engine_clock = &radeon_atom_set_engine_clock,
  841. .get_memory_clock = &radeon_atom_get_memory_clock,
  842. .set_memory_clock = &radeon_atom_set_memory_clock,
  843. .get_pcie_lanes = &rv370_get_pcie_lanes,
  844. .set_pcie_lanes = &rv370_set_pcie_lanes,
  845. .set_clock_gating = &radeon_atom_set_clock_gating,
  846. },
  847. .pflip = {
  848. .pre_page_flip = &rs600_pre_page_flip,
  849. .page_flip = &rs600_page_flip,
  850. .post_page_flip = &rs600_post_page_flip,
  851. },
  852. };
  853. static struct radeon_asic r600_asic = {
  854. .init = &r600_init,
  855. .fini = &r600_fini,
  856. .suspend = &r600_suspend,
  857. .resume = &r600_resume,
  858. .vga_set_state = &r600_vga_set_state,
  859. .gpu_is_lockup = &r600_gpu_is_lockup,
  860. .asic_reset = &r600_asic_reset,
  861. .ioctl_wait_idle = r600_ioctl_wait_idle,
  862. .gui_idle = &r600_gui_idle,
  863. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  864. .gart = {
  865. .tlb_flush = &r600_pcie_gart_tlb_flush,
  866. .set_page = &rs600_gart_set_page,
  867. },
  868. .ring = {
  869. [RADEON_RING_TYPE_GFX_INDEX] = {
  870. .ib_execute = &r600_ring_ib_execute,
  871. .emit_fence = &r600_fence_ring_emit,
  872. .emit_semaphore = &r600_semaphore_ring_emit,
  873. .cs_parse = &r600_cs_parse,
  874. .ring_test = &r600_ring_test,
  875. .ib_test = &r600_ib_test,
  876. }
  877. },
  878. .irq = {
  879. .set = &r600_irq_set,
  880. .process = &r600_irq_process,
  881. },
  882. .display = {
  883. .bandwidth_update = &rv515_bandwidth_update,
  884. .get_vblank_counter = &rs600_get_vblank_counter,
  885. .wait_for_vblank = &avivo_wait_for_vblank,
  886. },
  887. .copy = {
  888. .blit = &r600_copy_blit,
  889. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  890. .dma = NULL,
  891. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  892. .copy = &r600_copy_blit,
  893. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  894. },
  895. .surface = {
  896. .set_reg = r600_set_surface_reg,
  897. .clear_reg = r600_clear_surface_reg,
  898. },
  899. .hpd = {
  900. .init = &r600_hpd_init,
  901. .fini = &r600_hpd_fini,
  902. .sense = &r600_hpd_sense,
  903. .set_polarity = &r600_hpd_set_polarity,
  904. },
  905. .pm = {
  906. .misc = &r600_pm_misc,
  907. .prepare = &rs600_pm_prepare,
  908. .finish = &rs600_pm_finish,
  909. .init_profile = &r600_pm_init_profile,
  910. .get_dynpm_state = &r600_pm_get_dynpm_state,
  911. .get_engine_clock = &radeon_atom_get_engine_clock,
  912. .set_engine_clock = &radeon_atom_set_engine_clock,
  913. .get_memory_clock = &radeon_atom_get_memory_clock,
  914. .set_memory_clock = &radeon_atom_set_memory_clock,
  915. .get_pcie_lanes = &r600_get_pcie_lanes,
  916. .set_pcie_lanes = &r600_set_pcie_lanes,
  917. .set_clock_gating = NULL,
  918. },
  919. .pflip = {
  920. .pre_page_flip = &rs600_pre_page_flip,
  921. .page_flip = &rs600_page_flip,
  922. .post_page_flip = &rs600_post_page_flip,
  923. },
  924. };
  925. static struct radeon_asic rs780_asic = {
  926. .init = &r600_init,
  927. .fini = &r600_fini,
  928. .suspend = &r600_suspend,
  929. .resume = &r600_resume,
  930. .gpu_is_lockup = &r600_gpu_is_lockup,
  931. .vga_set_state = &r600_vga_set_state,
  932. .asic_reset = &r600_asic_reset,
  933. .ioctl_wait_idle = r600_ioctl_wait_idle,
  934. .gui_idle = &r600_gui_idle,
  935. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  936. .gart = {
  937. .tlb_flush = &r600_pcie_gart_tlb_flush,
  938. .set_page = &rs600_gart_set_page,
  939. },
  940. .ring = {
  941. [RADEON_RING_TYPE_GFX_INDEX] = {
  942. .ib_execute = &r600_ring_ib_execute,
  943. .emit_fence = &r600_fence_ring_emit,
  944. .emit_semaphore = &r600_semaphore_ring_emit,
  945. .cs_parse = &r600_cs_parse,
  946. .ring_test = &r600_ring_test,
  947. .ib_test = &r600_ib_test,
  948. }
  949. },
  950. .irq = {
  951. .set = &r600_irq_set,
  952. .process = &r600_irq_process,
  953. },
  954. .display = {
  955. .bandwidth_update = &rs690_bandwidth_update,
  956. .get_vblank_counter = &rs600_get_vblank_counter,
  957. .wait_for_vblank = &avivo_wait_for_vblank,
  958. },
  959. .copy = {
  960. .blit = &r600_copy_blit,
  961. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  962. .dma = NULL,
  963. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  964. .copy = &r600_copy_blit,
  965. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  966. },
  967. .surface = {
  968. .set_reg = r600_set_surface_reg,
  969. .clear_reg = r600_clear_surface_reg,
  970. },
  971. .hpd = {
  972. .init = &r600_hpd_init,
  973. .fini = &r600_hpd_fini,
  974. .sense = &r600_hpd_sense,
  975. .set_polarity = &r600_hpd_set_polarity,
  976. },
  977. .pm = {
  978. .misc = &r600_pm_misc,
  979. .prepare = &rs600_pm_prepare,
  980. .finish = &rs600_pm_finish,
  981. .init_profile = &rs780_pm_init_profile,
  982. .get_dynpm_state = &r600_pm_get_dynpm_state,
  983. .get_engine_clock = &radeon_atom_get_engine_clock,
  984. .set_engine_clock = &radeon_atom_set_engine_clock,
  985. .get_memory_clock = NULL,
  986. .set_memory_clock = NULL,
  987. .get_pcie_lanes = NULL,
  988. .set_pcie_lanes = NULL,
  989. .set_clock_gating = NULL,
  990. },
  991. .pflip = {
  992. .pre_page_flip = &rs600_pre_page_flip,
  993. .page_flip = &rs600_page_flip,
  994. .post_page_flip = &rs600_post_page_flip,
  995. },
  996. };
  997. static struct radeon_asic rv770_asic = {
  998. .init = &rv770_init,
  999. .fini = &rv770_fini,
  1000. .suspend = &rv770_suspend,
  1001. .resume = &rv770_resume,
  1002. .asic_reset = &r600_asic_reset,
  1003. .gpu_is_lockup = &r600_gpu_is_lockup,
  1004. .vga_set_state = &r600_vga_set_state,
  1005. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1006. .gui_idle = &r600_gui_idle,
  1007. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1008. .gart = {
  1009. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1010. .set_page = &rs600_gart_set_page,
  1011. },
  1012. .ring = {
  1013. [RADEON_RING_TYPE_GFX_INDEX] = {
  1014. .ib_execute = &r600_ring_ib_execute,
  1015. .emit_fence = &r600_fence_ring_emit,
  1016. .emit_semaphore = &r600_semaphore_ring_emit,
  1017. .cs_parse = &r600_cs_parse,
  1018. .ring_test = &r600_ring_test,
  1019. .ib_test = &r600_ib_test,
  1020. }
  1021. },
  1022. .irq = {
  1023. .set = &r600_irq_set,
  1024. .process = &r600_irq_process,
  1025. },
  1026. .display = {
  1027. .bandwidth_update = &rv515_bandwidth_update,
  1028. .get_vblank_counter = &rs600_get_vblank_counter,
  1029. .wait_for_vblank = &avivo_wait_for_vblank,
  1030. },
  1031. .copy = {
  1032. .blit = &r600_copy_blit,
  1033. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1034. .dma = NULL,
  1035. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1036. .copy = &r600_copy_blit,
  1037. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1038. },
  1039. .surface = {
  1040. .set_reg = r600_set_surface_reg,
  1041. .clear_reg = r600_clear_surface_reg,
  1042. },
  1043. .hpd = {
  1044. .init = &r600_hpd_init,
  1045. .fini = &r600_hpd_fini,
  1046. .sense = &r600_hpd_sense,
  1047. .set_polarity = &r600_hpd_set_polarity,
  1048. },
  1049. .pm = {
  1050. .misc = &rv770_pm_misc,
  1051. .prepare = &rs600_pm_prepare,
  1052. .finish = &rs600_pm_finish,
  1053. .init_profile = &r600_pm_init_profile,
  1054. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1055. .get_engine_clock = &radeon_atom_get_engine_clock,
  1056. .set_engine_clock = &radeon_atom_set_engine_clock,
  1057. .get_memory_clock = &radeon_atom_get_memory_clock,
  1058. .set_memory_clock = &radeon_atom_set_memory_clock,
  1059. .get_pcie_lanes = &r600_get_pcie_lanes,
  1060. .set_pcie_lanes = &r600_set_pcie_lanes,
  1061. .set_clock_gating = &radeon_atom_set_clock_gating,
  1062. },
  1063. .pflip = {
  1064. .pre_page_flip = &rs600_pre_page_flip,
  1065. .page_flip = &rv770_page_flip,
  1066. .post_page_flip = &rs600_post_page_flip,
  1067. },
  1068. };
  1069. static struct radeon_asic evergreen_asic = {
  1070. .init = &evergreen_init,
  1071. .fini = &evergreen_fini,
  1072. .suspend = &evergreen_suspend,
  1073. .resume = &evergreen_resume,
  1074. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  1075. .asic_reset = &evergreen_asic_reset,
  1076. .vga_set_state = &r600_vga_set_state,
  1077. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1078. .gui_idle = &r600_gui_idle,
  1079. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1080. .gart = {
  1081. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1082. .set_page = &rs600_gart_set_page,
  1083. },
  1084. .ring = {
  1085. [RADEON_RING_TYPE_GFX_INDEX] = {
  1086. .ib_execute = &evergreen_ring_ib_execute,
  1087. .emit_fence = &r600_fence_ring_emit,
  1088. .emit_semaphore = &r600_semaphore_ring_emit,
  1089. .cs_parse = &evergreen_cs_parse,
  1090. .ring_test = &r600_ring_test,
  1091. .ib_test = &r600_ib_test,
  1092. }
  1093. },
  1094. .irq = {
  1095. .set = &evergreen_irq_set,
  1096. .process = &evergreen_irq_process,
  1097. },
  1098. .display = {
  1099. .bandwidth_update = &evergreen_bandwidth_update,
  1100. .get_vblank_counter = &evergreen_get_vblank_counter,
  1101. .wait_for_vblank = &dce4_wait_for_vblank,
  1102. },
  1103. .copy = {
  1104. .blit = &r600_copy_blit,
  1105. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1106. .dma = NULL,
  1107. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1108. .copy = &r600_copy_blit,
  1109. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1110. },
  1111. .surface = {
  1112. .set_reg = r600_set_surface_reg,
  1113. .clear_reg = r600_clear_surface_reg,
  1114. },
  1115. .hpd = {
  1116. .init = &evergreen_hpd_init,
  1117. .fini = &evergreen_hpd_fini,
  1118. .sense = &evergreen_hpd_sense,
  1119. .set_polarity = &evergreen_hpd_set_polarity,
  1120. },
  1121. .pm = {
  1122. .misc = &evergreen_pm_misc,
  1123. .prepare = &evergreen_pm_prepare,
  1124. .finish = &evergreen_pm_finish,
  1125. .init_profile = &r600_pm_init_profile,
  1126. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1127. .get_engine_clock = &radeon_atom_get_engine_clock,
  1128. .set_engine_clock = &radeon_atom_set_engine_clock,
  1129. .get_memory_clock = &radeon_atom_get_memory_clock,
  1130. .set_memory_clock = &radeon_atom_set_memory_clock,
  1131. .get_pcie_lanes = &r600_get_pcie_lanes,
  1132. .set_pcie_lanes = &r600_set_pcie_lanes,
  1133. .set_clock_gating = NULL,
  1134. },
  1135. .pflip = {
  1136. .pre_page_flip = &evergreen_pre_page_flip,
  1137. .page_flip = &evergreen_page_flip,
  1138. .post_page_flip = &evergreen_post_page_flip,
  1139. },
  1140. };
  1141. static struct radeon_asic sumo_asic = {
  1142. .init = &evergreen_init,
  1143. .fini = &evergreen_fini,
  1144. .suspend = &evergreen_suspend,
  1145. .resume = &evergreen_resume,
  1146. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  1147. .asic_reset = &evergreen_asic_reset,
  1148. .vga_set_state = &r600_vga_set_state,
  1149. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1150. .gui_idle = &r600_gui_idle,
  1151. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1152. .gart = {
  1153. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1154. .set_page = &rs600_gart_set_page,
  1155. },
  1156. .ring = {
  1157. [RADEON_RING_TYPE_GFX_INDEX] = {
  1158. .ib_execute = &evergreen_ring_ib_execute,
  1159. .emit_fence = &r600_fence_ring_emit,
  1160. .emit_semaphore = &r600_semaphore_ring_emit,
  1161. .cs_parse = &evergreen_cs_parse,
  1162. .ring_test = &r600_ring_test,
  1163. .ib_test = &r600_ib_test,
  1164. },
  1165. },
  1166. .irq = {
  1167. .set = &evergreen_irq_set,
  1168. .process = &evergreen_irq_process,
  1169. },
  1170. .display = {
  1171. .bandwidth_update = &evergreen_bandwidth_update,
  1172. .get_vblank_counter = &evergreen_get_vblank_counter,
  1173. .wait_for_vblank = &dce4_wait_for_vblank,
  1174. },
  1175. .copy = {
  1176. .blit = &r600_copy_blit,
  1177. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1178. .dma = NULL,
  1179. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1180. .copy = &r600_copy_blit,
  1181. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1182. },
  1183. .surface = {
  1184. .set_reg = r600_set_surface_reg,
  1185. .clear_reg = r600_clear_surface_reg,
  1186. },
  1187. .hpd = {
  1188. .init = &evergreen_hpd_init,
  1189. .fini = &evergreen_hpd_fini,
  1190. .sense = &evergreen_hpd_sense,
  1191. .set_polarity = &evergreen_hpd_set_polarity,
  1192. },
  1193. .pm = {
  1194. .misc = &evergreen_pm_misc,
  1195. .prepare = &evergreen_pm_prepare,
  1196. .finish = &evergreen_pm_finish,
  1197. .init_profile = &sumo_pm_init_profile,
  1198. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1199. .get_engine_clock = &radeon_atom_get_engine_clock,
  1200. .set_engine_clock = &radeon_atom_set_engine_clock,
  1201. .get_memory_clock = NULL,
  1202. .set_memory_clock = NULL,
  1203. .get_pcie_lanes = NULL,
  1204. .set_pcie_lanes = NULL,
  1205. .set_clock_gating = NULL,
  1206. },
  1207. .pflip = {
  1208. .pre_page_flip = &evergreen_pre_page_flip,
  1209. .page_flip = &evergreen_page_flip,
  1210. .post_page_flip = &evergreen_post_page_flip,
  1211. },
  1212. };
  1213. static struct radeon_asic btc_asic = {
  1214. .init = &evergreen_init,
  1215. .fini = &evergreen_fini,
  1216. .suspend = &evergreen_suspend,
  1217. .resume = &evergreen_resume,
  1218. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  1219. .asic_reset = &evergreen_asic_reset,
  1220. .vga_set_state = &r600_vga_set_state,
  1221. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1222. .gui_idle = &r600_gui_idle,
  1223. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1224. .gart = {
  1225. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1226. .set_page = &rs600_gart_set_page,
  1227. },
  1228. .ring = {
  1229. [RADEON_RING_TYPE_GFX_INDEX] = {
  1230. .ib_execute = &evergreen_ring_ib_execute,
  1231. .emit_fence = &r600_fence_ring_emit,
  1232. .emit_semaphore = &r600_semaphore_ring_emit,
  1233. .cs_parse = &evergreen_cs_parse,
  1234. .ring_test = &r600_ring_test,
  1235. .ib_test = &r600_ib_test,
  1236. }
  1237. },
  1238. .irq = {
  1239. .set = &evergreen_irq_set,
  1240. .process = &evergreen_irq_process,
  1241. },
  1242. .display = {
  1243. .bandwidth_update = &evergreen_bandwidth_update,
  1244. .get_vblank_counter = &evergreen_get_vblank_counter,
  1245. .wait_for_vblank = &dce4_wait_for_vblank,
  1246. },
  1247. .copy = {
  1248. .blit = &r600_copy_blit,
  1249. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1250. .dma = NULL,
  1251. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1252. .copy = &r600_copy_blit,
  1253. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1254. },
  1255. .surface = {
  1256. .set_reg = r600_set_surface_reg,
  1257. .clear_reg = r600_clear_surface_reg,
  1258. },
  1259. .hpd = {
  1260. .init = &evergreen_hpd_init,
  1261. .fini = &evergreen_hpd_fini,
  1262. .sense = &evergreen_hpd_sense,
  1263. .set_polarity = &evergreen_hpd_set_polarity,
  1264. },
  1265. .pm = {
  1266. .misc = &evergreen_pm_misc,
  1267. .prepare = &evergreen_pm_prepare,
  1268. .finish = &evergreen_pm_finish,
  1269. .init_profile = &r600_pm_init_profile,
  1270. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1271. .get_engine_clock = &radeon_atom_get_engine_clock,
  1272. .set_engine_clock = &radeon_atom_set_engine_clock,
  1273. .get_memory_clock = &radeon_atom_get_memory_clock,
  1274. .set_memory_clock = &radeon_atom_set_memory_clock,
  1275. .get_pcie_lanes = NULL,
  1276. .set_pcie_lanes = NULL,
  1277. .set_clock_gating = NULL,
  1278. },
  1279. .pflip = {
  1280. .pre_page_flip = &evergreen_pre_page_flip,
  1281. .page_flip = &evergreen_page_flip,
  1282. .post_page_flip = &evergreen_post_page_flip,
  1283. },
  1284. };
  1285. static const struct radeon_vm_funcs cayman_vm_funcs = {
  1286. .init = &cayman_vm_init,
  1287. .fini = &cayman_vm_fini,
  1288. .bind = &cayman_vm_bind,
  1289. .unbind = &cayman_vm_unbind,
  1290. .tlb_flush = &cayman_vm_tlb_flush,
  1291. .page_flags = &cayman_vm_page_flags,
  1292. .set_page = &cayman_vm_set_page,
  1293. };
  1294. static struct radeon_asic cayman_asic = {
  1295. .init = &cayman_init,
  1296. .fini = &cayman_fini,
  1297. .suspend = &cayman_suspend,
  1298. .resume = &cayman_resume,
  1299. .gpu_is_lockup = &cayman_gpu_is_lockup,
  1300. .asic_reset = &cayman_asic_reset,
  1301. .vga_set_state = &r600_vga_set_state,
  1302. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1303. .gui_idle = &r600_gui_idle,
  1304. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1305. .gart = {
  1306. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1307. .set_page = &rs600_gart_set_page,
  1308. },
  1309. .ring = {
  1310. [RADEON_RING_TYPE_GFX_INDEX] = {
  1311. .ib_execute = &cayman_ring_ib_execute,
  1312. .ib_parse = &evergreen_ib_parse,
  1313. .emit_fence = &cayman_fence_ring_emit,
  1314. .emit_semaphore = &r600_semaphore_ring_emit,
  1315. .cs_parse = &evergreen_cs_parse,
  1316. .ring_test = &r600_ring_test,
  1317. .ib_test = &r600_ib_test,
  1318. },
  1319. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1320. .ib_execute = &cayman_ring_ib_execute,
  1321. .ib_parse = &evergreen_ib_parse,
  1322. .emit_fence = &cayman_fence_ring_emit,
  1323. .emit_semaphore = &r600_semaphore_ring_emit,
  1324. .cs_parse = &evergreen_cs_parse,
  1325. .ring_test = &r600_ring_test,
  1326. .ib_test = &r600_ib_test,
  1327. },
  1328. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1329. .ib_execute = &cayman_ring_ib_execute,
  1330. .ib_parse = &evergreen_ib_parse,
  1331. .emit_fence = &cayman_fence_ring_emit,
  1332. .emit_semaphore = &r600_semaphore_ring_emit,
  1333. .cs_parse = &evergreen_cs_parse,
  1334. .ring_test = &r600_ring_test,
  1335. .ib_test = &r600_ib_test,
  1336. }
  1337. },
  1338. .irq = {
  1339. .set = &evergreen_irq_set,
  1340. .process = &evergreen_irq_process,
  1341. },
  1342. .display = {
  1343. .bandwidth_update = &evergreen_bandwidth_update,
  1344. .get_vblank_counter = &evergreen_get_vblank_counter,
  1345. .wait_for_vblank = &dce4_wait_for_vblank,
  1346. },
  1347. .copy = {
  1348. .blit = &r600_copy_blit,
  1349. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1350. .dma = NULL,
  1351. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1352. .copy = &r600_copy_blit,
  1353. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1354. },
  1355. .surface = {
  1356. .set_reg = r600_set_surface_reg,
  1357. .clear_reg = r600_clear_surface_reg,
  1358. },
  1359. .hpd = {
  1360. .init = &evergreen_hpd_init,
  1361. .fini = &evergreen_hpd_fini,
  1362. .sense = &evergreen_hpd_sense,
  1363. .set_polarity = &evergreen_hpd_set_polarity,
  1364. },
  1365. .pm = {
  1366. .misc = &evergreen_pm_misc,
  1367. .prepare = &evergreen_pm_prepare,
  1368. .finish = &evergreen_pm_finish,
  1369. .init_profile = &r600_pm_init_profile,
  1370. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1371. .get_engine_clock = &radeon_atom_get_engine_clock,
  1372. .set_engine_clock = &radeon_atom_set_engine_clock,
  1373. .get_memory_clock = &radeon_atom_get_memory_clock,
  1374. .set_memory_clock = &radeon_atom_set_memory_clock,
  1375. .get_pcie_lanes = NULL,
  1376. .set_pcie_lanes = NULL,
  1377. .set_clock_gating = NULL,
  1378. },
  1379. .pflip = {
  1380. .pre_page_flip = &evergreen_pre_page_flip,
  1381. .page_flip = &evergreen_page_flip,
  1382. .post_page_flip = &evergreen_post_page_flip,
  1383. },
  1384. };
  1385. static struct radeon_asic trinity_asic = {
  1386. .init = &cayman_init,
  1387. .fini = &cayman_fini,
  1388. .suspend = &cayman_suspend,
  1389. .resume = &cayman_resume,
  1390. .gpu_is_lockup = &cayman_gpu_is_lockup,
  1391. .asic_reset = &cayman_asic_reset,
  1392. .vga_set_state = &r600_vga_set_state,
  1393. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1394. .gui_idle = &r600_gui_idle,
  1395. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1396. .gart = {
  1397. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1398. .set_page = &rs600_gart_set_page,
  1399. },
  1400. .ring = {
  1401. [RADEON_RING_TYPE_GFX_INDEX] = {
  1402. .ib_execute = &cayman_ring_ib_execute,
  1403. .ib_parse = &evergreen_ib_parse,
  1404. .emit_fence = &cayman_fence_ring_emit,
  1405. .emit_semaphore = &r600_semaphore_ring_emit,
  1406. .cs_parse = &evergreen_cs_parse,
  1407. .ring_test = &r600_ring_test,
  1408. .ib_test = &r600_ib_test,
  1409. },
  1410. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1411. .ib_execute = &cayman_ring_ib_execute,
  1412. .ib_parse = &evergreen_ib_parse,
  1413. .emit_fence = &cayman_fence_ring_emit,
  1414. .emit_semaphore = &r600_semaphore_ring_emit,
  1415. .cs_parse = &evergreen_cs_parse,
  1416. .ring_test = &r600_ring_test,
  1417. .ib_test = &r600_ib_test,
  1418. },
  1419. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1420. .ib_execute = &cayman_ring_ib_execute,
  1421. .ib_parse = &evergreen_ib_parse,
  1422. .emit_fence = &cayman_fence_ring_emit,
  1423. .emit_semaphore = &r600_semaphore_ring_emit,
  1424. .cs_parse = &evergreen_cs_parse,
  1425. .ring_test = &r600_ring_test,
  1426. .ib_test = &r600_ib_test,
  1427. }
  1428. },
  1429. .irq = {
  1430. .set = &evergreen_irq_set,
  1431. .process = &evergreen_irq_process,
  1432. },
  1433. .display = {
  1434. .bandwidth_update = &dce6_bandwidth_update,
  1435. .get_vblank_counter = &evergreen_get_vblank_counter,
  1436. .wait_for_vblank = &dce4_wait_for_vblank,
  1437. },
  1438. .copy = {
  1439. .blit = &r600_copy_blit,
  1440. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1441. .dma = NULL,
  1442. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1443. .copy = &r600_copy_blit,
  1444. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1445. },
  1446. .surface = {
  1447. .set_reg = r600_set_surface_reg,
  1448. .clear_reg = r600_clear_surface_reg,
  1449. },
  1450. .hpd = {
  1451. .init = &evergreen_hpd_init,
  1452. .fini = &evergreen_hpd_fini,
  1453. .sense = &evergreen_hpd_sense,
  1454. .set_polarity = &evergreen_hpd_set_polarity,
  1455. },
  1456. .pm = {
  1457. .misc = &evergreen_pm_misc,
  1458. .prepare = &evergreen_pm_prepare,
  1459. .finish = &evergreen_pm_finish,
  1460. .init_profile = &sumo_pm_init_profile,
  1461. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1462. .get_engine_clock = &radeon_atom_get_engine_clock,
  1463. .set_engine_clock = &radeon_atom_set_engine_clock,
  1464. .get_memory_clock = NULL,
  1465. .set_memory_clock = NULL,
  1466. .get_pcie_lanes = NULL,
  1467. .set_pcie_lanes = NULL,
  1468. .set_clock_gating = NULL,
  1469. },
  1470. .pflip = {
  1471. .pre_page_flip = &evergreen_pre_page_flip,
  1472. .page_flip = &evergreen_page_flip,
  1473. .post_page_flip = &evergreen_post_page_flip,
  1474. },
  1475. };
  1476. static const struct radeon_vm_funcs si_vm_funcs = {
  1477. .init = &si_vm_init,
  1478. .fini = &si_vm_fini,
  1479. .bind = &si_vm_bind,
  1480. .unbind = &si_vm_unbind,
  1481. .tlb_flush = &si_vm_tlb_flush,
  1482. .page_flags = &cayman_vm_page_flags,
  1483. .set_page = &cayman_vm_set_page,
  1484. };
  1485. static struct radeon_asic si_asic = {
  1486. .init = &si_init,
  1487. .fini = &si_fini,
  1488. .suspend = &si_suspend,
  1489. .resume = &si_resume,
  1490. .gpu_is_lockup = &si_gpu_is_lockup,
  1491. .asic_reset = &si_asic_reset,
  1492. .vga_set_state = &r600_vga_set_state,
  1493. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1494. .gui_idle = &r600_gui_idle,
  1495. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1496. .gart = {
  1497. .tlb_flush = &si_pcie_gart_tlb_flush,
  1498. .set_page = &rs600_gart_set_page,
  1499. },
  1500. .ring = {
  1501. [RADEON_RING_TYPE_GFX_INDEX] = {
  1502. .ib_execute = &si_ring_ib_execute,
  1503. .ib_parse = &si_ib_parse,
  1504. .emit_fence = &si_fence_ring_emit,
  1505. .emit_semaphore = &r600_semaphore_ring_emit,
  1506. .cs_parse = NULL,
  1507. .ring_test = &r600_ring_test,
  1508. .ib_test = &r600_ib_test,
  1509. },
  1510. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1511. .ib_execute = &si_ring_ib_execute,
  1512. .ib_parse = &si_ib_parse,
  1513. .emit_fence = &si_fence_ring_emit,
  1514. .emit_semaphore = &r600_semaphore_ring_emit,
  1515. .cs_parse = NULL,
  1516. .ring_test = &r600_ring_test,
  1517. .ib_test = &r600_ib_test,
  1518. },
  1519. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1520. .ib_execute = &si_ring_ib_execute,
  1521. .ib_parse = &si_ib_parse,
  1522. .emit_fence = &si_fence_ring_emit,
  1523. .emit_semaphore = &r600_semaphore_ring_emit,
  1524. .cs_parse = NULL,
  1525. .ring_test = &r600_ring_test,
  1526. .ib_test = &r600_ib_test,
  1527. }
  1528. },
  1529. .irq = {
  1530. .set = &si_irq_set,
  1531. .process = &si_irq_process,
  1532. },
  1533. .display = {
  1534. .bandwidth_update = &dce6_bandwidth_update,
  1535. .get_vblank_counter = &evergreen_get_vblank_counter,
  1536. .wait_for_vblank = &dce4_wait_for_vblank,
  1537. },
  1538. .copy = {
  1539. .blit = NULL,
  1540. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1541. .dma = NULL,
  1542. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1543. .copy = NULL,
  1544. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1545. },
  1546. .surface = {
  1547. .set_reg = r600_set_surface_reg,
  1548. .clear_reg = r600_clear_surface_reg,
  1549. },
  1550. .hpd = {
  1551. .init = &evergreen_hpd_init,
  1552. .fini = &evergreen_hpd_fini,
  1553. .sense = &evergreen_hpd_sense,
  1554. .set_polarity = &evergreen_hpd_set_polarity,
  1555. },
  1556. .pm = {
  1557. .misc = &evergreen_pm_misc,
  1558. .prepare = &evergreen_pm_prepare,
  1559. .finish = &evergreen_pm_finish,
  1560. .init_profile = &sumo_pm_init_profile,
  1561. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1562. .get_engine_clock = &radeon_atom_get_engine_clock,
  1563. .set_engine_clock = &radeon_atom_set_engine_clock,
  1564. .get_memory_clock = &radeon_atom_get_memory_clock,
  1565. .set_memory_clock = &radeon_atom_set_memory_clock,
  1566. .get_pcie_lanes = NULL,
  1567. .set_pcie_lanes = NULL,
  1568. .set_clock_gating = NULL,
  1569. },
  1570. .pflip = {
  1571. .pre_page_flip = &evergreen_pre_page_flip,
  1572. .page_flip = &evergreen_page_flip,
  1573. .post_page_flip = &evergreen_post_page_flip,
  1574. },
  1575. };
  1576. int radeon_asic_init(struct radeon_device *rdev)
  1577. {
  1578. radeon_register_accessor_init(rdev);
  1579. /* set the number of crtcs */
  1580. if (rdev->flags & RADEON_SINGLE_CRTC)
  1581. rdev->num_crtc = 1;
  1582. else
  1583. rdev->num_crtc = 2;
  1584. switch (rdev->family) {
  1585. case CHIP_R100:
  1586. case CHIP_RV100:
  1587. case CHIP_RS100:
  1588. case CHIP_RV200:
  1589. case CHIP_RS200:
  1590. rdev->asic = &r100_asic;
  1591. break;
  1592. case CHIP_R200:
  1593. case CHIP_RV250:
  1594. case CHIP_RS300:
  1595. case CHIP_RV280:
  1596. rdev->asic = &r200_asic;
  1597. break;
  1598. case CHIP_R300:
  1599. case CHIP_R350:
  1600. case CHIP_RV350:
  1601. case CHIP_RV380:
  1602. if (rdev->flags & RADEON_IS_PCIE)
  1603. rdev->asic = &r300_asic_pcie;
  1604. else
  1605. rdev->asic = &r300_asic;
  1606. break;
  1607. case CHIP_R420:
  1608. case CHIP_R423:
  1609. case CHIP_RV410:
  1610. rdev->asic = &r420_asic;
  1611. /* handle macs */
  1612. if (rdev->bios == NULL) {
  1613. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1614. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1615. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1616. rdev->asic->pm.set_memory_clock = NULL;
  1617. }
  1618. break;
  1619. case CHIP_RS400:
  1620. case CHIP_RS480:
  1621. rdev->asic = &rs400_asic;
  1622. break;
  1623. case CHIP_RS600:
  1624. rdev->asic = &rs600_asic;
  1625. break;
  1626. case CHIP_RS690:
  1627. case CHIP_RS740:
  1628. rdev->asic = &rs690_asic;
  1629. break;
  1630. case CHIP_RV515:
  1631. rdev->asic = &rv515_asic;
  1632. break;
  1633. case CHIP_R520:
  1634. case CHIP_RV530:
  1635. case CHIP_RV560:
  1636. case CHIP_RV570:
  1637. case CHIP_R580:
  1638. rdev->asic = &r520_asic;
  1639. break;
  1640. case CHIP_R600:
  1641. case CHIP_RV610:
  1642. case CHIP_RV630:
  1643. case CHIP_RV620:
  1644. case CHIP_RV635:
  1645. case CHIP_RV670:
  1646. rdev->asic = &r600_asic;
  1647. break;
  1648. case CHIP_RS780:
  1649. case CHIP_RS880:
  1650. rdev->asic = &rs780_asic;
  1651. break;
  1652. case CHIP_RV770:
  1653. case CHIP_RV730:
  1654. case CHIP_RV710:
  1655. case CHIP_RV740:
  1656. rdev->asic = &rv770_asic;
  1657. break;
  1658. case CHIP_CEDAR:
  1659. case CHIP_REDWOOD:
  1660. case CHIP_JUNIPER:
  1661. case CHIP_CYPRESS:
  1662. case CHIP_HEMLOCK:
  1663. /* set num crtcs */
  1664. if (rdev->family == CHIP_CEDAR)
  1665. rdev->num_crtc = 4;
  1666. else
  1667. rdev->num_crtc = 6;
  1668. rdev->asic = &evergreen_asic;
  1669. break;
  1670. case CHIP_PALM:
  1671. case CHIP_SUMO:
  1672. case CHIP_SUMO2:
  1673. rdev->asic = &sumo_asic;
  1674. break;
  1675. case CHIP_BARTS:
  1676. case CHIP_TURKS:
  1677. case CHIP_CAICOS:
  1678. /* set num crtcs */
  1679. if (rdev->family == CHIP_CAICOS)
  1680. rdev->num_crtc = 4;
  1681. else
  1682. rdev->num_crtc = 6;
  1683. rdev->asic = &btc_asic;
  1684. break;
  1685. case CHIP_CAYMAN:
  1686. rdev->asic = &cayman_asic;
  1687. /* set num crtcs */
  1688. rdev->num_crtc = 6;
  1689. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1690. break;
  1691. case CHIP_ARUBA:
  1692. rdev->asic = &trinity_asic;
  1693. /* set num crtcs */
  1694. rdev->num_crtc = 4;
  1695. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1696. break;
  1697. case CHIP_TAHITI:
  1698. case CHIP_PITCAIRN:
  1699. case CHIP_VERDE:
  1700. rdev->asic = &si_asic;
  1701. /* set num crtcs */
  1702. rdev->num_crtc = 6;
  1703. rdev->vm_manager.funcs = &si_vm_funcs;
  1704. break;
  1705. default:
  1706. /* FIXME: not supported yet */
  1707. return -EINVAL;
  1708. }
  1709. if (rdev->flags & RADEON_IS_IGP) {
  1710. rdev->asic->pm.get_memory_clock = NULL;
  1711. rdev->asic->pm.set_memory_clock = NULL;
  1712. }
  1713. return 0;
  1714. }