r100.c 119 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  63. {
  64. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  65. int i;
  66. if (radeon_crtc->crtc_id == 0) {
  67. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  68. for (i = 0; i < rdev->usec_timeout; i++) {
  69. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  70. break;
  71. udelay(1);
  72. }
  73. for (i = 0; i < rdev->usec_timeout; i++) {
  74. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  75. break;
  76. udelay(1);
  77. }
  78. }
  79. } else {
  80. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  81. for (i = 0; i < rdev->usec_timeout; i++) {
  82. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  83. break;
  84. udelay(1);
  85. }
  86. for (i = 0; i < rdev->usec_timeout; i++) {
  87. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  88. break;
  89. udelay(1);
  90. }
  91. }
  92. }
  93. }
  94. /* This files gather functions specifics to:
  95. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  96. */
  97. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  98. struct radeon_cs_packet *pkt,
  99. unsigned idx,
  100. unsigned reg)
  101. {
  102. int r;
  103. u32 tile_flags = 0;
  104. u32 tmp;
  105. struct radeon_cs_reloc *reloc;
  106. u32 value;
  107. r = r100_cs_packet_next_reloc(p, &reloc);
  108. if (r) {
  109. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  110. idx, reg);
  111. r100_cs_dump_packet(p, pkt);
  112. return r;
  113. }
  114. value = radeon_get_ib_value(p, idx);
  115. tmp = value & 0x003fffff;
  116. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  117. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  118. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  119. tile_flags |= RADEON_DST_TILE_MACRO;
  120. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  121. if (reg == RADEON_SRC_PITCH_OFFSET) {
  122. DRM_ERROR("Cannot src blit from microtiled surface\n");
  123. r100_cs_dump_packet(p, pkt);
  124. return -EINVAL;
  125. }
  126. tile_flags |= RADEON_DST_TILE_MICRO;
  127. }
  128. tmp |= tile_flags;
  129. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  130. } else
  131. p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
  132. return 0;
  133. }
  134. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  135. struct radeon_cs_packet *pkt,
  136. int idx)
  137. {
  138. unsigned c, i;
  139. struct radeon_cs_reloc *reloc;
  140. struct r100_cs_track *track;
  141. int r = 0;
  142. volatile uint32_t *ib;
  143. u32 idx_value;
  144. ib = p->ib->ptr;
  145. track = (struct r100_cs_track *)p->track;
  146. c = radeon_get_ib_value(p, idx++) & 0x1F;
  147. if (c > 16) {
  148. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  149. pkt->opcode);
  150. r100_cs_dump_packet(p, pkt);
  151. return -EINVAL;
  152. }
  153. track->num_arrays = c;
  154. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  155. r = r100_cs_packet_next_reloc(p, &reloc);
  156. if (r) {
  157. DRM_ERROR("No reloc for packet3 %d\n",
  158. pkt->opcode);
  159. r100_cs_dump_packet(p, pkt);
  160. return r;
  161. }
  162. idx_value = radeon_get_ib_value(p, idx);
  163. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  164. track->arrays[i + 0].esize = idx_value >> 8;
  165. track->arrays[i + 0].robj = reloc->robj;
  166. track->arrays[i + 0].esize &= 0x7F;
  167. r = r100_cs_packet_next_reloc(p, &reloc);
  168. if (r) {
  169. DRM_ERROR("No reloc for packet3 %d\n",
  170. pkt->opcode);
  171. r100_cs_dump_packet(p, pkt);
  172. return r;
  173. }
  174. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  175. track->arrays[i + 1].robj = reloc->robj;
  176. track->arrays[i + 1].esize = idx_value >> 24;
  177. track->arrays[i + 1].esize &= 0x7F;
  178. }
  179. if (c & 1) {
  180. r = r100_cs_packet_next_reloc(p, &reloc);
  181. if (r) {
  182. DRM_ERROR("No reloc for packet3 %d\n",
  183. pkt->opcode);
  184. r100_cs_dump_packet(p, pkt);
  185. return r;
  186. }
  187. idx_value = radeon_get_ib_value(p, idx);
  188. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  189. track->arrays[i + 0].robj = reloc->robj;
  190. track->arrays[i + 0].esize = idx_value >> 8;
  191. track->arrays[i + 0].esize &= 0x7F;
  192. }
  193. return r;
  194. }
  195. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  196. {
  197. /* enable the pflip int */
  198. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  199. }
  200. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  201. {
  202. /* disable the pflip int */
  203. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  204. }
  205. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  206. {
  207. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  208. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  209. int i;
  210. /* Lock the graphics update lock */
  211. /* update the scanout addresses */
  212. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  213. /* Wait for update_pending to go high. */
  214. for (i = 0; i < rdev->usec_timeout; i++) {
  215. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  216. break;
  217. udelay(1);
  218. }
  219. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  220. /* Unlock the lock, so double-buffering can take place inside vblank */
  221. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  222. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  223. /* Return current update_pending status: */
  224. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  225. }
  226. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  227. {
  228. int i;
  229. rdev->pm.dynpm_can_upclock = true;
  230. rdev->pm.dynpm_can_downclock = true;
  231. switch (rdev->pm.dynpm_planned_action) {
  232. case DYNPM_ACTION_MINIMUM:
  233. rdev->pm.requested_power_state_index = 0;
  234. rdev->pm.dynpm_can_downclock = false;
  235. break;
  236. case DYNPM_ACTION_DOWNCLOCK:
  237. if (rdev->pm.current_power_state_index == 0) {
  238. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  239. rdev->pm.dynpm_can_downclock = false;
  240. } else {
  241. if (rdev->pm.active_crtc_count > 1) {
  242. for (i = 0; i < rdev->pm.num_power_states; i++) {
  243. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  244. continue;
  245. else if (i >= rdev->pm.current_power_state_index) {
  246. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  247. break;
  248. } else {
  249. rdev->pm.requested_power_state_index = i;
  250. break;
  251. }
  252. }
  253. } else
  254. rdev->pm.requested_power_state_index =
  255. rdev->pm.current_power_state_index - 1;
  256. }
  257. /* don't use the power state if crtcs are active and no display flag is set */
  258. if ((rdev->pm.active_crtc_count > 0) &&
  259. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  260. RADEON_PM_MODE_NO_DISPLAY)) {
  261. rdev->pm.requested_power_state_index++;
  262. }
  263. break;
  264. case DYNPM_ACTION_UPCLOCK:
  265. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  266. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  267. rdev->pm.dynpm_can_upclock = false;
  268. } else {
  269. if (rdev->pm.active_crtc_count > 1) {
  270. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  271. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  272. continue;
  273. else if (i <= rdev->pm.current_power_state_index) {
  274. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  275. break;
  276. } else {
  277. rdev->pm.requested_power_state_index = i;
  278. break;
  279. }
  280. }
  281. } else
  282. rdev->pm.requested_power_state_index =
  283. rdev->pm.current_power_state_index + 1;
  284. }
  285. break;
  286. case DYNPM_ACTION_DEFAULT:
  287. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  288. rdev->pm.dynpm_can_upclock = false;
  289. break;
  290. case DYNPM_ACTION_NONE:
  291. default:
  292. DRM_ERROR("Requested mode for not defined action\n");
  293. return;
  294. }
  295. /* only one clock mode per power state */
  296. rdev->pm.requested_clock_mode_index = 0;
  297. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  298. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  299. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  300. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  301. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  302. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  303. pcie_lanes);
  304. }
  305. void r100_pm_init_profile(struct radeon_device *rdev)
  306. {
  307. /* default */
  308. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  309. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  310. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  312. /* low sh */
  313. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  317. /* mid sh */
  318. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  322. /* high sh */
  323. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  327. /* low mh */
  328. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  330. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  332. /* mid mh */
  333. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  335. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  337. /* high mh */
  338. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  342. }
  343. void r100_pm_misc(struct radeon_device *rdev)
  344. {
  345. int requested_index = rdev->pm.requested_power_state_index;
  346. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  347. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  348. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  349. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  350. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  351. tmp = RREG32(voltage->gpio.reg);
  352. if (voltage->active_high)
  353. tmp |= voltage->gpio.mask;
  354. else
  355. tmp &= ~(voltage->gpio.mask);
  356. WREG32(voltage->gpio.reg, tmp);
  357. if (voltage->delay)
  358. udelay(voltage->delay);
  359. } else {
  360. tmp = RREG32(voltage->gpio.reg);
  361. if (voltage->active_high)
  362. tmp &= ~voltage->gpio.mask;
  363. else
  364. tmp |= voltage->gpio.mask;
  365. WREG32(voltage->gpio.reg, tmp);
  366. if (voltage->delay)
  367. udelay(voltage->delay);
  368. }
  369. }
  370. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  371. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  372. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  373. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  374. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  375. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  376. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  378. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  379. else
  380. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  381. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  382. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  383. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  384. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  385. } else
  386. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  387. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  388. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  389. if (voltage->delay) {
  390. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  391. switch (voltage->delay) {
  392. case 33:
  393. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  394. break;
  395. case 66:
  396. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  397. break;
  398. case 99:
  399. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  400. break;
  401. case 132:
  402. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  403. break;
  404. }
  405. } else
  406. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  407. } else
  408. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  409. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  410. sclk_cntl &= ~FORCE_HDP;
  411. else
  412. sclk_cntl |= FORCE_HDP;
  413. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  414. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  415. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  416. /* set pcie lanes */
  417. if ((rdev->flags & RADEON_IS_PCIE) &&
  418. !(rdev->flags & RADEON_IS_IGP) &&
  419. rdev->asic->pm.set_pcie_lanes &&
  420. (ps->pcie_lanes !=
  421. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  422. radeon_set_pcie_lanes(rdev,
  423. ps->pcie_lanes);
  424. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  425. }
  426. }
  427. void r100_pm_prepare(struct radeon_device *rdev)
  428. {
  429. struct drm_device *ddev = rdev->ddev;
  430. struct drm_crtc *crtc;
  431. struct radeon_crtc *radeon_crtc;
  432. u32 tmp;
  433. /* disable any active CRTCs */
  434. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  435. radeon_crtc = to_radeon_crtc(crtc);
  436. if (radeon_crtc->enabled) {
  437. if (radeon_crtc->crtc_id) {
  438. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  439. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  440. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  441. } else {
  442. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  443. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  444. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  445. }
  446. }
  447. }
  448. }
  449. void r100_pm_finish(struct radeon_device *rdev)
  450. {
  451. struct drm_device *ddev = rdev->ddev;
  452. struct drm_crtc *crtc;
  453. struct radeon_crtc *radeon_crtc;
  454. u32 tmp;
  455. /* enable any active CRTCs */
  456. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  457. radeon_crtc = to_radeon_crtc(crtc);
  458. if (radeon_crtc->enabled) {
  459. if (radeon_crtc->crtc_id) {
  460. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  461. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  462. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  463. } else {
  464. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  465. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  466. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  467. }
  468. }
  469. }
  470. }
  471. bool r100_gui_idle(struct radeon_device *rdev)
  472. {
  473. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  474. return false;
  475. else
  476. return true;
  477. }
  478. /* hpd for digital panel detect/disconnect */
  479. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  480. {
  481. bool connected = false;
  482. switch (hpd) {
  483. case RADEON_HPD_1:
  484. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  485. connected = true;
  486. break;
  487. case RADEON_HPD_2:
  488. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  489. connected = true;
  490. break;
  491. default:
  492. break;
  493. }
  494. return connected;
  495. }
  496. void r100_hpd_set_polarity(struct radeon_device *rdev,
  497. enum radeon_hpd_id hpd)
  498. {
  499. u32 tmp;
  500. bool connected = r100_hpd_sense(rdev, hpd);
  501. switch (hpd) {
  502. case RADEON_HPD_1:
  503. tmp = RREG32(RADEON_FP_GEN_CNTL);
  504. if (connected)
  505. tmp &= ~RADEON_FP_DETECT_INT_POL;
  506. else
  507. tmp |= RADEON_FP_DETECT_INT_POL;
  508. WREG32(RADEON_FP_GEN_CNTL, tmp);
  509. break;
  510. case RADEON_HPD_2:
  511. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  512. if (connected)
  513. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  514. else
  515. tmp |= RADEON_FP2_DETECT_INT_POL;
  516. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  517. break;
  518. default:
  519. break;
  520. }
  521. }
  522. void r100_hpd_init(struct radeon_device *rdev)
  523. {
  524. struct drm_device *dev = rdev->ddev;
  525. struct drm_connector *connector;
  526. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  527. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  528. switch (radeon_connector->hpd.hpd) {
  529. case RADEON_HPD_1:
  530. rdev->irq.hpd[0] = true;
  531. break;
  532. case RADEON_HPD_2:
  533. rdev->irq.hpd[1] = true;
  534. break;
  535. default:
  536. break;
  537. }
  538. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  539. }
  540. if (rdev->irq.installed)
  541. r100_irq_set(rdev);
  542. }
  543. void r100_hpd_fini(struct radeon_device *rdev)
  544. {
  545. struct drm_device *dev = rdev->ddev;
  546. struct drm_connector *connector;
  547. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  548. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  549. switch (radeon_connector->hpd.hpd) {
  550. case RADEON_HPD_1:
  551. rdev->irq.hpd[0] = false;
  552. break;
  553. case RADEON_HPD_2:
  554. rdev->irq.hpd[1] = false;
  555. break;
  556. default:
  557. break;
  558. }
  559. }
  560. }
  561. /*
  562. * PCI GART
  563. */
  564. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  565. {
  566. /* TODO: can we do somethings here ? */
  567. /* It seems hw only cache one entry so we should discard this
  568. * entry otherwise if first GPU GART read hit this entry it
  569. * could end up in wrong address. */
  570. }
  571. int r100_pci_gart_init(struct radeon_device *rdev)
  572. {
  573. int r;
  574. if (rdev->gart.ptr) {
  575. WARN(1, "R100 PCI GART already initialized\n");
  576. return 0;
  577. }
  578. /* Initialize common gart structure */
  579. r = radeon_gart_init(rdev);
  580. if (r)
  581. return r;
  582. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  583. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  584. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  585. return radeon_gart_table_ram_alloc(rdev);
  586. }
  587. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  588. void r100_enable_bm(struct radeon_device *rdev)
  589. {
  590. uint32_t tmp;
  591. /* Enable bus mastering */
  592. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  593. WREG32(RADEON_BUS_CNTL, tmp);
  594. }
  595. int r100_pci_gart_enable(struct radeon_device *rdev)
  596. {
  597. uint32_t tmp;
  598. radeon_gart_restore(rdev);
  599. /* discard memory request outside of configured range */
  600. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  601. WREG32(RADEON_AIC_CNTL, tmp);
  602. /* set address range for PCI address translate */
  603. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  604. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  605. /* set PCI GART page-table base address */
  606. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  607. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  608. WREG32(RADEON_AIC_CNTL, tmp);
  609. r100_pci_gart_tlb_flush(rdev);
  610. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  611. (unsigned)(rdev->mc.gtt_size >> 20),
  612. (unsigned long long)rdev->gart.table_addr);
  613. rdev->gart.ready = true;
  614. return 0;
  615. }
  616. void r100_pci_gart_disable(struct radeon_device *rdev)
  617. {
  618. uint32_t tmp;
  619. /* discard memory request outside of configured range */
  620. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  621. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  622. WREG32(RADEON_AIC_LO_ADDR, 0);
  623. WREG32(RADEON_AIC_HI_ADDR, 0);
  624. }
  625. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  626. {
  627. u32 *gtt = rdev->gart.ptr;
  628. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  629. return -EINVAL;
  630. }
  631. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  632. return 0;
  633. }
  634. void r100_pci_gart_fini(struct radeon_device *rdev)
  635. {
  636. radeon_gart_fini(rdev);
  637. r100_pci_gart_disable(rdev);
  638. radeon_gart_table_ram_free(rdev);
  639. }
  640. int r100_irq_set(struct radeon_device *rdev)
  641. {
  642. uint32_t tmp = 0;
  643. if (!rdev->irq.installed) {
  644. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  645. WREG32(R_000040_GEN_INT_CNTL, 0);
  646. return -EINVAL;
  647. }
  648. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  649. tmp |= RADEON_SW_INT_ENABLE;
  650. }
  651. if (rdev->irq.gui_idle) {
  652. tmp |= RADEON_GUI_IDLE_MASK;
  653. }
  654. if (rdev->irq.crtc_vblank_int[0] ||
  655. rdev->irq.pflip[0]) {
  656. tmp |= RADEON_CRTC_VBLANK_MASK;
  657. }
  658. if (rdev->irq.crtc_vblank_int[1] ||
  659. rdev->irq.pflip[1]) {
  660. tmp |= RADEON_CRTC2_VBLANK_MASK;
  661. }
  662. if (rdev->irq.hpd[0]) {
  663. tmp |= RADEON_FP_DETECT_MASK;
  664. }
  665. if (rdev->irq.hpd[1]) {
  666. tmp |= RADEON_FP2_DETECT_MASK;
  667. }
  668. WREG32(RADEON_GEN_INT_CNTL, tmp);
  669. return 0;
  670. }
  671. void r100_irq_disable(struct radeon_device *rdev)
  672. {
  673. u32 tmp;
  674. WREG32(R_000040_GEN_INT_CNTL, 0);
  675. /* Wait and acknowledge irq */
  676. mdelay(1);
  677. tmp = RREG32(R_000044_GEN_INT_STATUS);
  678. WREG32(R_000044_GEN_INT_STATUS, tmp);
  679. }
  680. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  681. {
  682. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  683. uint32_t irq_mask = RADEON_SW_INT_TEST |
  684. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  685. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  686. /* the interrupt works, but the status bit is permanently asserted */
  687. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  688. if (!rdev->irq.gui_idle_acked)
  689. irq_mask |= RADEON_GUI_IDLE_STAT;
  690. }
  691. if (irqs) {
  692. WREG32(RADEON_GEN_INT_STATUS, irqs);
  693. }
  694. return irqs & irq_mask;
  695. }
  696. int r100_irq_process(struct radeon_device *rdev)
  697. {
  698. uint32_t status, msi_rearm;
  699. bool queue_hotplug = false;
  700. /* reset gui idle ack. the status bit is broken */
  701. rdev->irq.gui_idle_acked = false;
  702. status = r100_irq_ack(rdev);
  703. if (!status) {
  704. return IRQ_NONE;
  705. }
  706. if (rdev->shutdown) {
  707. return IRQ_NONE;
  708. }
  709. while (status) {
  710. /* SW interrupt */
  711. if (status & RADEON_SW_INT_TEST) {
  712. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  713. }
  714. /* gui idle interrupt */
  715. if (status & RADEON_GUI_IDLE_STAT) {
  716. rdev->irq.gui_idle_acked = true;
  717. rdev->pm.gui_idle = true;
  718. wake_up(&rdev->irq.idle_queue);
  719. }
  720. /* Vertical blank interrupts */
  721. if (status & RADEON_CRTC_VBLANK_STAT) {
  722. if (rdev->irq.crtc_vblank_int[0]) {
  723. drm_handle_vblank(rdev->ddev, 0);
  724. rdev->pm.vblank_sync = true;
  725. wake_up(&rdev->irq.vblank_queue);
  726. }
  727. if (rdev->irq.pflip[0])
  728. radeon_crtc_handle_flip(rdev, 0);
  729. }
  730. if (status & RADEON_CRTC2_VBLANK_STAT) {
  731. if (rdev->irq.crtc_vblank_int[1]) {
  732. drm_handle_vblank(rdev->ddev, 1);
  733. rdev->pm.vblank_sync = true;
  734. wake_up(&rdev->irq.vblank_queue);
  735. }
  736. if (rdev->irq.pflip[1])
  737. radeon_crtc_handle_flip(rdev, 1);
  738. }
  739. if (status & RADEON_FP_DETECT_STAT) {
  740. queue_hotplug = true;
  741. DRM_DEBUG("HPD1\n");
  742. }
  743. if (status & RADEON_FP2_DETECT_STAT) {
  744. queue_hotplug = true;
  745. DRM_DEBUG("HPD2\n");
  746. }
  747. status = r100_irq_ack(rdev);
  748. }
  749. /* reset gui idle ack. the status bit is broken */
  750. rdev->irq.gui_idle_acked = false;
  751. if (queue_hotplug)
  752. schedule_work(&rdev->hotplug_work);
  753. if (rdev->msi_enabled) {
  754. switch (rdev->family) {
  755. case CHIP_RS400:
  756. case CHIP_RS480:
  757. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  758. WREG32(RADEON_AIC_CNTL, msi_rearm);
  759. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  760. break;
  761. default:
  762. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  763. break;
  764. }
  765. }
  766. return IRQ_HANDLED;
  767. }
  768. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  769. {
  770. if (crtc == 0)
  771. return RREG32(RADEON_CRTC_CRNT_FRAME);
  772. else
  773. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  774. }
  775. /* Who ever call radeon_fence_emit should call ring_lock and ask
  776. * for enough space (today caller are ib schedule and buffer move) */
  777. void r100_fence_ring_emit(struct radeon_device *rdev,
  778. struct radeon_fence *fence)
  779. {
  780. struct radeon_ring *ring = &rdev->ring[fence->ring];
  781. /* We have to make sure that caches are flushed before
  782. * CPU might read something from VRAM. */
  783. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  784. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  785. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  786. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  787. /* Wait until IDLE & CLEAN */
  788. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  789. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  790. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  791. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  792. RADEON_HDP_READ_BUFFER_INVALIDATE);
  793. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  794. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  795. /* Emit fence sequence & fire IRQ */
  796. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  797. radeon_ring_write(ring, fence->seq);
  798. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  799. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  800. }
  801. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  802. struct radeon_ring *ring,
  803. struct radeon_semaphore *semaphore,
  804. bool emit_wait)
  805. {
  806. /* Unused on older asics, since we don't have semaphores or multiple rings */
  807. BUG();
  808. }
  809. int r100_copy_blit(struct radeon_device *rdev,
  810. uint64_t src_offset,
  811. uint64_t dst_offset,
  812. unsigned num_gpu_pages,
  813. struct radeon_fence *fence)
  814. {
  815. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  816. uint32_t cur_pages;
  817. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  818. uint32_t pitch;
  819. uint32_t stride_pixels;
  820. unsigned ndw;
  821. int num_loops;
  822. int r = 0;
  823. /* radeon limited to 16k stride */
  824. stride_bytes &= 0x3fff;
  825. /* radeon pitch is /64 */
  826. pitch = stride_bytes / 64;
  827. stride_pixels = stride_bytes / 4;
  828. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  829. /* Ask for enough room for blit + flush + fence */
  830. ndw = 64 + (10 * num_loops);
  831. r = radeon_ring_lock(rdev, ring, ndw);
  832. if (r) {
  833. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  834. return -EINVAL;
  835. }
  836. while (num_gpu_pages > 0) {
  837. cur_pages = num_gpu_pages;
  838. if (cur_pages > 8191) {
  839. cur_pages = 8191;
  840. }
  841. num_gpu_pages -= cur_pages;
  842. /* pages are in Y direction - height
  843. page width in X direction - width */
  844. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  845. radeon_ring_write(ring,
  846. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  847. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  848. RADEON_GMC_SRC_CLIPPING |
  849. RADEON_GMC_DST_CLIPPING |
  850. RADEON_GMC_BRUSH_NONE |
  851. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  852. RADEON_GMC_SRC_DATATYPE_COLOR |
  853. RADEON_ROP3_S |
  854. RADEON_DP_SRC_SOURCE_MEMORY |
  855. RADEON_GMC_CLR_CMP_CNTL_DIS |
  856. RADEON_GMC_WR_MSK_DIS);
  857. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  858. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  859. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  860. radeon_ring_write(ring, 0);
  861. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  862. radeon_ring_write(ring, num_gpu_pages);
  863. radeon_ring_write(ring, num_gpu_pages);
  864. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  865. }
  866. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  867. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  868. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  869. radeon_ring_write(ring,
  870. RADEON_WAIT_2D_IDLECLEAN |
  871. RADEON_WAIT_HOST_IDLECLEAN |
  872. RADEON_WAIT_DMA_GUI_IDLE);
  873. if (fence) {
  874. r = radeon_fence_emit(rdev, fence);
  875. }
  876. radeon_ring_unlock_commit(rdev, ring);
  877. return r;
  878. }
  879. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  880. {
  881. unsigned i;
  882. u32 tmp;
  883. for (i = 0; i < rdev->usec_timeout; i++) {
  884. tmp = RREG32(R_000E40_RBBM_STATUS);
  885. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  886. return 0;
  887. }
  888. udelay(1);
  889. }
  890. return -1;
  891. }
  892. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  893. {
  894. int r;
  895. r = radeon_ring_lock(rdev, ring, 2);
  896. if (r) {
  897. return;
  898. }
  899. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  900. radeon_ring_write(ring,
  901. RADEON_ISYNC_ANY2D_IDLE3D |
  902. RADEON_ISYNC_ANY3D_IDLE2D |
  903. RADEON_ISYNC_WAIT_IDLEGUI |
  904. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  905. radeon_ring_unlock_commit(rdev, ring);
  906. }
  907. /* Load the microcode for the CP */
  908. static int r100_cp_init_microcode(struct radeon_device *rdev)
  909. {
  910. struct platform_device *pdev;
  911. const char *fw_name = NULL;
  912. int err;
  913. DRM_DEBUG_KMS("\n");
  914. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  915. err = IS_ERR(pdev);
  916. if (err) {
  917. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  918. return -EINVAL;
  919. }
  920. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  921. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  922. (rdev->family == CHIP_RS200)) {
  923. DRM_INFO("Loading R100 Microcode\n");
  924. fw_name = FIRMWARE_R100;
  925. } else if ((rdev->family == CHIP_R200) ||
  926. (rdev->family == CHIP_RV250) ||
  927. (rdev->family == CHIP_RV280) ||
  928. (rdev->family == CHIP_RS300)) {
  929. DRM_INFO("Loading R200 Microcode\n");
  930. fw_name = FIRMWARE_R200;
  931. } else if ((rdev->family == CHIP_R300) ||
  932. (rdev->family == CHIP_R350) ||
  933. (rdev->family == CHIP_RV350) ||
  934. (rdev->family == CHIP_RV380) ||
  935. (rdev->family == CHIP_RS400) ||
  936. (rdev->family == CHIP_RS480)) {
  937. DRM_INFO("Loading R300 Microcode\n");
  938. fw_name = FIRMWARE_R300;
  939. } else if ((rdev->family == CHIP_R420) ||
  940. (rdev->family == CHIP_R423) ||
  941. (rdev->family == CHIP_RV410)) {
  942. DRM_INFO("Loading R400 Microcode\n");
  943. fw_name = FIRMWARE_R420;
  944. } else if ((rdev->family == CHIP_RS690) ||
  945. (rdev->family == CHIP_RS740)) {
  946. DRM_INFO("Loading RS690/RS740 Microcode\n");
  947. fw_name = FIRMWARE_RS690;
  948. } else if (rdev->family == CHIP_RS600) {
  949. DRM_INFO("Loading RS600 Microcode\n");
  950. fw_name = FIRMWARE_RS600;
  951. } else if ((rdev->family == CHIP_RV515) ||
  952. (rdev->family == CHIP_R520) ||
  953. (rdev->family == CHIP_RV530) ||
  954. (rdev->family == CHIP_R580) ||
  955. (rdev->family == CHIP_RV560) ||
  956. (rdev->family == CHIP_RV570)) {
  957. DRM_INFO("Loading R500 Microcode\n");
  958. fw_name = FIRMWARE_R520;
  959. }
  960. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  961. platform_device_unregister(pdev);
  962. if (err) {
  963. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  964. fw_name);
  965. } else if (rdev->me_fw->size % 8) {
  966. printk(KERN_ERR
  967. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  968. rdev->me_fw->size, fw_name);
  969. err = -EINVAL;
  970. release_firmware(rdev->me_fw);
  971. rdev->me_fw = NULL;
  972. }
  973. return err;
  974. }
  975. static void r100_cp_load_microcode(struct radeon_device *rdev)
  976. {
  977. const __be32 *fw_data;
  978. int i, size;
  979. if (r100_gui_wait_for_idle(rdev)) {
  980. printk(KERN_WARNING "Failed to wait GUI idle while "
  981. "programming pipes. Bad things might happen.\n");
  982. }
  983. if (rdev->me_fw) {
  984. size = rdev->me_fw->size / 4;
  985. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  986. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  987. for (i = 0; i < size; i += 2) {
  988. WREG32(RADEON_CP_ME_RAM_DATAH,
  989. be32_to_cpup(&fw_data[i]));
  990. WREG32(RADEON_CP_ME_RAM_DATAL,
  991. be32_to_cpup(&fw_data[i + 1]));
  992. }
  993. }
  994. }
  995. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  996. {
  997. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  998. unsigned rb_bufsz;
  999. unsigned rb_blksz;
  1000. unsigned max_fetch;
  1001. unsigned pre_write_timer;
  1002. unsigned pre_write_limit;
  1003. unsigned indirect2_start;
  1004. unsigned indirect1_start;
  1005. uint32_t tmp;
  1006. int r;
  1007. if (r100_debugfs_cp_init(rdev)) {
  1008. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1009. }
  1010. if (!rdev->me_fw) {
  1011. r = r100_cp_init_microcode(rdev);
  1012. if (r) {
  1013. DRM_ERROR("Failed to load firmware!\n");
  1014. return r;
  1015. }
  1016. }
  1017. /* Align ring size */
  1018. rb_bufsz = drm_order(ring_size / 8);
  1019. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1020. r100_cp_load_microcode(rdev);
  1021. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1022. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1023. 0, 0x7fffff, RADEON_CP_PACKET2);
  1024. if (r) {
  1025. return r;
  1026. }
  1027. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1028. * the rptr copy in system ram */
  1029. rb_blksz = 9;
  1030. /* cp will read 128bytes at a time (4 dwords) */
  1031. max_fetch = 1;
  1032. ring->align_mask = 16 - 1;
  1033. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1034. pre_write_timer = 64;
  1035. /* Force CP_RB_WPTR write if written more than one time before the
  1036. * delay expire
  1037. */
  1038. pre_write_limit = 0;
  1039. /* Setup the cp cache like this (cache size is 96 dwords) :
  1040. * RING 0 to 15
  1041. * INDIRECT1 16 to 79
  1042. * INDIRECT2 80 to 95
  1043. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1044. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1045. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1046. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1047. * so it gets the bigger cache.
  1048. */
  1049. indirect2_start = 80;
  1050. indirect1_start = 16;
  1051. /* cp setup */
  1052. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1053. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1054. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1055. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1056. #ifdef __BIG_ENDIAN
  1057. tmp |= RADEON_BUF_SWAP_32BIT;
  1058. #endif
  1059. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1060. /* Set ring address */
  1061. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1062. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1063. /* Force read & write ptr to 0 */
  1064. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1065. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1066. ring->wptr = 0;
  1067. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1068. /* set the wb address whether it's enabled or not */
  1069. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1070. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1071. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1072. if (rdev->wb.enabled)
  1073. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1074. else {
  1075. tmp |= RADEON_RB_NO_UPDATE;
  1076. WREG32(R_000770_SCRATCH_UMSK, 0);
  1077. }
  1078. WREG32(RADEON_CP_RB_CNTL, tmp);
  1079. udelay(10);
  1080. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1081. /* Set cp mode to bus mastering & enable cp*/
  1082. WREG32(RADEON_CP_CSQ_MODE,
  1083. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1084. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1085. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1086. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1087. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1088. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1089. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1090. if (r) {
  1091. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1092. return r;
  1093. }
  1094. ring->ready = true;
  1095. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1096. return 0;
  1097. }
  1098. void r100_cp_fini(struct radeon_device *rdev)
  1099. {
  1100. if (r100_cp_wait_for_idle(rdev)) {
  1101. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1102. }
  1103. /* Disable ring */
  1104. r100_cp_disable(rdev);
  1105. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1106. DRM_INFO("radeon: cp finalized\n");
  1107. }
  1108. void r100_cp_disable(struct radeon_device *rdev)
  1109. {
  1110. /* Disable ring */
  1111. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1112. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1113. WREG32(RADEON_CP_CSQ_MODE, 0);
  1114. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1115. WREG32(R_000770_SCRATCH_UMSK, 0);
  1116. if (r100_gui_wait_for_idle(rdev)) {
  1117. printk(KERN_WARNING "Failed to wait GUI idle while "
  1118. "programming pipes. Bad things might happen.\n");
  1119. }
  1120. }
  1121. /*
  1122. * CS functions
  1123. */
  1124. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1125. struct radeon_cs_packet *pkt,
  1126. const unsigned *auth, unsigned n,
  1127. radeon_packet0_check_t check)
  1128. {
  1129. unsigned reg;
  1130. unsigned i, j, m;
  1131. unsigned idx;
  1132. int r;
  1133. idx = pkt->idx + 1;
  1134. reg = pkt->reg;
  1135. /* Check that register fall into register range
  1136. * determined by the number of entry (n) in the
  1137. * safe register bitmap.
  1138. */
  1139. if (pkt->one_reg_wr) {
  1140. if ((reg >> 7) > n) {
  1141. return -EINVAL;
  1142. }
  1143. } else {
  1144. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1145. return -EINVAL;
  1146. }
  1147. }
  1148. for (i = 0; i <= pkt->count; i++, idx++) {
  1149. j = (reg >> 7);
  1150. m = 1 << ((reg >> 2) & 31);
  1151. if (auth[j] & m) {
  1152. r = check(p, pkt, idx, reg);
  1153. if (r) {
  1154. return r;
  1155. }
  1156. }
  1157. if (pkt->one_reg_wr) {
  1158. if (!(auth[j] & m)) {
  1159. break;
  1160. }
  1161. } else {
  1162. reg += 4;
  1163. }
  1164. }
  1165. return 0;
  1166. }
  1167. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1168. struct radeon_cs_packet *pkt)
  1169. {
  1170. volatile uint32_t *ib;
  1171. unsigned i;
  1172. unsigned idx;
  1173. ib = p->ib->ptr;
  1174. idx = pkt->idx;
  1175. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1176. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1177. }
  1178. }
  1179. /**
  1180. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1181. * @parser: parser structure holding parsing context.
  1182. * @pkt: where to store packet informations
  1183. *
  1184. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1185. * if packet is bigger than remaining ib size. or if packets is unknown.
  1186. **/
  1187. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1188. struct radeon_cs_packet *pkt,
  1189. unsigned idx)
  1190. {
  1191. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1192. uint32_t header;
  1193. if (idx >= ib_chunk->length_dw) {
  1194. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1195. idx, ib_chunk->length_dw);
  1196. return -EINVAL;
  1197. }
  1198. header = radeon_get_ib_value(p, idx);
  1199. pkt->idx = idx;
  1200. pkt->type = CP_PACKET_GET_TYPE(header);
  1201. pkt->count = CP_PACKET_GET_COUNT(header);
  1202. switch (pkt->type) {
  1203. case PACKET_TYPE0:
  1204. pkt->reg = CP_PACKET0_GET_REG(header);
  1205. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1206. break;
  1207. case PACKET_TYPE3:
  1208. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1209. break;
  1210. case PACKET_TYPE2:
  1211. pkt->count = -1;
  1212. break;
  1213. default:
  1214. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1215. return -EINVAL;
  1216. }
  1217. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1218. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1219. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1220. return -EINVAL;
  1221. }
  1222. return 0;
  1223. }
  1224. /**
  1225. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1226. * @parser: parser structure holding parsing context.
  1227. *
  1228. * Userspace sends a special sequence for VLINE waits.
  1229. * PACKET0 - VLINE_START_END + value
  1230. * PACKET0 - WAIT_UNTIL +_value
  1231. * RELOC (P3) - crtc_id in reloc.
  1232. *
  1233. * This function parses this and relocates the VLINE START END
  1234. * and WAIT UNTIL packets to the correct crtc.
  1235. * It also detects a switched off crtc and nulls out the
  1236. * wait in that case.
  1237. */
  1238. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1239. {
  1240. struct drm_mode_object *obj;
  1241. struct drm_crtc *crtc;
  1242. struct radeon_crtc *radeon_crtc;
  1243. struct radeon_cs_packet p3reloc, waitreloc;
  1244. int crtc_id;
  1245. int r;
  1246. uint32_t header, h_idx, reg;
  1247. volatile uint32_t *ib;
  1248. ib = p->ib->ptr;
  1249. /* parse the wait until */
  1250. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1251. if (r)
  1252. return r;
  1253. /* check its a wait until and only 1 count */
  1254. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1255. waitreloc.count != 0) {
  1256. DRM_ERROR("vline wait had illegal wait until segment\n");
  1257. return -EINVAL;
  1258. }
  1259. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1260. DRM_ERROR("vline wait had illegal wait until\n");
  1261. return -EINVAL;
  1262. }
  1263. /* jump over the NOP */
  1264. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1265. if (r)
  1266. return r;
  1267. h_idx = p->idx - 2;
  1268. p->idx += waitreloc.count + 2;
  1269. p->idx += p3reloc.count + 2;
  1270. header = radeon_get_ib_value(p, h_idx);
  1271. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1272. reg = CP_PACKET0_GET_REG(header);
  1273. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1274. if (!obj) {
  1275. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1276. return -EINVAL;
  1277. }
  1278. crtc = obj_to_crtc(obj);
  1279. radeon_crtc = to_radeon_crtc(crtc);
  1280. crtc_id = radeon_crtc->crtc_id;
  1281. if (!crtc->enabled) {
  1282. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1283. ib[h_idx + 2] = PACKET2(0);
  1284. ib[h_idx + 3] = PACKET2(0);
  1285. } else if (crtc_id == 1) {
  1286. switch (reg) {
  1287. case AVIVO_D1MODE_VLINE_START_END:
  1288. header &= ~R300_CP_PACKET0_REG_MASK;
  1289. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1290. break;
  1291. case RADEON_CRTC_GUI_TRIG_VLINE:
  1292. header &= ~R300_CP_PACKET0_REG_MASK;
  1293. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1294. break;
  1295. default:
  1296. DRM_ERROR("unknown crtc reloc\n");
  1297. return -EINVAL;
  1298. }
  1299. ib[h_idx] = header;
  1300. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1301. }
  1302. return 0;
  1303. }
  1304. /**
  1305. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1306. * @parser: parser structure holding parsing context.
  1307. * @data: pointer to relocation data
  1308. * @offset_start: starting offset
  1309. * @offset_mask: offset mask (to align start offset on)
  1310. * @reloc: reloc informations
  1311. *
  1312. * Check next packet is relocation packet3, do bo validation and compute
  1313. * GPU offset using the provided start.
  1314. **/
  1315. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1316. struct radeon_cs_reloc **cs_reloc)
  1317. {
  1318. struct radeon_cs_chunk *relocs_chunk;
  1319. struct radeon_cs_packet p3reloc;
  1320. unsigned idx;
  1321. int r;
  1322. if (p->chunk_relocs_idx == -1) {
  1323. DRM_ERROR("No relocation chunk !\n");
  1324. return -EINVAL;
  1325. }
  1326. *cs_reloc = NULL;
  1327. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1328. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1329. if (r) {
  1330. return r;
  1331. }
  1332. p->idx += p3reloc.count + 2;
  1333. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1334. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1335. p3reloc.idx);
  1336. r100_cs_dump_packet(p, &p3reloc);
  1337. return -EINVAL;
  1338. }
  1339. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1340. if (idx >= relocs_chunk->length_dw) {
  1341. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1342. idx, relocs_chunk->length_dw);
  1343. r100_cs_dump_packet(p, &p3reloc);
  1344. return -EINVAL;
  1345. }
  1346. /* FIXME: we assume reloc size is 4 dwords */
  1347. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1348. return 0;
  1349. }
  1350. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1351. {
  1352. int vtx_size;
  1353. vtx_size = 2;
  1354. /* ordered according to bits in spec */
  1355. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1356. vtx_size++;
  1357. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1358. vtx_size += 3;
  1359. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1360. vtx_size++;
  1361. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1362. vtx_size++;
  1363. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1364. vtx_size += 3;
  1365. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1366. vtx_size++;
  1367. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1368. vtx_size++;
  1369. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1370. vtx_size += 2;
  1371. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1372. vtx_size += 2;
  1373. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1374. vtx_size++;
  1375. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1376. vtx_size += 2;
  1377. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1378. vtx_size++;
  1379. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1380. vtx_size += 2;
  1381. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1382. vtx_size++;
  1383. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1384. vtx_size++;
  1385. /* blend weight */
  1386. if (vtx_fmt & (0x7 << 15))
  1387. vtx_size += (vtx_fmt >> 15) & 0x7;
  1388. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1389. vtx_size += 3;
  1390. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1391. vtx_size += 2;
  1392. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1393. vtx_size++;
  1394. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1395. vtx_size++;
  1396. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1397. vtx_size++;
  1398. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1399. vtx_size++;
  1400. return vtx_size;
  1401. }
  1402. static int r100_packet0_check(struct radeon_cs_parser *p,
  1403. struct radeon_cs_packet *pkt,
  1404. unsigned idx, unsigned reg)
  1405. {
  1406. struct radeon_cs_reloc *reloc;
  1407. struct r100_cs_track *track;
  1408. volatile uint32_t *ib;
  1409. uint32_t tmp;
  1410. int r;
  1411. int i, face;
  1412. u32 tile_flags = 0;
  1413. u32 idx_value;
  1414. ib = p->ib->ptr;
  1415. track = (struct r100_cs_track *)p->track;
  1416. idx_value = radeon_get_ib_value(p, idx);
  1417. switch (reg) {
  1418. case RADEON_CRTC_GUI_TRIG_VLINE:
  1419. r = r100_cs_packet_parse_vline(p);
  1420. if (r) {
  1421. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1422. idx, reg);
  1423. r100_cs_dump_packet(p, pkt);
  1424. return r;
  1425. }
  1426. break;
  1427. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1428. * range access */
  1429. case RADEON_DST_PITCH_OFFSET:
  1430. case RADEON_SRC_PITCH_OFFSET:
  1431. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1432. if (r)
  1433. return r;
  1434. break;
  1435. case RADEON_RB3D_DEPTHOFFSET:
  1436. r = r100_cs_packet_next_reloc(p, &reloc);
  1437. if (r) {
  1438. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1439. idx, reg);
  1440. r100_cs_dump_packet(p, pkt);
  1441. return r;
  1442. }
  1443. track->zb.robj = reloc->robj;
  1444. track->zb.offset = idx_value;
  1445. track->zb_dirty = true;
  1446. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1447. break;
  1448. case RADEON_RB3D_COLOROFFSET:
  1449. r = r100_cs_packet_next_reloc(p, &reloc);
  1450. if (r) {
  1451. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1452. idx, reg);
  1453. r100_cs_dump_packet(p, pkt);
  1454. return r;
  1455. }
  1456. track->cb[0].robj = reloc->robj;
  1457. track->cb[0].offset = idx_value;
  1458. track->cb_dirty = true;
  1459. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1460. break;
  1461. case RADEON_PP_TXOFFSET_0:
  1462. case RADEON_PP_TXOFFSET_1:
  1463. case RADEON_PP_TXOFFSET_2:
  1464. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1465. r = r100_cs_packet_next_reloc(p, &reloc);
  1466. if (r) {
  1467. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1468. idx, reg);
  1469. r100_cs_dump_packet(p, pkt);
  1470. return r;
  1471. }
  1472. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1473. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1474. tile_flags |= RADEON_TXO_MACRO_TILE;
  1475. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1476. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1477. tmp = idx_value & ~(0x7 << 2);
  1478. tmp |= tile_flags;
  1479. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1480. } else
  1481. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1482. track->textures[i].robj = reloc->robj;
  1483. track->tex_dirty = true;
  1484. break;
  1485. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1486. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1487. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1488. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1489. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1490. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1491. r = r100_cs_packet_next_reloc(p, &reloc);
  1492. if (r) {
  1493. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1494. idx, reg);
  1495. r100_cs_dump_packet(p, pkt);
  1496. return r;
  1497. }
  1498. track->textures[0].cube_info[i].offset = idx_value;
  1499. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1500. track->textures[0].cube_info[i].robj = reloc->robj;
  1501. track->tex_dirty = true;
  1502. break;
  1503. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1504. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1505. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1506. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1507. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1508. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1509. r = r100_cs_packet_next_reloc(p, &reloc);
  1510. if (r) {
  1511. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1512. idx, reg);
  1513. r100_cs_dump_packet(p, pkt);
  1514. return r;
  1515. }
  1516. track->textures[1].cube_info[i].offset = idx_value;
  1517. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1518. track->textures[1].cube_info[i].robj = reloc->robj;
  1519. track->tex_dirty = true;
  1520. break;
  1521. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1522. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1523. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1524. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1525. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1526. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1527. r = r100_cs_packet_next_reloc(p, &reloc);
  1528. if (r) {
  1529. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1530. idx, reg);
  1531. r100_cs_dump_packet(p, pkt);
  1532. return r;
  1533. }
  1534. track->textures[2].cube_info[i].offset = idx_value;
  1535. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1536. track->textures[2].cube_info[i].robj = reloc->robj;
  1537. track->tex_dirty = true;
  1538. break;
  1539. case RADEON_RE_WIDTH_HEIGHT:
  1540. track->maxy = ((idx_value >> 16) & 0x7FF);
  1541. track->cb_dirty = true;
  1542. track->zb_dirty = true;
  1543. break;
  1544. case RADEON_RB3D_COLORPITCH:
  1545. r = r100_cs_packet_next_reloc(p, &reloc);
  1546. if (r) {
  1547. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1548. idx, reg);
  1549. r100_cs_dump_packet(p, pkt);
  1550. return r;
  1551. }
  1552. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1553. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1554. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1555. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1556. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1557. tmp = idx_value & ~(0x7 << 16);
  1558. tmp |= tile_flags;
  1559. ib[idx] = tmp;
  1560. } else
  1561. ib[idx] = idx_value;
  1562. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1563. track->cb_dirty = true;
  1564. break;
  1565. case RADEON_RB3D_DEPTHPITCH:
  1566. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1567. track->zb_dirty = true;
  1568. break;
  1569. case RADEON_RB3D_CNTL:
  1570. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1571. case 7:
  1572. case 8:
  1573. case 9:
  1574. case 11:
  1575. case 12:
  1576. track->cb[0].cpp = 1;
  1577. break;
  1578. case 3:
  1579. case 4:
  1580. case 15:
  1581. track->cb[0].cpp = 2;
  1582. break;
  1583. case 6:
  1584. track->cb[0].cpp = 4;
  1585. break;
  1586. default:
  1587. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1588. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1589. return -EINVAL;
  1590. }
  1591. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1592. track->cb_dirty = true;
  1593. track->zb_dirty = true;
  1594. break;
  1595. case RADEON_RB3D_ZSTENCILCNTL:
  1596. switch (idx_value & 0xf) {
  1597. case 0:
  1598. track->zb.cpp = 2;
  1599. break;
  1600. case 2:
  1601. case 3:
  1602. case 4:
  1603. case 5:
  1604. case 9:
  1605. case 11:
  1606. track->zb.cpp = 4;
  1607. break;
  1608. default:
  1609. break;
  1610. }
  1611. track->zb_dirty = true;
  1612. break;
  1613. case RADEON_RB3D_ZPASS_ADDR:
  1614. r = r100_cs_packet_next_reloc(p, &reloc);
  1615. if (r) {
  1616. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1617. idx, reg);
  1618. r100_cs_dump_packet(p, pkt);
  1619. return r;
  1620. }
  1621. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1622. break;
  1623. case RADEON_PP_CNTL:
  1624. {
  1625. uint32_t temp = idx_value >> 4;
  1626. for (i = 0; i < track->num_texture; i++)
  1627. track->textures[i].enabled = !!(temp & (1 << i));
  1628. track->tex_dirty = true;
  1629. }
  1630. break;
  1631. case RADEON_SE_VF_CNTL:
  1632. track->vap_vf_cntl = idx_value;
  1633. break;
  1634. case RADEON_SE_VTX_FMT:
  1635. track->vtx_size = r100_get_vtx_size(idx_value);
  1636. break;
  1637. case RADEON_PP_TEX_SIZE_0:
  1638. case RADEON_PP_TEX_SIZE_1:
  1639. case RADEON_PP_TEX_SIZE_2:
  1640. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1641. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1642. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1643. track->tex_dirty = true;
  1644. break;
  1645. case RADEON_PP_TEX_PITCH_0:
  1646. case RADEON_PP_TEX_PITCH_1:
  1647. case RADEON_PP_TEX_PITCH_2:
  1648. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1649. track->textures[i].pitch = idx_value + 32;
  1650. track->tex_dirty = true;
  1651. break;
  1652. case RADEON_PP_TXFILTER_0:
  1653. case RADEON_PP_TXFILTER_1:
  1654. case RADEON_PP_TXFILTER_2:
  1655. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1656. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1657. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1658. tmp = (idx_value >> 23) & 0x7;
  1659. if (tmp == 2 || tmp == 6)
  1660. track->textures[i].roundup_w = false;
  1661. tmp = (idx_value >> 27) & 0x7;
  1662. if (tmp == 2 || tmp == 6)
  1663. track->textures[i].roundup_h = false;
  1664. track->tex_dirty = true;
  1665. break;
  1666. case RADEON_PP_TXFORMAT_0:
  1667. case RADEON_PP_TXFORMAT_1:
  1668. case RADEON_PP_TXFORMAT_2:
  1669. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1670. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1671. track->textures[i].use_pitch = 1;
  1672. } else {
  1673. track->textures[i].use_pitch = 0;
  1674. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1675. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1676. }
  1677. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1678. track->textures[i].tex_coord_type = 2;
  1679. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1680. case RADEON_TXFORMAT_I8:
  1681. case RADEON_TXFORMAT_RGB332:
  1682. case RADEON_TXFORMAT_Y8:
  1683. track->textures[i].cpp = 1;
  1684. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1685. break;
  1686. case RADEON_TXFORMAT_AI88:
  1687. case RADEON_TXFORMAT_ARGB1555:
  1688. case RADEON_TXFORMAT_RGB565:
  1689. case RADEON_TXFORMAT_ARGB4444:
  1690. case RADEON_TXFORMAT_VYUY422:
  1691. case RADEON_TXFORMAT_YVYU422:
  1692. case RADEON_TXFORMAT_SHADOW16:
  1693. case RADEON_TXFORMAT_LDUDV655:
  1694. case RADEON_TXFORMAT_DUDV88:
  1695. track->textures[i].cpp = 2;
  1696. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1697. break;
  1698. case RADEON_TXFORMAT_ARGB8888:
  1699. case RADEON_TXFORMAT_RGBA8888:
  1700. case RADEON_TXFORMAT_SHADOW32:
  1701. case RADEON_TXFORMAT_LDUDUV8888:
  1702. track->textures[i].cpp = 4;
  1703. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1704. break;
  1705. case RADEON_TXFORMAT_DXT1:
  1706. track->textures[i].cpp = 1;
  1707. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1708. break;
  1709. case RADEON_TXFORMAT_DXT23:
  1710. case RADEON_TXFORMAT_DXT45:
  1711. track->textures[i].cpp = 1;
  1712. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1713. break;
  1714. }
  1715. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1716. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1717. track->tex_dirty = true;
  1718. break;
  1719. case RADEON_PP_CUBIC_FACES_0:
  1720. case RADEON_PP_CUBIC_FACES_1:
  1721. case RADEON_PP_CUBIC_FACES_2:
  1722. tmp = idx_value;
  1723. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1724. for (face = 0; face < 4; face++) {
  1725. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1726. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1727. }
  1728. track->tex_dirty = true;
  1729. break;
  1730. default:
  1731. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1732. reg, idx);
  1733. return -EINVAL;
  1734. }
  1735. return 0;
  1736. }
  1737. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1738. struct radeon_cs_packet *pkt,
  1739. struct radeon_bo *robj)
  1740. {
  1741. unsigned idx;
  1742. u32 value;
  1743. idx = pkt->idx + 1;
  1744. value = radeon_get_ib_value(p, idx + 2);
  1745. if ((value + 1) > radeon_bo_size(robj)) {
  1746. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1747. "(need %u have %lu) !\n",
  1748. value + 1,
  1749. radeon_bo_size(robj));
  1750. return -EINVAL;
  1751. }
  1752. return 0;
  1753. }
  1754. static int r100_packet3_check(struct radeon_cs_parser *p,
  1755. struct radeon_cs_packet *pkt)
  1756. {
  1757. struct radeon_cs_reloc *reloc;
  1758. struct r100_cs_track *track;
  1759. unsigned idx;
  1760. volatile uint32_t *ib;
  1761. int r;
  1762. ib = p->ib->ptr;
  1763. idx = pkt->idx + 1;
  1764. track = (struct r100_cs_track *)p->track;
  1765. switch (pkt->opcode) {
  1766. case PACKET3_3D_LOAD_VBPNTR:
  1767. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1768. if (r)
  1769. return r;
  1770. break;
  1771. case PACKET3_INDX_BUFFER:
  1772. r = r100_cs_packet_next_reloc(p, &reloc);
  1773. if (r) {
  1774. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1775. r100_cs_dump_packet(p, pkt);
  1776. return r;
  1777. }
  1778. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1779. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1780. if (r) {
  1781. return r;
  1782. }
  1783. break;
  1784. case 0x23:
  1785. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1786. r = r100_cs_packet_next_reloc(p, &reloc);
  1787. if (r) {
  1788. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1789. r100_cs_dump_packet(p, pkt);
  1790. return r;
  1791. }
  1792. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1793. track->num_arrays = 1;
  1794. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1795. track->arrays[0].robj = reloc->robj;
  1796. track->arrays[0].esize = track->vtx_size;
  1797. track->max_indx = radeon_get_ib_value(p, idx+1);
  1798. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1799. track->immd_dwords = pkt->count - 1;
  1800. r = r100_cs_track_check(p->rdev, track);
  1801. if (r)
  1802. return r;
  1803. break;
  1804. case PACKET3_3D_DRAW_IMMD:
  1805. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1806. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1807. return -EINVAL;
  1808. }
  1809. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1810. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1811. track->immd_dwords = pkt->count - 1;
  1812. r = r100_cs_track_check(p->rdev, track);
  1813. if (r)
  1814. return r;
  1815. break;
  1816. /* triggers drawing using in-packet vertex data */
  1817. case PACKET3_3D_DRAW_IMMD_2:
  1818. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1819. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1820. return -EINVAL;
  1821. }
  1822. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1823. track->immd_dwords = pkt->count;
  1824. r = r100_cs_track_check(p->rdev, track);
  1825. if (r)
  1826. return r;
  1827. break;
  1828. /* triggers drawing using in-packet vertex data */
  1829. case PACKET3_3D_DRAW_VBUF_2:
  1830. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1831. r = r100_cs_track_check(p->rdev, track);
  1832. if (r)
  1833. return r;
  1834. break;
  1835. /* triggers drawing of vertex buffers setup elsewhere */
  1836. case PACKET3_3D_DRAW_INDX_2:
  1837. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1838. r = r100_cs_track_check(p->rdev, track);
  1839. if (r)
  1840. return r;
  1841. break;
  1842. /* triggers drawing using indices to vertex buffer */
  1843. case PACKET3_3D_DRAW_VBUF:
  1844. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1845. r = r100_cs_track_check(p->rdev, track);
  1846. if (r)
  1847. return r;
  1848. break;
  1849. /* triggers drawing of vertex buffers setup elsewhere */
  1850. case PACKET3_3D_DRAW_INDX:
  1851. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1852. r = r100_cs_track_check(p->rdev, track);
  1853. if (r)
  1854. return r;
  1855. break;
  1856. /* triggers drawing using indices to vertex buffer */
  1857. case PACKET3_3D_CLEAR_HIZ:
  1858. case PACKET3_3D_CLEAR_ZMASK:
  1859. if (p->rdev->hyperz_filp != p->filp)
  1860. return -EINVAL;
  1861. break;
  1862. case PACKET3_NOP:
  1863. break;
  1864. default:
  1865. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1866. return -EINVAL;
  1867. }
  1868. return 0;
  1869. }
  1870. int r100_cs_parse(struct radeon_cs_parser *p)
  1871. {
  1872. struct radeon_cs_packet pkt;
  1873. struct r100_cs_track *track;
  1874. int r;
  1875. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1876. r100_cs_track_clear(p->rdev, track);
  1877. p->track = track;
  1878. do {
  1879. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1880. if (r) {
  1881. return r;
  1882. }
  1883. p->idx += pkt.count + 2;
  1884. switch (pkt.type) {
  1885. case PACKET_TYPE0:
  1886. if (p->rdev->family >= CHIP_R200)
  1887. r = r100_cs_parse_packet0(p, &pkt,
  1888. p->rdev->config.r100.reg_safe_bm,
  1889. p->rdev->config.r100.reg_safe_bm_size,
  1890. &r200_packet0_check);
  1891. else
  1892. r = r100_cs_parse_packet0(p, &pkt,
  1893. p->rdev->config.r100.reg_safe_bm,
  1894. p->rdev->config.r100.reg_safe_bm_size,
  1895. &r100_packet0_check);
  1896. break;
  1897. case PACKET_TYPE2:
  1898. break;
  1899. case PACKET_TYPE3:
  1900. r = r100_packet3_check(p, &pkt);
  1901. break;
  1902. default:
  1903. DRM_ERROR("Unknown packet type %d !\n",
  1904. pkt.type);
  1905. return -EINVAL;
  1906. }
  1907. if (r) {
  1908. return r;
  1909. }
  1910. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1911. return 0;
  1912. }
  1913. /*
  1914. * Global GPU functions
  1915. */
  1916. void r100_errata(struct radeon_device *rdev)
  1917. {
  1918. rdev->pll_errata = 0;
  1919. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1920. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1921. }
  1922. if (rdev->family == CHIP_RV100 ||
  1923. rdev->family == CHIP_RS100 ||
  1924. rdev->family == CHIP_RS200) {
  1925. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1926. }
  1927. }
  1928. /* Wait for vertical sync on primary CRTC */
  1929. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1930. {
  1931. uint32_t crtc_gen_cntl, tmp;
  1932. int i;
  1933. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1934. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1935. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1936. return;
  1937. }
  1938. /* Clear the CRTC_VBLANK_SAVE bit */
  1939. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1940. for (i = 0; i < rdev->usec_timeout; i++) {
  1941. tmp = RREG32(RADEON_CRTC_STATUS);
  1942. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1943. return;
  1944. }
  1945. DRM_UDELAY(1);
  1946. }
  1947. }
  1948. /* Wait for vertical sync on secondary CRTC */
  1949. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1950. {
  1951. uint32_t crtc2_gen_cntl, tmp;
  1952. int i;
  1953. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1954. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1955. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1956. return;
  1957. /* Clear the CRTC_VBLANK_SAVE bit */
  1958. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1959. for (i = 0; i < rdev->usec_timeout; i++) {
  1960. tmp = RREG32(RADEON_CRTC2_STATUS);
  1961. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1962. return;
  1963. }
  1964. DRM_UDELAY(1);
  1965. }
  1966. }
  1967. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1968. {
  1969. unsigned i;
  1970. uint32_t tmp;
  1971. for (i = 0; i < rdev->usec_timeout; i++) {
  1972. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1973. if (tmp >= n) {
  1974. return 0;
  1975. }
  1976. DRM_UDELAY(1);
  1977. }
  1978. return -1;
  1979. }
  1980. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1981. {
  1982. unsigned i;
  1983. uint32_t tmp;
  1984. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1985. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1986. " Bad things might happen.\n");
  1987. }
  1988. for (i = 0; i < rdev->usec_timeout; i++) {
  1989. tmp = RREG32(RADEON_RBBM_STATUS);
  1990. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1991. return 0;
  1992. }
  1993. DRM_UDELAY(1);
  1994. }
  1995. return -1;
  1996. }
  1997. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1998. {
  1999. unsigned i;
  2000. uint32_t tmp;
  2001. for (i = 0; i < rdev->usec_timeout; i++) {
  2002. /* read MC_STATUS */
  2003. tmp = RREG32(RADEON_MC_STATUS);
  2004. if (tmp & RADEON_MC_IDLE) {
  2005. return 0;
  2006. }
  2007. DRM_UDELAY(1);
  2008. }
  2009. return -1;
  2010. }
  2011. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  2012. {
  2013. lockup->last_cp_rptr = ring->rptr;
  2014. lockup->last_jiffies = jiffies;
  2015. }
  2016. /**
  2017. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  2018. * @rdev: radeon device structure
  2019. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  2020. * @cp: radeon_cp structure holding CP information
  2021. *
  2022. * We don't need to initialize the lockup tracking information as we will either
  2023. * have CP rptr to a different value of jiffies wrap around which will force
  2024. * initialization of the lockup tracking informations.
  2025. *
  2026. * A possible false positivie is if we get call after while and last_cp_rptr ==
  2027. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  2028. * if the elapsed time since last call is bigger than 2 second than we return
  2029. * false and update the tracking information. Due to this the caller must call
  2030. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  2031. * the fencing code should be cautious about that.
  2032. *
  2033. * Caller should write to the ring to force CP to do something so we don't get
  2034. * false positive when CP is just gived nothing to do.
  2035. *
  2036. **/
  2037. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  2038. {
  2039. unsigned long cjiffies, elapsed;
  2040. cjiffies = jiffies;
  2041. if (!time_after(cjiffies, lockup->last_jiffies)) {
  2042. /* likely a wrap around */
  2043. lockup->last_cp_rptr = ring->rptr;
  2044. lockup->last_jiffies = jiffies;
  2045. return false;
  2046. }
  2047. if (ring->rptr != lockup->last_cp_rptr) {
  2048. /* CP is still working no lockup */
  2049. lockup->last_cp_rptr = ring->rptr;
  2050. lockup->last_jiffies = jiffies;
  2051. return false;
  2052. }
  2053. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  2054. if (elapsed >= 10000) {
  2055. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  2056. return true;
  2057. }
  2058. /* give a chance to the GPU ... */
  2059. return false;
  2060. }
  2061. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2062. {
  2063. u32 rbbm_status;
  2064. int r;
  2065. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2066. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2067. r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
  2068. return false;
  2069. }
  2070. /* force CP activities */
  2071. r = radeon_ring_lock(rdev, ring, 2);
  2072. if (!r) {
  2073. /* PACKET2 NOP */
  2074. radeon_ring_write(ring, 0x80000000);
  2075. radeon_ring_write(ring, 0x80000000);
  2076. radeon_ring_unlock_commit(rdev, ring);
  2077. }
  2078. ring->rptr = RREG32(ring->rptr_reg);
  2079. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
  2080. }
  2081. void r100_bm_disable(struct radeon_device *rdev)
  2082. {
  2083. u32 tmp;
  2084. /* disable bus mastering */
  2085. tmp = RREG32(R_000030_BUS_CNTL);
  2086. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2087. mdelay(1);
  2088. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2089. mdelay(1);
  2090. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2091. tmp = RREG32(RADEON_BUS_CNTL);
  2092. mdelay(1);
  2093. pci_clear_master(rdev->pdev);
  2094. mdelay(1);
  2095. }
  2096. int r100_asic_reset(struct radeon_device *rdev)
  2097. {
  2098. struct r100_mc_save save;
  2099. u32 status, tmp;
  2100. int ret = 0;
  2101. status = RREG32(R_000E40_RBBM_STATUS);
  2102. if (!G_000E40_GUI_ACTIVE(status)) {
  2103. return 0;
  2104. }
  2105. r100_mc_stop(rdev, &save);
  2106. status = RREG32(R_000E40_RBBM_STATUS);
  2107. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2108. /* stop CP */
  2109. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2110. tmp = RREG32(RADEON_CP_RB_CNTL);
  2111. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2112. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2113. WREG32(RADEON_CP_RB_WPTR, 0);
  2114. WREG32(RADEON_CP_RB_CNTL, tmp);
  2115. /* save PCI state */
  2116. pci_save_state(rdev->pdev);
  2117. /* disable bus mastering */
  2118. r100_bm_disable(rdev);
  2119. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2120. S_0000F0_SOFT_RESET_RE(1) |
  2121. S_0000F0_SOFT_RESET_PP(1) |
  2122. S_0000F0_SOFT_RESET_RB(1));
  2123. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2124. mdelay(500);
  2125. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2126. mdelay(1);
  2127. status = RREG32(R_000E40_RBBM_STATUS);
  2128. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2129. /* reset CP */
  2130. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2131. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2132. mdelay(500);
  2133. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2134. mdelay(1);
  2135. status = RREG32(R_000E40_RBBM_STATUS);
  2136. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2137. /* restore PCI & busmastering */
  2138. pci_restore_state(rdev->pdev);
  2139. r100_enable_bm(rdev);
  2140. /* Check if GPU is idle */
  2141. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2142. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2143. dev_err(rdev->dev, "failed to reset GPU\n");
  2144. rdev->gpu_lockup = true;
  2145. ret = -1;
  2146. } else
  2147. dev_info(rdev->dev, "GPU reset succeed\n");
  2148. r100_mc_resume(rdev, &save);
  2149. return ret;
  2150. }
  2151. void r100_set_common_regs(struct radeon_device *rdev)
  2152. {
  2153. struct drm_device *dev = rdev->ddev;
  2154. bool force_dac2 = false;
  2155. u32 tmp;
  2156. /* set these so they don't interfere with anything */
  2157. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2158. WREG32(RADEON_SUBPIC_CNTL, 0);
  2159. WREG32(RADEON_VIPH_CONTROL, 0);
  2160. WREG32(RADEON_I2C_CNTL_1, 0);
  2161. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2162. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2163. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2164. /* always set up dac2 on rn50 and some rv100 as lots
  2165. * of servers seem to wire it up to a VGA port but
  2166. * don't report it in the bios connector
  2167. * table.
  2168. */
  2169. switch (dev->pdev->device) {
  2170. /* RN50 */
  2171. case 0x515e:
  2172. case 0x5969:
  2173. force_dac2 = true;
  2174. break;
  2175. /* RV100*/
  2176. case 0x5159:
  2177. case 0x515a:
  2178. /* DELL triple head servers */
  2179. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2180. ((dev->pdev->subsystem_device == 0x016c) ||
  2181. (dev->pdev->subsystem_device == 0x016d) ||
  2182. (dev->pdev->subsystem_device == 0x016e) ||
  2183. (dev->pdev->subsystem_device == 0x016f) ||
  2184. (dev->pdev->subsystem_device == 0x0170) ||
  2185. (dev->pdev->subsystem_device == 0x017d) ||
  2186. (dev->pdev->subsystem_device == 0x017e) ||
  2187. (dev->pdev->subsystem_device == 0x0183) ||
  2188. (dev->pdev->subsystem_device == 0x018a) ||
  2189. (dev->pdev->subsystem_device == 0x019a)))
  2190. force_dac2 = true;
  2191. break;
  2192. }
  2193. if (force_dac2) {
  2194. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2195. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2196. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2197. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2198. enable it, even it's detected.
  2199. */
  2200. /* force it to crtc0 */
  2201. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2202. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2203. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2204. /* set up the TV DAC */
  2205. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2206. RADEON_TV_DAC_STD_MASK |
  2207. RADEON_TV_DAC_RDACPD |
  2208. RADEON_TV_DAC_GDACPD |
  2209. RADEON_TV_DAC_BDACPD |
  2210. RADEON_TV_DAC_BGADJ_MASK |
  2211. RADEON_TV_DAC_DACADJ_MASK);
  2212. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2213. RADEON_TV_DAC_NHOLD |
  2214. RADEON_TV_DAC_STD_PS2 |
  2215. (0x58 << 16));
  2216. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2217. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2218. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2219. }
  2220. /* switch PM block to ACPI mode */
  2221. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2222. tmp &= ~RADEON_PM_MODE_SEL;
  2223. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2224. }
  2225. /*
  2226. * VRAM info
  2227. */
  2228. static void r100_vram_get_type(struct radeon_device *rdev)
  2229. {
  2230. uint32_t tmp;
  2231. rdev->mc.vram_is_ddr = false;
  2232. if (rdev->flags & RADEON_IS_IGP)
  2233. rdev->mc.vram_is_ddr = true;
  2234. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2235. rdev->mc.vram_is_ddr = true;
  2236. if ((rdev->family == CHIP_RV100) ||
  2237. (rdev->family == CHIP_RS100) ||
  2238. (rdev->family == CHIP_RS200)) {
  2239. tmp = RREG32(RADEON_MEM_CNTL);
  2240. if (tmp & RV100_HALF_MODE) {
  2241. rdev->mc.vram_width = 32;
  2242. } else {
  2243. rdev->mc.vram_width = 64;
  2244. }
  2245. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2246. rdev->mc.vram_width /= 4;
  2247. rdev->mc.vram_is_ddr = true;
  2248. }
  2249. } else if (rdev->family <= CHIP_RV280) {
  2250. tmp = RREG32(RADEON_MEM_CNTL);
  2251. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2252. rdev->mc.vram_width = 128;
  2253. } else {
  2254. rdev->mc.vram_width = 64;
  2255. }
  2256. } else {
  2257. /* newer IGPs */
  2258. rdev->mc.vram_width = 128;
  2259. }
  2260. }
  2261. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2262. {
  2263. u32 aper_size;
  2264. u8 byte;
  2265. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2266. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2267. * that is has the 2nd generation multifunction PCI interface
  2268. */
  2269. if (rdev->family == CHIP_RV280 ||
  2270. rdev->family >= CHIP_RV350) {
  2271. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2272. ~RADEON_HDP_APER_CNTL);
  2273. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2274. return aper_size * 2;
  2275. }
  2276. /* Older cards have all sorts of funny issues to deal with. First
  2277. * check if it's a multifunction card by reading the PCI config
  2278. * header type... Limit those to one aperture size
  2279. */
  2280. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2281. if (byte & 0x80) {
  2282. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2283. DRM_INFO("Limiting VRAM to one aperture\n");
  2284. return aper_size;
  2285. }
  2286. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2287. * have set it up. We don't write this as it's broken on some ASICs but
  2288. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2289. */
  2290. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2291. return aper_size * 2;
  2292. return aper_size;
  2293. }
  2294. void r100_vram_init_sizes(struct radeon_device *rdev)
  2295. {
  2296. u64 config_aper_size;
  2297. /* work out accessible VRAM */
  2298. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2299. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2300. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2301. /* FIXME we don't use the second aperture yet when we could use it */
  2302. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2303. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2304. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2305. if (rdev->flags & RADEON_IS_IGP) {
  2306. uint32_t tom;
  2307. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2308. tom = RREG32(RADEON_NB_TOM);
  2309. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2310. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2311. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2312. } else {
  2313. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2314. /* Some production boards of m6 will report 0
  2315. * if it's 8 MB
  2316. */
  2317. if (rdev->mc.real_vram_size == 0) {
  2318. rdev->mc.real_vram_size = 8192 * 1024;
  2319. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2320. }
  2321. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2322. * Novell bug 204882 + along with lots of ubuntu ones
  2323. */
  2324. if (rdev->mc.aper_size > config_aper_size)
  2325. config_aper_size = rdev->mc.aper_size;
  2326. if (config_aper_size > rdev->mc.real_vram_size)
  2327. rdev->mc.mc_vram_size = config_aper_size;
  2328. else
  2329. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2330. }
  2331. }
  2332. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2333. {
  2334. uint32_t temp;
  2335. temp = RREG32(RADEON_CONFIG_CNTL);
  2336. if (state == false) {
  2337. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2338. temp |= RADEON_CFG_VGA_IO_DIS;
  2339. } else {
  2340. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2341. }
  2342. WREG32(RADEON_CONFIG_CNTL, temp);
  2343. }
  2344. void r100_mc_init(struct radeon_device *rdev)
  2345. {
  2346. u64 base;
  2347. r100_vram_get_type(rdev);
  2348. r100_vram_init_sizes(rdev);
  2349. base = rdev->mc.aper_base;
  2350. if (rdev->flags & RADEON_IS_IGP)
  2351. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2352. radeon_vram_location(rdev, &rdev->mc, base);
  2353. rdev->mc.gtt_base_align = 0;
  2354. if (!(rdev->flags & RADEON_IS_AGP))
  2355. radeon_gtt_location(rdev, &rdev->mc);
  2356. radeon_update_bandwidth_info(rdev);
  2357. }
  2358. /*
  2359. * Indirect registers accessor
  2360. */
  2361. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2362. {
  2363. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2364. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2365. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2366. }
  2367. }
  2368. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2369. {
  2370. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2371. * or the chip could hang on a subsequent access
  2372. */
  2373. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2374. udelay(5000);
  2375. }
  2376. /* This function is required to workaround a hardware bug in some (all?)
  2377. * revisions of the R300. This workaround should be called after every
  2378. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2379. * may not be correct.
  2380. */
  2381. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2382. uint32_t save, tmp;
  2383. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2384. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2385. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2386. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2387. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2388. }
  2389. }
  2390. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2391. {
  2392. uint32_t data;
  2393. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2394. r100_pll_errata_after_index(rdev);
  2395. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2396. r100_pll_errata_after_data(rdev);
  2397. return data;
  2398. }
  2399. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2400. {
  2401. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2402. r100_pll_errata_after_index(rdev);
  2403. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2404. r100_pll_errata_after_data(rdev);
  2405. }
  2406. void r100_set_safe_registers(struct radeon_device *rdev)
  2407. {
  2408. if (ASIC_IS_RN50(rdev)) {
  2409. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2410. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2411. } else if (rdev->family < CHIP_R200) {
  2412. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2413. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2414. } else {
  2415. r200_set_safe_registers(rdev);
  2416. }
  2417. }
  2418. /*
  2419. * Debugfs info
  2420. */
  2421. #if defined(CONFIG_DEBUG_FS)
  2422. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2423. {
  2424. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2425. struct drm_device *dev = node->minor->dev;
  2426. struct radeon_device *rdev = dev->dev_private;
  2427. uint32_t reg, value;
  2428. unsigned i;
  2429. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2430. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2431. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2432. for (i = 0; i < 64; i++) {
  2433. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2434. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2435. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2436. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2437. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2438. }
  2439. return 0;
  2440. }
  2441. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2442. {
  2443. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2444. struct drm_device *dev = node->minor->dev;
  2445. struct radeon_device *rdev = dev->dev_private;
  2446. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2447. uint32_t rdp, wdp;
  2448. unsigned count, i, j;
  2449. radeon_ring_free_size(rdev, ring);
  2450. rdp = RREG32(RADEON_CP_RB_RPTR);
  2451. wdp = RREG32(RADEON_CP_RB_WPTR);
  2452. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2453. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2454. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2455. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2456. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2457. seq_printf(m, "%u dwords in ring\n", count);
  2458. for (j = 0; j <= count; j++) {
  2459. i = (rdp + j) & ring->ptr_mask;
  2460. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2461. }
  2462. return 0;
  2463. }
  2464. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2465. {
  2466. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2467. struct drm_device *dev = node->minor->dev;
  2468. struct radeon_device *rdev = dev->dev_private;
  2469. uint32_t csq_stat, csq2_stat, tmp;
  2470. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2471. unsigned i;
  2472. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2473. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2474. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2475. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2476. r_rptr = (csq_stat >> 0) & 0x3ff;
  2477. r_wptr = (csq_stat >> 10) & 0x3ff;
  2478. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2479. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2480. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2481. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2482. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2483. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2484. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2485. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2486. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2487. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2488. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2489. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2490. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2491. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2492. seq_printf(m, "Ring fifo:\n");
  2493. for (i = 0; i < 256; i++) {
  2494. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2495. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2496. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2497. }
  2498. seq_printf(m, "Indirect1 fifo:\n");
  2499. for (i = 256; i <= 512; i++) {
  2500. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2501. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2502. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2503. }
  2504. seq_printf(m, "Indirect2 fifo:\n");
  2505. for (i = 640; i < ib1_wptr; i++) {
  2506. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2507. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2508. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2509. }
  2510. return 0;
  2511. }
  2512. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2513. {
  2514. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2515. struct drm_device *dev = node->minor->dev;
  2516. struct radeon_device *rdev = dev->dev_private;
  2517. uint32_t tmp;
  2518. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2519. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2520. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2521. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2522. tmp = RREG32(RADEON_BUS_CNTL);
  2523. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2524. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2525. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2526. tmp = RREG32(RADEON_AGP_BASE);
  2527. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2528. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2529. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2530. tmp = RREG32(0x01D0);
  2531. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2532. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2533. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2534. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2535. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2536. tmp = RREG32(0x01E4);
  2537. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2538. return 0;
  2539. }
  2540. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2541. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2542. };
  2543. static struct drm_info_list r100_debugfs_cp_list[] = {
  2544. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2545. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2546. };
  2547. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2548. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2549. };
  2550. #endif
  2551. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2552. {
  2553. #if defined(CONFIG_DEBUG_FS)
  2554. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2555. #else
  2556. return 0;
  2557. #endif
  2558. }
  2559. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2560. {
  2561. #if defined(CONFIG_DEBUG_FS)
  2562. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2563. #else
  2564. return 0;
  2565. #endif
  2566. }
  2567. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2568. {
  2569. #if defined(CONFIG_DEBUG_FS)
  2570. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2571. #else
  2572. return 0;
  2573. #endif
  2574. }
  2575. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2576. uint32_t tiling_flags, uint32_t pitch,
  2577. uint32_t offset, uint32_t obj_size)
  2578. {
  2579. int surf_index = reg * 16;
  2580. int flags = 0;
  2581. if (rdev->family <= CHIP_RS200) {
  2582. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2583. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2584. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2585. if (tiling_flags & RADEON_TILING_MACRO)
  2586. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2587. } else if (rdev->family <= CHIP_RV280) {
  2588. if (tiling_flags & (RADEON_TILING_MACRO))
  2589. flags |= R200_SURF_TILE_COLOR_MACRO;
  2590. if (tiling_flags & RADEON_TILING_MICRO)
  2591. flags |= R200_SURF_TILE_COLOR_MICRO;
  2592. } else {
  2593. if (tiling_flags & RADEON_TILING_MACRO)
  2594. flags |= R300_SURF_TILE_MACRO;
  2595. if (tiling_flags & RADEON_TILING_MICRO)
  2596. flags |= R300_SURF_TILE_MICRO;
  2597. }
  2598. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2599. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2600. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2601. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2602. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2603. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2604. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2605. if (ASIC_IS_RN50(rdev))
  2606. pitch /= 16;
  2607. }
  2608. /* r100/r200 divide by 16 */
  2609. if (rdev->family < CHIP_R300)
  2610. flags |= pitch / 16;
  2611. else
  2612. flags |= pitch / 8;
  2613. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2614. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2615. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2616. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2617. return 0;
  2618. }
  2619. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2620. {
  2621. int surf_index = reg * 16;
  2622. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2623. }
  2624. void r100_bandwidth_update(struct radeon_device *rdev)
  2625. {
  2626. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2627. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2628. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2629. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2630. fixed20_12 memtcas_ff[8] = {
  2631. dfixed_init(1),
  2632. dfixed_init(2),
  2633. dfixed_init(3),
  2634. dfixed_init(0),
  2635. dfixed_init_half(1),
  2636. dfixed_init_half(2),
  2637. dfixed_init(0),
  2638. };
  2639. fixed20_12 memtcas_rs480_ff[8] = {
  2640. dfixed_init(0),
  2641. dfixed_init(1),
  2642. dfixed_init(2),
  2643. dfixed_init(3),
  2644. dfixed_init(0),
  2645. dfixed_init_half(1),
  2646. dfixed_init_half(2),
  2647. dfixed_init_half(3),
  2648. };
  2649. fixed20_12 memtcas2_ff[8] = {
  2650. dfixed_init(0),
  2651. dfixed_init(1),
  2652. dfixed_init(2),
  2653. dfixed_init(3),
  2654. dfixed_init(4),
  2655. dfixed_init(5),
  2656. dfixed_init(6),
  2657. dfixed_init(7),
  2658. };
  2659. fixed20_12 memtrbs[8] = {
  2660. dfixed_init(1),
  2661. dfixed_init_half(1),
  2662. dfixed_init(2),
  2663. dfixed_init_half(2),
  2664. dfixed_init(3),
  2665. dfixed_init_half(3),
  2666. dfixed_init(4),
  2667. dfixed_init_half(4)
  2668. };
  2669. fixed20_12 memtrbs_r4xx[8] = {
  2670. dfixed_init(4),
  2671. dfixed_init(5),
  2672. dfixed_init(6),
  2673. dfixed_init(7),
  2674. dfixed_init(8),
  2675. dfixed_init(9),
  2676. dfixed_init(10),
  2677. dfixed_init(11)
  2678. };
  2679. fixed20_12 min_mem_eff;
  2680. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2681. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2682. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2683. disp_drain_rate2, read_return_rate;
  2684. fixed20_12 time_disp1_drop_priority;
  2685. int c;
  2686. int cur_size = 16; /* in octawords */
  2687. int critical_point = 0, critical_point2;
  2688. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2689. int stop_req, max_stop_req;
  2690. struct drm_display_mode *mode1 = NULL;
  2691. struct drm_display_mode *mode2 = NULL;
  2692. uint32_t pixel_bytes1 = 0;
  2693. uint32_t pixel_bytes2 = 0;
  2694. radeon_update_display_priority(rdev);
  2695. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2696. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2697. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2698. }
  2699. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2700. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2701. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2702. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2703. }
  2704. }
  2705. min_mem_eff.full = dfixed_const_8(0);
  2706. /* get modes */
  2707. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2708. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2709. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2710. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2711. /* check crtc enables */
  2712. if (mode2)
  2713. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2714. if (mode1)
  2715. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2716. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2717. }
  2718. /*
  2719. * determine is there is enough bw for current mode
  2720. */
  2721. sclk_ff = rdev->pm.sclk;
  2722. mclk_ff = rdev->pm.mclk;
  2723. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2724. temp_ff.full = dfixed_const(temp);
  2725. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2726. pix_clk.full = 0;
  2727. pix_clk2.full = 0;
  2728. peak_disp_bw.full = 0;
  2729. if (mode1) {
  2730. temp_ff.full = dfixed_const(1000);
  2731. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2732. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2733. temp_ff.full = dfixed_const(pixel_bytes1);
  2734. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2735. }
  2736. if (mode2) {
  2737. temp_ff.full = dfixed_const(1000);
  2738. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2739. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2740. temp_ff.full = dfixed_const(pixel_bytes2);
  2741. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2742. }
  2743. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2744. if (peak_disp_bw.full >= mem_bw.full) {
  2745. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2746. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2747. }
  2748. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2749. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2750. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2751. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2752. mem_trp = ((temp & 0x3)) + 1;
  2753. mem_tras = ((temp & 0x70) >> 4) + 1;
  2754. } else if (rdev->family == CHIP_R300 ||
  2755. rdev->family == CHIP_R350) { /* r300, r350 */
  2756. mem_trcd = (temp & 0x7) + 1;
  2757. mem_trp = ((temp >> 8) & 0x7) + 1;
  2758. mem_tras = ((temp >> 11) & 0xf) + 4;
  2759. } else if (rdev->family == CHIP_RV350 ||
  2760. rdev->family <= CHIP_RV380) {
  2761. /* rv3x0 */
  2762. mem_trcd = (temp & 0x7) + 3;
  2763. mem_trp = ((temp >> 8) & 0x7) + 3;
  2764. mem_tras = ((temp >> 11) & 0xf) + 6;
  2765. } else if (rdev->family == CHIP_R420 ||
  2766. rdev->family == CHIP_R423 ||
  2767. rdev->family == CHIP_RV410) {
  2768. /* r4xx */
  2769. mem_trcd = (temp & 0xf) + 3;
  2770. if (mem_trcd > 15)
  2771. mem_trcd = 15;
  2772. mem_trp = ((temp >> 8) & 0xf) + 3;
  2773. if (mem_trp > 15)
  2774. mem_trp = 15;
  2775. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2776. if (mem_tras > 31)
  2777. mem_tras = 31;
  2778. } else { /* RV200, R200 */
  2779. mem_trcd = (temp & 0x7) + 1;
  2780. mem_trp = ((temp >> 8) & 0x7) + 1;
  2781. mem_tras = ((temp >> 12) & 0xf) + 4;
  2782. }
  2783. /* convert to FF */
  2784. trcd_ff.full = dfixed_const(mem_trcd);
  2785. trp_ff.full = dfixed_const(mem_trp);
  2786. tras_ff.full = dfixed_const(mem_tras);
  2787. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2788. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2789. data = (temp & (7 << 20)) >> 20;
  2790. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2791. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2792. tcas_ff = memtcas_rs480_ff[data];
  2793. else
  2794. tcas_ff = memtcas_ff[data];
  2795. } else
  2796. tcas_ff = memtcas2_ff[data];
  2797. if (rdev->family == CHIP_RS400 ||
  2798. rdev->family == CHIP_RS480) {
  2799. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2800. data = (temp >> 23) & 0x7;
  2801. if (data < 5)
  2802. tcas_ff.full += dfixed_const(data);
  2803. }
  2804. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2805. /* on the R300, Tcas is included in Trbs.
  2806. */
  2807. temp = RREG32(RADEON_MEM_CNTL);
  2808. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2809. if (data == 1) {
  2810. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2811. temp = RREG32(R300_MC_IND_INDEX);
  2812. temp &= ~R300_MC_IND_ADDR_MASK;
  2813. temp |= R300_MC_READ_CNTL_CD_mcind;
  2814. WREG32(R300_MC_IND_INDEX, temp);
  2815. temp = RREG32(R300_MC_IND_DATA);
  2816. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2817. } else {
  2818. temp = RREG32(R300_MC_READ_CNTL_AB);
  2819. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2820. }
  2821. } else {
  2822. temp = RREG32(R300_MC_READ_CNTL_AB);
  2823. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2824. }
  2825. if (rdev->family == CHIP_RV410 ||
  2826. rdev->family == CHIP_R420 ||
  2827. rdev->family == CHIP_R423)
  2828. trbs_ff = memtrbs_r4xx[data];
  2829. else
  2830. trbs_ff = memtrbs[data];
  2831. tcas_ff.full += trbs_ff.full;
  2832. }
  2833. sclk_eff_ff.full = sclk_ff.full;
  2834. if (rdev->flags & RADEON_IS_AGP) {
  2835. fixed20_12 agpmode_ff;
  2836. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2837. temp_ff.full = dfixed_const_666(16);
  2838. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2839. }
  2840. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2841. if (ASIC_IS_R300(rdev)) {
  2842. sclk_delay_ff.full = dfixed_const(250);
  2843. } else {
  2844. if ((rdev->family == CHIP_RV100) ||
  2845. rdev->flags & RADEON_IS_IGP) {
  2846. if (rdev->mc.vram_is_ddr)
  2847. sclk_delay_ff.full = dfixed_const(41);
  2848. else
  2849. sclk_delay_ff.full = dfixed_const(33);
  2850. } else {
  2851. if (rdev->mc.vram_width == 128)
  2852. sclk_delay_ff.full = dfixed_const(57);
  2853. else
  2854. sclk_delay_ff.full = dfixed_const(41);
  2855. }
  2856. }
  2857. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2858. if (rdev->mc.vram_is_ddr) {
  2859. if (rdev->mc.vram_width == 32) {
  2860. k1.full = dfixed_const(40);
  2861. c = 3;
  2862. } else {
  2863. k1.full = dfixed_const(20);
  2864. c = 1;
  2865. }
  2866. } else {
  2867. k1.full = dfixed_const(40);
  2868. c = 3;
  2869. }
  2870. temp_ff.full = dfixed_const(2);
  2871. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2872. temp_ff.full = dfixed_const(c);
  2873. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2874. temp_ff.full = dfixed_const(4);
  2875. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2876. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2877. mc_latency_mclk.full += k1.full;
  2878. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2879. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2880. /*
  2881. HW cursor time assuming worst case of full size colour cursor.
  2882. */
  2883. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2884. temp_ff.full += trcd_ff.full;
  2885. if (temp_ff.full < tras_ff.full)
  2886. temp_ff.full = tras_ff.full;
  2887. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2888. temp_ff.full = dfixed_const(cur_size);
  2889. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2890. /*
  2891. Find the total latency for the display data.
  2892. */
  2893. disp_latency_overhead.full = dfixed_const(8);
  2894. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2895. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2896. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2897. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2898. disp_latency.full = mc_latency_mclk.full;
  2899. else
  2900. disp_latency.full = mc_latency_sclk.full;
  2901. /* setup Max GRPH_STOP_REQ default value */
  2902. if (ASIC_IS_RV100(rdev))
  2903. max_stop_req = 0x5c;
  2904. else
  2905. max_stop_req = 0x7c;
  2906. if (mode1) {
  2907. /* CRTC1
  2908. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2909. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2910. */
  2911. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2912. if (stop_req > max_stop_req)
  2913. stop_req = max_stop_req;
  2914. /*
  2915. Find the drain rate of the display buffer.
  2916. */
  2917. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2918. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2919. /*
  2920. Find the critical point of the display buffer.
  2921. */
  2922. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2923. crit_point_ff.full += dfixed_const_half(0);
  2924. critical_point = dfixed_trunc(crit_point_ff);
  2925. if (rdev->disp_priority == 2) {
  2926. critical_point = 0;
  2927. }
  2928. /*
  2929. The critical point should never be above max_stop_req-4. Setting
  2930. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2931. */
  2932. if (max_stop_req - critical_point < 4)
  2933. critical_point = 0;
  2934. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2935. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2936. critical_point = 0x10;
  2937. }
  2938. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2939. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2940. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2941. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2942. if ((rdev->family == CHIP_R350) &&
  2943. (stop_req > 0x15)) {
  2944. stop_req -= 0x10;
  2945. }
  2946. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2947. temp |= RADEON_GRPH_BUFFER_SIZE;
  2948. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2949. RADEON_GRPH_CRITICAL_AT_SOF |
  2950. RADEON_GRPH_STOP_CNTL);
  2951. /*
  2952. Write the result into the register.
  2953. */
  2954. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2955. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2956. #if 0
  2957. if ((rdev->family == CHIP_RS400) ||
  2958. (rdev->family == CHIP_RS480)) {
  2959. /* attempt to program RS400 disp regs correctly ??? */
  2960. temp = RREG32(RS400_DISP1_REG_CNTL);
  2961. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2962. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2963. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2964. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2965. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2966. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2967. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2968. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2969. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2970. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2971. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2972. }
  2973. #endif
  2974. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2975. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2976. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2977. }
  2978. if (mode2) {
  2979. u32 grph2_cntl;
  2980. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2981. if (stop_req > max_stop_req)
  2982. stop_req = max_stop_req;
  2983. /*
  2984. Find the drain rate of the display buffer.
  2985. */
  2986. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2987. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2988. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2989. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2990. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2991. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2992. if ((rdev->family == CHIP_R350) &&
  2993. (stop_req > 0x15)) {
  2994. stop_req -= 0x10;
  2995. }
  2996. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2997. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2998. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2999. RADEON_GRPH_CRITICAL_AT_SOF |
  3000. RADEON_GRPH_STOP_CNTL);
  3001. if ((rdev->family == CHIP_RS100) ||
  3002. (rdev->family == CHIP_RS200))
  3003. critical_point2 = 0;
  3004. else {
  3005. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3006. temp_ff.full = dfixed_const(temp);
  3007. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3008. if (sclk_ff.full < temp_ff.full)
  3009. temp_ff.full = sclk_ff.full;
  3010. read_return_rate.full = temp_ff.full;
  3011. if (mode1) {
  3012. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3013. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3014. } else {
  3015. time_disp1_drop_priority.full = 0;
  3016. }
  3017. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3018. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3019. crit_point_ff.full += dfixed_const_half(0);
  3020. critical_point2 = dfixed_trunc(crit_point_ff);
  3021. if (rdev->disp_priority == 2) {
  3022. critical_point2 = 0;
  3023. }
  3024. if (max_stop_req - critical_point2 < 4)
  3025. critical_point2 = 0;
  3026. }
  3027. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3028. /* some R300 cards have problem with this set to 0 */
  3029. critical_point2 = 0x10;
  3030. }
  3031. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3032. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3033. if ((rdev->family == CHIP_RS400) ||
  3034. (rdev->family == CHIP_RS480)) {
  3035. #if 0
  3036. /* attempt to program RS400 disp2 regs correctly ??? */
  3037. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3038. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3039. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3040. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3041. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3042. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3043. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3044. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3045. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3046. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3047. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3048. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3049. #endif
  3050. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3051. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3052. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3053. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3054. }
  3055. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3056. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3057. }
  3058. }
  3059. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3060. {
  3061. DRM_ERROR("pitch %d\n", t->pitch);
  3062. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3063. DRM_ERROR("width %d\n", t->width);
  3064. DRM_ERROR("width_11 %d\n", t->width_11);
  3065. DRM_ERROR("height %d\n", t->height);
  3066. DRM_ERROR("height_11 %d\n", t->height_11);
  3067. DRM_ERROR("num levels %d\n", t->num_levels);
  3068. DRM_ERROR("depth %d\n", t->txdepth);
  3069. DRM_ERROR("bpp %d\n", t->cpp);
  3070. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3071. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3072. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3073. DRM_ERROR("compress format %d\n", t->compress_format);
  3074. }
  3075. static int r100_track_compress_size(int compress_format, int w, int h)
  3076. {
  3077. int block_width, block_height, block_bytes;
  3078. int wblocks, hblocks;
  3079. int min_wblocks;
  3080. int sz;
  3081. block_width = 4;
  3082. block_height = 4;
  3083. switch (compress_format) {
  3084. case R100_TRACK_COMP_DXT1:
  3085. block_bytes = 8;
  3086. min_wblocks = 4;
  3087. break;
  3088. default:
  3089. case R100_TRACK_COMP_DXT35:
  3090. block_bytes = 16;
  3091. min_wblocks = 2;
  3092. break;
  3093. }
  3094. hblocks = (h + block_height - 1) / block_height;
  3095. wblocks = (w + block_width - 1) / block_width;
  3096. if (wblocks < min_wblocks)
  3097. wblocks = min_wblocks;
  3098. sz = wblocks * hblocks * block_bytes;
  3099. return sz;
  3100. }
  3101. static int r100_cs_track_cube(struct radeon_device *rdev,
  3102. struct r100_cs_track *track, unsigned idx)
  3103. {
  3104. unsigned face, w, h;
  3105. struct radeon_bo *cube_robj;
  3106. unsigned long size;
  3107. unsigned compress_format = track->textures[idx].compress_format;
  3108. for (face = 0; face < 5; face++) {
  3109. cube_robj = track->textures[idx].cube_info[face].robj;
  3110. w = track->textures[idx].cube_info[face].width;
  3111. h = track->textures[idx].cube_info[face].height;
  3112. if (compress_format) {
  3113. size = r100_track_compress_size(compress_format, w, h);
  3114. } else
  3115. size = w * h;
  3116. size *= track->textures[idx].cpp;
  3117. size += track->textures[idx].cube_info[face].offset;
  3118. if (size > radeon_bo_size(cube_robj)) {
  3119. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3120. size, radeon_bo_size(cube_robj));
  3121. r100_cs_track_texture_print(&track->textures[idx]);
  3122. return -1;
  3123. }
  3124. }
  3125. return 0;
  3126. }
  3127. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3128. struct r100_cs_track *track)
  3129. {
  3130. struct radeon_bo *robj;
  3131. unsigned long size;
  3132. unsigned u, i, w, h, d;
  3133. int ret;
  3134. for (u = 0; u < track->num_texture; u++) {
  3135. if (!track->textures[u].enabled)
  3136. continue;
  3137. if (track->textures[u].lookup_disable)
  3138. continue;
  3139. robj = track->textures[u].robj;
  3140. if (robj == NULL) {
  3141. DRM_ERROR("No texture bound to unit %u\n", u);
  3142. return -EINVAL;
  3143. }
  3144. size = 0;
  3145. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3146. if (track->textures[u].use_pitch) {
  3147. if (rdev->family < CHIP_R300)
  3148. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3149. else
  3150. w = track->textures[u].pitch / (1 << i);
  3151. } else {
  3152. w = track->textures[u].width;
  3153. if (rdev->family >= CHIP_RV515)
  3154. w |= track->textures[u].width_11;
  3155. w = w / (1 << i);
  3156. if (track->textures[u].roundup_w)
  3157. w = roundup_pow_of_two(w);
  3158. }
  3159. h = track->textures[u].height;
  3160. if (rdev->family >= CHIP_RV515)
  3161. h |= track->textures[u].height_11;
  3162. h = h / (1 << i);
  3163. if (track->textures[u].roundup_h)
  3164. h = roundup_pow_of_two(h);
  3165. if (track->textures[u].tex_coord_type == 1) {
  3166. d = (1 << track->textures[u].txdepth) / (1 << i);
  3167. if (!d)
  3168. d = 1;
  3169. } else {
  3170. d = 1;
  3171. }
  3172. if (track->textures[u].compress_format) {
  3173. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3174. /* compressed textures are block based */
  3175. } else
  3176. size += w * h * d;
  3177. }
  3178. size *= track->textures[u].cpp;
  3179. switch (track->textures[u].tex_coord_type) {
  3180. case 0:
  3181. case 1:
  3182. break;
  3183. case 2:
  3184. if (track->separate_cube) {
  3185. ret = r100_cs_track_cube(rdev, track, u);
  3186. if (ret)
  3187. return ret;
  3188. } else
  3189. size *= 6;
  3190. break;
  3191. default:
  3192. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3193. "%u\n", track->textures[u].tex_coord_type, u);
  3194. return -EINVAL;
  3195. }
  3196. if (size > radeon_bo_size(robj)) {
  3197. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3198. "%lu\n", u, size, radeon_bo_size(robj));
  3199. r100_cs_track_texture_print(&track->textures[u]);
  3200. return -EINVAL;
  3201. }
  3202. }
  3203. return 0;
  3204. }
  3205. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3206. {
  3207. unsigned i;
  3208. unsigned long size;
  3209. unsigned prim_walk;
  3210. unsigned nverts;
  3211. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3212. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3213. !track->blend_read_enable)
  3214. num_cb = 0;
  3215. for (i = 0; i < num_cb; i++) {
  3216. if (track->cb[i].robj == NULL) {
  3217. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3218. return -EINVAL;
  3219. }
  3220. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3221. size += track->cb[i].offset;
  3222. if (size > radeon_bo_size(track->cb[i].robj)) {
  3223. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3224. "(need %lu have %lu) !\n", i, size,
  3225. radeon_bo_size(track->cb[i].robj));
  3226. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3227. i, track->cb[i].pitch, track->cb[i].cpp,
  3228. track->cb[i].offset, track->maxy);
  3229. return -EINVAL;
  3230. }
  3231. }
  3232. track->cb_dirty = false;
  3233. if (track->zb_dirty && track->z_enabled) {
  3234. if (track->zb.robj == NULL) {
  3235. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3236. return -EINVAL;
  3237. }
  3238. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3239. size += track->zb.offset;
  3240. if (size > radeon_bo_size(track->zb.robj)) {
  3241. DRM_ERROR("[drm] Buffer too small for z buffer "
  3242. "(need %lu have %lu) !\n", size,
  3243. radeon_bo_size(track->zb.robj));
  3244. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3245. track->zb.pitch, track->zb.cpp,
  3246. track->zb.offset, track->maxy);
  3247. return -EINVAL;
  3248. }
  3249. }
  3250. track->zb_dirty = false;
  3251. if (track->aa_dirty && track->aaresolve) {
  3252. if (track->aa.robj == NULL) {
  3253. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3254. return -EINVAL;
  3255. }
  3256. /* I believe the format comes from colorbuffer0. */
  3257. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3258. size += track->aa.offset;
  3259. if (size > radeon_bo_size(track->aa.robj)) {
  3260. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3261. "(need %lu have %lu) !\n", i, size,
  3262. radeon_bo_size(track->aa.robj));
  3263. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3264. i, track->aa.pitch, track->cb[0].cpp,
  3265. track->aa.offset, track->maxy);
  3266. return -EINVAL;
  3267. }
  3268. }
  3269. track->aa_dirty = false;
  3270. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3271. if (track->vap_vf_cntl & (1 << 14)) {
  3272. nverts = track->vap_alt_nverts;
  3273. } else {
  3274. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3275. }
  3276. switch (prim_walk) {
  3277. case 1:
  3278. for (i = 0; i < track->num_arrays; i++) {
  3279. size = track->arrays[i].esize * track->max_indx * 4;
  3280. if (track->arrays[i].robj == NULL) {
  3281. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3282. "bound\n", prim_walk, i);
  3283. return -EINVAL;
  3284. }
  3285. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3286. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3287. "need %lu dwords have %lu dwords\n",
  3288. prim_walk, i, size >> 2,
  3289. radeon_bo_size(track->arrays[i].robj)
  3290. >> 2);
  3291. DRM_ERROR("Max indices %u\n", track->max_indx);
  3292. return -EINVAL;
  3293. }
  3294. }
  3295. break;
  3296. case 2:
  3297. for (i = 0; i < track->num_arrays; i++) {
  3298. size = track->arrays[i].esize * (nverts - 1) * 4;
  3299. if (track->arrays[i].robj == NULL) {
  3300. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3301. "bound\n", prim_walk, i);
  3302. return -EINVAL;
  3303. }
  3304. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3305. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3306. "need %lu dwords have %lu dwords\n",
  3307. prim_walk, i, size >> 2,
  3308. radeon_bo_size(track->arrays[i].robj)
  3309. >> 2);
  3310. return -EINVAL;
  3311. }
  3312. }
  3313. break;
  3314. case 3:
  3315. size = track->vtx_size * nverts;
  3316. if (size != track->immd_dwords) {
  3317. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3318. track->immd_dwords, size);
  3319. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3320. nverts, track->vtx_size);
  3321. return -EINVAL;
  3322. }
  3323. break;
  3324. default:
  3325. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3326. prim_walk);
  3327. return -EINVAL;
  3328. }
  3329. if (track->tex_dirty) {
  3330. track->tex_dirty = false;
  3331. return r100_cs_track_texture_check(rdev, track);
  3332. }
  3333. return 0;
  3334. }
  3335. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3336. {
  3337. unsigned i, face;
  3338. track->cb_dirty = true;
  3339. track->zb_dirty = true;
  3340. track->tex_dirty = true;
  3341. track->aa_dirty = true;
  3342. if (rdev->family < CHIP_R300) {
  3343. track->num_cb = 1;
  3344. if (rdev->family <= CHIP_RS200)
  3345. track->num_texture = 3;
  3346. else
  3347. track->num_texture = 6;
  3348. track->maxy = 2048;
  3349. track->separate_cube = 1;
  3350. } else {
  3351. track->num_cb = 4;
  3352. track->num_texture = 16;
  3353. track->maxy = 4096;
  3354. track->separate_cube = 0;
  3355. track->aaresolve = false;
  3356. track->aa.robj = NULL;
  3357. }
  3358. for (i = 0; i < track->num_cb; i++) {
  3359. track->cb[i].robj = NULL;
  3360. track->cb[i].pitch = 8192;
  3361. track->cb[i].cpp = 16;
  3362. track->cb[i].offset = 0;
  3363. }
  3364. track->z_enabled = true;
  3365. track->zb.robj = NULL;
  3366. track->zb.pitch = 8192;
  3367. track->zb.cpp = 4;
  3368. track->zb.offset = 0;
  3369. track->vtx_size = 0x7F;
  3370. track->immd_dwords = 0xFFFFFFFFUL;
  3371. track->num_arrays = 11;
  3372. track->max_indx = 0x00FFFFFFUL;
  3373. for (i = 0; i < track->num_arrays; i++) {
  3374. track->arrays[i].robj = NULL;
  3375. track->arrays[i].esize = 0x7F;
  3376. }
  3377. for (i = 0; i < track->num_texture; i++) {
  3378. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3379. track->textures[i].pitch = 16536;
  3380. track->textures[i].width = 16536;
  3381. track->textures[i].height = 16536;
  3382. track->textures[i].width_11 = 1 << 11;
  3383. track->textures[i].height_11 = 1 << 11;
  3384. track->textures[i].num_levels = 12;
  3385. if (rdev->family <= CHIP_RS200) {
  3386. track->textures[i].tex_coord_type = 0;
  3387. track->textures[i].txdepth = 0;
  3388. } else {
  3389. track->textures[i].txdepth = 16;
  3390. track->textures[i].tex_coord_type = 1;
  3391. }
  3392. track->textures[i].cpp = 64;
  3393. track->textures[i].robj = NULL;
  3394. /* CS IB emission code makes sure texture unit are disabled */
  3395. track->textures[i].enabled = false;
  3396. track->textures[i].lookup_disable = false;
  3397. track->textures[i].roundup_w = true;
  3398. track->textures[i].roundup_h = true;
  3399. if (track->separate_cube)
  3400. for (face = 0; face < 5; face++) {
  3401. track->textures[i].cube_info[face].robj = NULL;
  3402. track->textures[i].cube_info[face].width = 16536;
  3403. track->textures[i].cube_info[face].height = 16536;
  3404. track->textures[i].cube_info[face].offset = 0;
  3405. }
  3406. }
  3407. }
  3408. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3409. {
  3410. uint32_t scratch;
  3411. uint32_t tmp = 0;
  3412. unsigned i;
  3413. int r;
  3414. r = radeon_scratch_get(rdev, &scratch);
  3415. if (r) {
  3416. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3417. return r;
  3418. }
  3419. WREG32(scratch, 0xCAFEDEAD);
  3420. r = radeon_ring_lock(rdev, ring, 2);
  3421. if (r) {
  3422. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3423. radeon_scratch_free(rdev, scratch);
  3424. return r;
  3425. }
  3426. radeon_ring_write(ring, PACKET0(scratch, 0));
  3427. radeon_ring_write(ring, 0xDEADBEEF);
  3428. radeon_ring_unlock_commit(rdev, ring);
  3429. for (i = 0; i < rdev->usec_timeout; i++) {
  3430. tmp = RREG32(scratch);
  3431. if (tmp == 0xDEADBEEF) {
  3432. break;
  3433. }
  3434. DRM_UDELAY(1);
  3435. }
  3436. if (i < rdev->usec_timeout) {
  3437. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3438. } else {
  3439. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3440. scratch, tmp);
  3441. r = -EINVAL;
  3442. }
  3443. radeon_scratch_free(rdev, scratch);
  3444. return r;
  3445. }
  3446. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3447. {
  3448. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3449. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3450. radeon_ring_write(ring, ib->gpu_addr);
  3451. radeon_ring_write(ring, ib->length_dw);
  3452. }
  3453. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3454. {
  3455. struct radeon_ib *ib;
  3456. uint32_t scratch;
  3457. uint32_t tmp = 0;
  3458. unsigned i;
  3459. int r;
  3460. r = radeon_scratch_get(rdev, &scratch);
  3461. if (r) {
  3462. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3463. return r;
  3464. }
  3465. WREG32(scratch, 0xCAFEDEAD);
  3466. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3467. if (r) {
  3468. return r;
  3469. }
  3470. ib->ptr[0] = PACKET0(scratch, 0);
  3471. ib->ptr[1] = 0xDEADBEEF;
  3472. ib->ptr[2] = PACKET2(0);
  3473. ib->ptr[3] = PACKET2(0);
  3474. ib->ptr[4] = PACKET2(0);
  3475. ib->ptr[5] = PACKET2(0);
  3476. ib->ptr[6] = PACKET2(0);
  3477. ib->ptr[7] = PACKET2(0);
  3478. ib->length_dw = 8;
  3479. r = radeon_ib_schedule(rdev, ib);
  3480. if (r) {
  3481. radeon_scratch_free(rdev, scratch);
  3482. radeon_ib_free(rdev, &ib);
  3483. return r;
  3484. }
  3485. r = radeon_fence_wait(ib->fence, false);
  3486. if (r) {
  3487. return r;
  3488. }
  3489. for (i = 0; i < rdev->usec_timeout; i++) {
  3490. tmp = RREG32(scratch);
  3491. if (tmp == 0xDEADBEEF) {
  3492. break;
  3493. }
  3494. DRM_UDELAY(1);
  3495. }
  3496. if (i < rdev->usec_timeout) {
  3497. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3498. } else {
  3499. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3500. scratch, tmp);
  3501. r = -EINVAL;
  3502. }
  3503. radeon_scratch_free(rdev, scratch);
  3504. radeon_ib_free(rdev, &ib);
  3505. return r;
  3506. }
  3507. void r100_ib_fini(struct radeon_device *rdev)
  3508. {
  3509. radeon_ib_pool_suspend(rdev);
  3510. radeon_ib_pool_fini(rdev);
  3511. }
  3512. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3513. {
  3514. /* Shutdown CP we shouldn't need to do that but better be safe than
  3515. * sorry
  3516. */
  3517. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3518. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3519. /* Save few CRTC registers */
  3520. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3521. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3522. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3523. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3524. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3525. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3526. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3527. }
  3528. /* Disable VGA aperture access */
  3529. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3530. /* Disable cursor, overlay, crtc */
  3531. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3532. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3533. S_000054_CRTC_DISPLAY_DIS(1));
  3534. WREG32(R_000050_CRTC_GEN_CNTL,
  3535. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3536. S_000050_CRTC_DISP_REQ_EN_B(1));
  3537. WREG32(R_000420_OV0_SCALE_CNTL,
  3538. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3539. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3540. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3541. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3542. S_000360_CUR2_LOCK(1));
  3543. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3544. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3545. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3546. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3547. WREG32(R_000360_CUR2_OFFSET,
  3548. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3549. }
  3550. }
  3551. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3552. {
  3553. /* Update base address for crtc */
  3554. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3555. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3556. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3557. }
  3558. /* Restore CRTC registers */
  3559. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3560. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3561. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3562. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3563. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3564. }
  3565. }
  3566. void r100_vga_render_disable(struct radeon_device *rdev)
  3567. {
  3568. u32 tmp;
  3569. tmp = RREG8(R_0003C2_GENMO_WT);
  3570. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3571. }
  3572. static void r100_debugfs(struct radeon_device *rdev)
  3573. {
  3574. int r;
  3575. r = r100_debugfs_mc_info_init(rdev);
  3576. if (r)
  3577. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3578. }
  3579. static void r100_mc_program(struct radeon_device *rdev)
  3580. {
  3581. struct r100_mc_save save;
  3582. /* Stops all mc clients */
  3583. r100_mc_stop(rdev, &save);
  3584. if (rdev->flags & RADEON_IS_AGP) {
  3585. WREG32(R_00014C_MC_AGP_LOCATION,
  3586. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3587. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3588. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3589. if (rdev->family > CHIP_RV200)
  3590. WREG32(R_00015C_AGP_BASE_2,
  3591. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3592. } else {
  3593. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3594. WREG32(R_000170_AGP_BASE, 0);
  3595. if (rdev->family > CHIP_RV200)
  3596. WREG32(R_00015C_AGP_BASE_2, 0);
  3597. }
  3598. /* Wait for mc idle */
  3599. if (r100_mc_wait_for_idle(rdev))
  3600. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3601. /* Program MC, should be a 32bits limited address space */
  3602. WREG32(R_000148_MC_FB_LOCATION,
  3603. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3604. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3605. r100_mc_resume(rdev, &save);
  3606. }
  3607. void r100_clock_startup(struct radeon_device *rdev)
  3608. {
  3609. u32 tmp;
  3610. if (radeon_dynclks != -1 && radeon_dynclks)
  3611. radeon_legacy_set_clock_gating(rdev, 1);
  3612. /* We need to force on some of the block */
  3613. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3614. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3615. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3616. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3617. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3618. }
  3619. static int r100_startup(struct radeon_device *rdev)
  3620. {
  3621. int r;
  3622. /* set common regs */
  3623. r100_set_common_regs(rdev);
  3624. /* program mc */
  3625. r100_mc_program(rdev);
  3626. /* Resume clock */
  3627. r100_clock_startup(rdev);
  3628. /* Initialize GART (initialize after TTM so we can allocate
  3629. * memory through TTM but finalize after TTM) */
  3630. r100_enable_bm(rdev);
  3631. if (rdev->flags & RADEON_IS_PCI) {
  3632. r = r100_pci_gart_enable(rdev);
  3633. if (r)
  3634. return r;
  3635. }
  3636. /* allocate wb buffer */
  3637. r = radeon_wb_init(rdev);
  3638. if (r)
  3639. return r;
  3640. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3641. if (r) {
  3642. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3643. return r;
  3644. }
  3645. /* Enable IRQ */
  3646. r100_irq_set(rdev);
  3647. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3648. /* 1M ring buffer */
  3649. r = r100_cp_init(rdev, 1024 * 1024);
  3650. if (r) {
  3651. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3652. return r;
  3653. }
  3654. r = radeon_ib_pool_start(rdev);
  3655. if (r)
  3656. return r;
  3657. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3658. if (r) {
  3659. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3660. rdev->accel_working = false;
  3661. return r;
  3662. }
  3663. return 0;
  3664. }
  3665. int r100_resume(struct radeon_device *rdev)
  3666. {
  3667. int r;
  3668. /* Make sur GART are not working */
  3669. if (rdev->flags & RADEON_IS_PCI)
  3670. r100_pci_gart_disable(rdev);
  3671. /* Resume clock before doing reset */
  3672. r100_clock_startup(rdev);
  3673. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3674. if (radeon_asic_reset(rdev)) {
  3675. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3676. RREG32(R_000E40_RBBM_STATUS),
  3677. RREG32(R_0007C0_CP_STAT));
  3678. }
  3679. /* post */
  3680. radeon_combios_asic_init(rdev->ddev);
  3681. /* Resume clock after posting */
  3682. r100_clock_startup(rdev);
  3683. /* Initialize surface registers */
  3684. radeon_surface_init(rdev);
  3685. rdev->accel_working = true;
  3686. r = r100_startup(rdev);
  3687. if (r) {
  3688. rdev->accel_working = false;
  3689. }
  3690. return r;
  3691. }
  3692. int r100_suspend(struct radeon_device *rdev)
  3693. {
  3694. radeon_ib_pool_suspend(rdev);
  3695. r100_cp_disable(rdev);
  3696. radeon_wb_disable(rdev);
  3697. r100_irq_disable(rdev);
  3698. if (rdev->flags & RADEON_IS_PCI)
  3699. r100_pci_gart_disable(rdev);
  3700. return 0;
  3701. }
  3702. void r100_fini(struct radeon_device *rdev)
  3703. {
  3704. r100_cp_fini(rdev);
  3705. radeon_wb_fini(rdev);
  3706. r100_ib_fini(rdev);
  3707. radeon_gem_fini(rdev);
  3708. if (rdev->flags & RADEON_IS_PCI)
  3709. r100_pci_gart_fini(rdev);
  3710. radeon_agp_fini(rdev);
  3711. radeon_irq_kms_fini(rdev);
  3712. radeon_fence_driver_fini(rdev);
  3713. radeon_bo_fini(rdev);
  3714. radeon_atombios_fini(rdev);
  3715. kfree(rdev->bios);
  3716. rdev->bios = NULL;
  3717. }
  3718. /*
  3719. * Due to how kexec works, it can leave the hw fully initialised when it
  3720. * boots the new kernel. However doing our init sequence with the CP and
  3721. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3722. * do some quick sanity checks and restore sane values to avoid this
  3723. * problem.
  3724. */
  3725. void r100_restore_sanity(struct radeon_device *rdev)
  3726. {
  3727. u32 tmp;
  3728. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3729. if (tmp) {
  3730. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3731. }
  3732. tmp = RREG32(RADEON_CP_RB_CNTL);
  3733. if (tmp) {
  3734. WREG32(RADEON_CP_RB_CNTL, 0);
  3735. }
  3736. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3737. if (tmp) {
  3738. WREG32(RADEON_SCRATCH_UMSK, 0);
  3739. }
  3740. }
  3741. int r100_init(struct radeon_device *rdev)
  3742. {
  3743. int r;
  3744. /* Register debugfs file specific to this group of asics */
  3745. r100_debugfs(rdev);
  3746. /* Disable VGA */
  3747. r100_vga_render_disable(rdev);
  3748. /* Initialize scratch registers */
  3749. radeon_scratch_init(rdev);
  3750. /* Initialize surface registers */
  3751. radeon_surface_init(rdev);
  3752. /* sanity check some register to avoid hangs like after kexec */
  3753. r100_restore_sanity(rdev);
  3754. /* TODO: disable VGA need to use VGA request */
  3755. /* BIOS*/
  3756. if (!radeon_get_bios(rdev)) {
  3757. if (ASIC_IS_AVIVO(rdev))
  3758. return -EINVAL;
  3759. }
  3760. if (rdev->is_atom_bios) {
  3761. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3762. return -EINVAL;
  3763. } else {
  3764. r = radeon_combios_init(rdev);
  3765. if (r)
  3766. return r;
  3767. }
  3768. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3769. if (radeon_asic_reset(rdev)) {
  3770. dev_warn(rdev->dev,
  3771. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3772. RREG32(R_000E40_RBBM_STATUS),
  3773. RREG32(R_0007C0_CP_STAT));
  3774. }
  3775. /* check if cards are posted or not */
  3776. if (radeon_boot_test_post_card(rdev) == false)
  3777. return -EINVAL;
  3778. /* Set asic errata */
  3779. r100_errata(rdev);
  3780. /* Initialize clocks */
  3781. radeon_get_clock_info(rdev->ddev);
  3782. /* initialize AGP */
  3783. if (rdev->flags & RADEON_IS_AGP) {
  3784. r = radeon_agp_init(rdev);
  3785. if (r) {
  3786. radeon_agp_disable(rdev);
  3787. }
  3788. }
  3789. /* initialize VRAM */
  3790. r100_mc_init(rdev);
  3791. /* Fence driver */
  3792. r = radeon_fence_driver_init(rdev);
  3793. if (r)
  3794. return r;
  3795. r = radeon_irq_kms_init(rdev);
  3796. if (r)
  3797. return r;
  3798. /* Memory manager */
  3799. r = radeon_bo_init(rdev);
  3800. if (r)
  3801. return r;
  3802. if (rdev->flags & RADEON_IS_PCI) {
  3803. r = r100_pci_gart_init(rdev);
  3804. if (r)
  3805. return r;
  3806. }
  3807. r100_set_safe_registers(rdev);
  3808. r = radeon_ib_pool_init(rdev);
  3809. rdev->accel_working = true;
  3810. if (r) {
  3811. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3812. rdev->accel_working = false;
  3813. }
  3814. r = r100_startup(rdev);
  3815. if (r) {
  3816. /* Somethings want wront with the accel init stop accel */
  3817. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3818. r100_cp_fini(rdev);
  3819. radeon_wb_fini(rdev);
  3820. r100_ib_fini(rdev);
  3821. radeon_irq_kms_fini(rdev);
  3822. if (rdev->flags & RADEON_IS_PCI)
  3823. r100_pci_gart_fini(rdev);
  3824. rdev->accel_working = false;
  3825. }
  3826. return 0;
  3827. }
  3828. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3829. {
  3830. if (reg < rdev->rmmio_size)
  3831. return readl(((void __iomem *)rdev->rmmio) + reg);
  3832. else {
  3833. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3834. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3835. }
  3836. }
  3837. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3838. {
  3839. if (reg < rdev->rmmio_size)
  3840. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3841. else {
  3842. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3843. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3844. }
  3845. }
  3846. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3847. {
  3848. if (reg < rdev->rio_mem_size)
  3849. return ioread32(rdev->rio_mem + reg);
  3850. else {
  3851. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3852. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3853. }
  3854. }
  3855. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3856. {
  3857. if (reg < rdev->rio_mem_size)
  3858. iowrite32(v, rdev->rio_mem + reg);
  3859. else {
  3860. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3861. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3862. }
  3863. }