ni.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. extern void si_rlc_fini(struct radeon_device *rdev);
  45. extern int si_rlc_init(struct radeon_device *rdev);
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define BTC_MC_UCODE_SIZE 6024
  50. #define CAYMAN_PFP_UCODE_SIZE 2176
  51. #define CAYMAN_PM4_UCODE_SIZE 2176
  52. #define CAYMAN_RLC_UCODE_SIZE 1024
  53. #define CAYMAN_MC_UCODE_SIZE 6037
  54. #define ARUBA_RLC_UCODE_SIZE 1536
  55. /* Firmware Names */
  56. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  57. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  58. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  59. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  60. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  67. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  70. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  71. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  73. #define BTC_IO_MC_REGS_SIZE 29
  74. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  75. {0x00000077, 0xff010100},
  76. {0x00000078, 0x00000000},
  77. {0x00000079, 0x00001434},
  78. {0x0000007a, 0xcc08ec08},
  79. {0x0000007b, 0x00040000},
  80. {0x0000007c, 0x000080c0},
  81. {0x0000007d, 0x09000000},
  82. {0x0000007e, 0x00210404},
  83. {0x00000081, 0x08a8e800},
  84. {0x00000082, 0x00030444},
  85. {0x00000083, 0x00000000},
  86. {0x00000085, 0x00000001},
  87. {0x00000086, 0x00000002},
  88. {0x00000087, 0x48490000},
  89. {0x00000088, 0x20244647},
  90. {0x00000089, 0x00000005},
  91. {0x0000008b, 0x66030000},
  92. {0x0000008c, 0x00006603},
  93. {0x0000008d, 0x00000100},
  94. {0x0000008f, 0x00001c0a},
  95. {0x00000090, 0xff000001},
  96. {0x00000094, 0x00101101},
  97. {0x00000095, 0x00000fff},
  98. {0x00000096, 0x00116fff},
  99. {0x00000097, 0x60010000},
  100. {0x00000098, 0x10010000},
  101. {0x00000099, 0x00006000},
  102. {0x0000009a, 0x00001000},
  103. {0x0000009f, 0x00946a00}
  104. };
  105. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  106. {0x00000077, 0xff010100},
  107. {0x00000078, 0x00000000},
  108. {0x00000079, 0x00001434},
  109. {0x0000007a, 0xcc08ec08},
  110. {0x0000007b, 0x00040000},
  111. {0x0000007c, 0x000080c0},
  112. {0x0000007d, 0x09000000},
  113. {0x0000007e, 0x00210404},
  114. {0x00000081, 0x08a8e800},
  115. {0x00000082, 0x00030444},
  116. {0x00000083, 0x00000000},
  117. {0x00000085, 0x00000001},
  118. {0x00000086, 0x00000002},
  119. {0x00000087, 0x48490000},
  120. {0x00000088, 0x20244647},
  121. {0x00000089, 0x00000005},
  122. {0x0000008b, 0x66030000},
  123. {0x0000008c, 0x00006603},
  124. {0x0000008d, 0x00000100},
  125. {0x0000008f, 0x00001c0a},
  126. {0x00000090, 0xff000001},
  127. {0x00000094, 0x00101101},
  128. {0x00000095, 0x00000fff},
  129. {0x00000096, 0x00116fff},
  130. {0x00000097, 0x60010000},
  131. {0x00000098, 0x10010000},
  132. {0x00000099, 0x00006000},
  133. {0x0000009a, 0x00001000},
  134. {0x0000009f, 0x00936a00}
  135. };
  136. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  137. {0x00000077, 0xff010100},
  138. {0x00000078, 0x00000000},
  139. {0x00000079, 0x00001434},
  140. {0x0000007a, 0xcc08ec08},
  141. {0x0000007b, 0x00040000},
  142. {0x0000007c, 0x000080c0},
  143. {0x0000007d, 0x09000000},
  144. {0x0000007e, 0x00210404},
  145. {0x00000081, 0x08a8e800},
  146. {0x00000082, 0x00030444},
  147. {0x00000083, 0x00000000},
  148. {0x00000085, 0x00000001},
  149. {0x00000086, 0x00000002},
  150. {0x00000087, 0x48490000},
  151. {0x00000088, 0x20244647},
  152. {0x00000089, 0x00000005},
  153. {0x0000008b, 0x66030000},
  154. {0x0000008c, 0x00006603},
  155. {0x0000008d, 0x00000100},
  156. {0x0000008f, 0x00001c0a},
  157. {0x00000090, 0xff000001},
  158. {0x00000094, 0x00101101},
  159. {0x00000095, 0x00000fff},
  160. {0x00000096, 0x00116fff},
  161. {0x00000097, 0x60010000},
  162. {0x00000098, 0x10010000},
  163. {0x00000099, 0x00006000},
  164. {0x0000009a, 0x00001000},
  165. {0x0000009f, 0x00916a00}
  166. };
  167. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  168. {0x00000077, 0xff010100},
  169. {0x00000078, 0x00000000},
  170. {0x00000079, 0x00001434},
  171. {0x0000007a, 0xcc08ec08},
  172. {0x0000007b, 0x00040000},
  173. {0x0000007c, 0x000080c0},
  174. {0x0000007d, 0x09000000},
  175. {0x0000007e, 0x00210404},
  176. {0x00000081, 0x08a8e800},
  177. {0x00000082, 0x00030444},
  178. {0x00000083, 0x00000000},
  179. {0x00000085, 0x00000001},
  180. {0x00000086, 0x00000002},
  181. {0x00000087, 0x48490000},
  182. {0x00000088, 0x20244647},
  183. {0x00000089, 0x00000005},
  184. {0x0000008b, 0x66030000},
  185. {0x0000008c, 0x00006603},
  186. {0x0000008d, 0x00000100},
  187. {0x0000008f, 0x00001c0a},
  188. {0x00000090, 0xff000001},
  189. {0x00000094, 0x00101101},
  190. {0x00000095, 0x00000fff},
  191. {0x00000096, 0x00116fff},
  192. {0x00000097, 0x60010000},
  193. {0x00000098, 0x10010000},
  194. {0x00000099, 0x00006000},
  195. {0x0000009a, 0x00001000},
  196. {0x0000009f, 0x00976b00}
  197. };
  198. int ni_mc_load_microcode(struct radeon_device *rdev)
  199. {
  200. const __be32 *fw_data;
  201. u32 mem_type, running, blackout = 0;
  202. u32 *io_mc_regs;
  203. int i, ucode_size, regs_size;
  204. if (!rdev->mc_fw)
  205. return -EINVAL;
  206. switch (rdev->family) {
  207. case CHIP_BARTS:
  208. io_mc_regs = (u32 *)&barts_io_mc_regs;
  209. ucode_size = BTC_MC_UCODE_SIZE;
  210. regs_size = BTC_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_TURKS:
  213. io_mc_regs = (u32 *)&turks_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAICOS:
  218. default:
  219. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  220. ucode_size = BTC_MC_UCODE_SIZE;
  221. regs_size = BTC_IO_MC_REGS_SIZE;
  222. break;
  223. case CHIP_CAYMAN:
  224. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  225. ucode_size = CAYMAN_MC_UCODE_SIZE;
  226. regs_size = BTC_IO_MC_REGS_SIZE;
  227. break;
  228. }
  229. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  230. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  231. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  232. if (running) {
  233. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  234. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  235. }
  236. /* reset the engine and set to writable */
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  239. /* load mc io regs */
  240. for (i = 0; i < regs_size; i++) {
  241. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  242. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  243. }
  244. /* load the MC ucode */
  245. fw_data = (const __be32 *)rdev->mc_fw->data;
  246. for (i = 0; i < ucode_size; i++)
  247. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  248. /* put the engine back into the active state */
  249. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  250. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  252. /* wait for training to complete */
  253. for (i = 0; i < rdev->usec_timeout; i++) {
  254. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  255. break;
  256. udelay(1);
  257. }
  258. if (running)
  259. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  260. }
  261. return 0;
  262. }
  263. int ni_init_microcode(struct radeon_device *rdev)
  264. {
  265. struct platform_device *pdev;
  266. const char *chip_name;
  267. const char *rlc_chip_name;
  268. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  269. char fw_name[30];
  270. int err;
  271. DRM_DEBUG("\n");
  272. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  273. err = IS_ERR(pdev);
  274. if (err) {
  275. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  276. return -EINVAL;
  277. }
  278. switch (rdev->family) {
  279. case CHIP_BARTS:
  280. chip_name = "BARTS";
  281. rlc_chip_name = "BTC";
  282. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  283. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  284. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  285. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  286. break;
  287. case CHIP_TURKS:
  288. chip_name = "TURKS";
  289. rlc_chip_name = "BTC";
  290. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  291. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  292. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  293. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  294. break;
  295. case CHIP_CAICOS:
  296. chip_name = "CAICOS";
  297. rlc_chip_name = "BTC";
  298. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  299. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  300. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  301. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  302. break;
  303. case CHIP_CAYMAN:
  304. chip_name = "CAYMAN";
  305. rlc_chip_name = "CAYMAN";
  306. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  307. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  308. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  309. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  310. break;
  311. case CHIP_ARUBA:
  312. chip_name = "ARUBA";
  313. rlc_chip_name = "ARUBA";
  314. /* pfp/me same size as CAYMAN */
  315. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  316. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  317. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  318. mc_req_size = 0;
  319. break;
  320. default: BUG();
  321. }
  322. DRM_INFO("Loading %s Microcode\n", chip_name);
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  324. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->pfp_fw->size != pfp_req_size) {
  328. printk(KERN_ERR
  329. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->pfp_fw->size, fw_name);
  331. err = -EINVAL;
  332. goto out;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->me_fw->size != me_req_size) {
  339. printk(KERN_ERR
  340. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->me_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  345. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->rlc_fw->size != rlc_req_size) {
  349. printk(KERN_ERR
  350. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->rlc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. /* no MC ucode on TN */
  355. if (!(rdev->flags & RADEON_IS_IGP)) {
  356. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  357. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  358. if (err)
  359. goto out;
  360. if (rdev->mc_fw->size != mc_req_size) {
  361. printk(KERN_ERR
  362. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  363. rdev->mc_fw->size, fw_name);
  364. err = -EINVAL;
  365. }
  366. }
  367. out:
  368. platform_device_unregister(pdev);
  369. if (err) {
  370. if (err != -EINVAL)
  371. printk(KERN_ERR
  372. "ni_cp: Failed to load firmware \"%s\"\n",
  373. fw_name);
  374. release_firmware(rdev->pfp_fw);
  375. rdev->pfp_fw = NULL;
  376. release_firmware(rdev->me_fw);
  377. rdev->me_fw = NULL;
  378. release_firmware(rdev->rlc_fw);
  379. rdev->rlc_fw = NULL;
  380. release_firmware(rdev->mc_fw);
  381. rdev->mc_fw = NULL;
  382. }
  383. return err;
  384. }
  385. /*
  386. * Core functions
  387. */
  388. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  389. u32 num_tile_pipes,
  390. u32 num_backends_per_asic,
  391. u32 *backend_disable_mask_per_asic,
  392. u32 num_shader_engines)
  393. {
  394. u32 backend_map = 0;
  395. u32 enabled_backends_mask = 0;
  396. u32 enabled_backends_count = 0;
  397. u32 num_backends_per_se;
  398. u32 cur_pipe;
  399. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  400. u32 cur_backend = 0;
  401. u32 i;
  402. bool force_no_swizzle;
  403. /* force legal values */
  404. if (num_tile_pipes < 1)
  405. num_tile_pipes = 1;
  406. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  407. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  408. if (num_shader_engines < 1)
  409. num_shader_engines = 1;
  410. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  411. num_shader_engines = rdev->config.cayman.max_shader_engines;
  412. if (num_backends_per_asic < num_shader_engines)
  413. num_backends_per_asic = num_shader_engines;
  414. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  415. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  416. /* make sure we have the same number of backends per se */
  417. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  418. /* set up the number of backends per se */
  419. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  420. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  421. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  422. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  423. }
  424. /* create enable mask and count for enabled backends */
  425. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  426. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  427. enabled_backends_mask |= (1 << i);
  428. ++enabled_backends_count;
  429. }
  430. if (enabled_backends_count == num_backends_per_asic)
  431. break;
  432. }
  433. /* force the backends mask to match the current number of backends */
  434. if (enabled_backends_count != num_backends_per_asic) {
  435. u32 this_backend_enabled;
  436. u32 shader_engine;
  437. u32 backend_per_se;
  438. enabled_backends_mask = 0;
  439. enabled_backends_count = 0;
  440. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  441. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  442. /* calc the current se */
  443. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  444. /* calc the backend per se */
  445. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  446. /* default to not enabled */
  447. this_backend_enabled = 0;
  448. if ((shader_engine < num_shader_engines) &&
  449. (backend_per_se < num_backends_per_se))
  450. this_backend_enabled = 1;
  451. if (this_backend_enabled) {
  452. enabled_backends_mask |= (1 << i);
  453. *backend_disable_mask_per_asic &= ~(1 << i);
  454. ++enabled_backends_count;
  455. }
  456. }
  457. }
  458. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  459. switch (rdev->family) {
  460. case CHIP_CAYMAN:
  461. case CHIP_ARUBA:
  462. force_no_swizzle = true;
  463. break;
  464. default:
  465. force_no_swizzle = false;
  466. break;
  467. }
  468. if (force_no_swizzle) {
  469. bool last_backend_enabled = false;
  470. force_no_swizzle = false;
  471. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  472. if (((enabled_backends_mask >> i) & 1) == 1) {
  473. if (last_backend_enabled)
  474. force_no_swizzle = true;
  475. last_backend_enabled = true;
  476. } else
  477. last_backend_enabled = false;
  478. }
  479. }
  480. switch (num_tile_pipes) {
  481. case 1:
  482. case 3:
  483. case 5:
  484. case 7:
  485. DRM_ERROR("odd number of pipes!\n");
  486. break;
  487. case 2:
  488. swizzle_pipe[0] = 0;
  489. swizzle_pipe[1] = 1;
  490. break;
  491. case 4:
  492. if (force_no_swizzle) {
  493. swizzle_pipe[0] = 0;
  494. swizzle_pipe[1] = 1;
  495. swizzle_pipe[2] = 2;
  496. swizzle_pipe[3] = 3;
  497. } else {
  498. swizzle_pipe[0] = 0;
  499. swizzle_pipe[1] = 2;
  500. swizzle_pipe[2] = 1;
  501. swizzle_pipe[3] = 3;
  502. }
  503. break;
  504. case 6:
  505. if (force_no_swizzle) {
  506. swizzle_pipe[0] = 0;
  507. swizzle_pipe[1] = 1;
  508. swizzle_pipe[2] = 2;
  509. swizzle_pipe[3] = 3;
  510. swizzle_pipe[4] = 4;
  511. swizzle_pipe[5] = 5;
  512. } else {
  513. swizzle_pipe[0] = 0;
  514. swizzle_pipe[1] = 2;
  515. swizzle_pipe[2] = 4;
  516. swizzle_pipe[3] = 1;
  517. swizzle_pipe[4] = 3;
  518. swizzle_pipe[5] = 5;
  519. }
  520. break;
  521. case 8:
  522. if (force_no_swizzle) {
  523. swizzle_pipe[0] = 0;
  524. swizzle_pipe[1] = 1;
  525. swizzle_pipe[2] = 2;
  526. swizzle_pipe[3] = 3;
  527. swizzle_pipe[4] = 4;
  528. swizzle_pipe[5] = 5;
  529. swizzle_pipe[6] = 6;
  530. swizzle_pipe[7] = 7;
  531. } else {
  532. swizzle_pipe[0] = 0;
  533. swizzle_pipe[1] = 2;
  534. swizzle_pipe[2] = 4;
  535. swizzle_pipe[3] = 6;
  536. swizzle_pipe[4] = 1;
  537. swizzle_pipe[5] = 3;
  538. swizzle_pipe[6] = 5;
  539. swizzle_pipe[7] = 7;
  540. }
  541. break;
  542. }
  543. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  544. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  545. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  546. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  547. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  548. }
  549. return backend_map;
  550. }
  551. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  552. u32 disable_mask_per_se,
  553. u32 max_disable_mask_per_se,
  554. u32 num_shader_engines)
  555. {
  556. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  557. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  558. if (num_shader_engines == 1)
  559. return disable_mask_per_asic;
  560. else if (num_shader_engines == 2)
  561. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  562. else
  563. return 0xffffffff;
  564. }
  565. static void cayman_gpu_init(struct radeon_device *rdev)
  566. {
  567. u32 cc_rb_backend_disable = 0;
  568. u32 cc_gc_shader_pipe_config;
  569. u32 gb_addr_config = 0;
  570. u32 mc_shared_chmap, mc_arb_ramcfg;
  571. u32 gb_backend_map;
  572. u32 cgts_tcc_disable;
  573. u32 sx_debug_1;
  574. u32 smx_dc_ctl0;
  575. u32 gc_user_shader_pipe_config;
  576. u32 gc_user_rb_backend_disable;
  577. u32 cgts_user_tcc_disable;
  578. u32 cgts_sm_ctrl_reg;
  579. u32 hdp_host_path_cntl;
  580. u32 tmp;
  581. int i, j;
  582. switch (rdev->family) {
  583. case CHIP_CAYMAN:
  584. rdev->config.cayman.max_shader_engines = 2;
  585. rdev->config.cayman.max_pipes_per_simd = 4;
  586. rdev->config.cayman.max_tile_pipes = 8;
  587. rdev->config.cayman.max_simds_per_se = 12;
  588. rdev->config.cayman.max_backends_per_se = 4;
  589. rdev->config.cayman.max_texture_channel_caches = 8;
  590. rdev->config.cayman.max_gprs = 256;
  591. rdev->config.cayman.max_threads = 256;
  592. rdev->config.cayman.max_gs_threads = 32;
  593. rdev->config.cayman.max_stack_entries = 512;
  594. rdev->config.cayman.sx_num_of_sets = 8;
  595. rdev->config.cayman.sx_max_export_size = 256;
  596. rdev->config.cayman.sx_max_export_pos_size = 64;
  597. rdev->config.cayman.sx_max_export_smx_size = 192;
  598. rdev->config.cayman.max_hw_contexts = 8;
  599. rdev->config.cayman.sq_num_cf_insts = 2;
  600. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  601. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  602. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  603. break;
  604. case CHIP_ARUBA:
  605. default:
  606. rdev->config.cayman.max_shader_engines = 1;
  607. rdev->config.cayman.max_pipes_per_simd = 4;
  608. rdev->config.cayman.max_tile_pipes = 2;
  609. if ((rdev->pdev->device == 0x9900) ||
  610. (rdev->pdev->device == 0x9901)) {
  611. rdev->config.cayman.max_simds_per_se = 6;
  612. rdev->config.cayman.max_backends_per_se = 2;
  613. } else if ((rdev->pdev->device == 0x9903) ||
  614. (rdev->pdev->device == 0x9904)) {
  615. rdev->config.cayman.max_simds_per_se = 4;
  616. rdev->config.cayman.max_backends_per_se = 2;
  617. } else if ((rdev->pdev->device == 0x9990) ||
  618. (rdev->pdev->device == 0x9991)) {
  619. rdev->config.cayman.max_simds_per_se = 3;
  620. rdev->config.cayman.max_backends_per_se = 1;
  621. } else {
  622. rdev->config.cayman.max_simds_per_se = 2;
  623. rdev->config.cayman.max_backends_per_se = 1;
  624. }
  625. rdev->config.cayman.max_texture_channel_caches = 2;
  626. rdev->config.cayman.max_gprs = 256;
  627. rdev->config.cayman.max_threads = 256;
  628. rdev->config.cayman.max_gs_threads = 32;
  629. rdev->config.cayman.max_stack_entries = 512;
  630. rdev->config.cayman.sx_num_of_sets = 8;
  631. rdev->config.cayman.sx_max_export_size = 256;
  632. rdev->config.cayman.sx_max_export_pos_size = 64;
  633. rdev->config.cayman.sx_max_export_smx_size = 192;
  634. rdev->config.cayman.max_hw_contexts = 8;
  635. rdev->config.cayman.sq_num_cf_insts = 2;
  636. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  637. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  638. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  639. break;
  640. }
  641. /* Initialize HDP */
  642. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  643. WREG32((0x2c14 + j), 0x00000000);
  644. WREG32((0x2c18 + j), 0x00000000);
  645. WREG32((0x2c1c + j), 0x00000000);
  646. WREG32((0x2c20 + j), 0x00000000);
  647. WREG32((0x2c24 + j), 0x00000000);
  648. }
  649. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  650. evergreen_fix_pci_max_read_req_size(rdev);
  651. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  652. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  653. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  654. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  655. cgts_tcc_disable = 0xffff0000;
  656. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  657. cgts_tcc_disable &= ~(1 << (16 + i));
  658. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  659. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  660. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  661. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  662. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  663. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  664. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  665. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  666. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  667. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  668. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  669. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  670. rdev->config.cayman.backend_disable_mask_per_asic =
  671. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  672. rdev->config.cayman.num_shader_engines);
  673. rdev->config.cayman.backend_map =
  674. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  675. rdev->config.cayman.num_backends_per_se *
  676. rdev->config.cayman.num_shader_engines,
  677. &rdev->config.cayman.backend_disable_mask_per_asic,
  678. rdev->config.cayman.num_shader_engines);
  679. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  680. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  681. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  682. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  683. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  684. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  685. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  686. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  687. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  688. rdev->config.cayman.mem_row_size_in_kb = 4;
  689. /* XXX use MC settings? */
  690. rdev->config.cayman.shader_engine_tile_size = 32;
  691. rdev->config.cayman.num_gpus = 1;
  692. rdev->config.cayman.multi_gpu_tile_size = 64;
  693. //gb_addr_config = 0x02011003
  694. #if 0
  695. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  696. #else
  697. gb_addr_config = 0;
  698. switch (rdev->config.cayman.num_tile_pipes) {
  699. case 1:
  700. default:
  701. gb_addr_config |= NUM_PIPES(0);
  702. break;
  703. case 2:
  704. gb_addr_config |= NUM_PIPES(1);
  705. break;
  706. case 4:
  707. gb_addr_config |= NUM_PIPES(2);
  708. break;
  709. case 8:
  710. gb_addr_config |= NUM_PIPES(3);
  711. break;
  712. }
  713. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  714. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  715. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  716. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  717. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  718. switch (rdev->config.cayman.num_gpus) {
  719. case 1:
  720. default:
  721. gb_addr_config |= NUM_GPUS(0);
  722. break;
  723. case 2:
  724. gb_addr_config |= NUM_GPUS(1);
  725. break;
  726. case 4:
  727. gb_addr_config |= NUM_GPUS(2);
  728. break;
  729. }
  730. switch (rdev->config.cayman.multi_gpu_tile_size) {
  731. case 16:
  732. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  733. break;
  734. case 32:
  735. default:
  736. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  737. break;
  738. case 64:
  739. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  740. break;
  741. case 128:
  742. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  743. break;
  744. }
  745. switch (rdev->config.cayman.mem_row_size_in_kb) {
  746. case 1:
  747. default:
  748. gb_addr_config |= ROW_SIZE(0);
  749. break;
  750. case 2:
  751. gb_addr_config |= ROW_SIZE(1);
  752. break;
  753. case 4:
  754. gb_addr_config |= ROW_SIZE(2);
  755. break;
  756. }
  757. #endif
  758. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  759. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  760. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  761. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  762. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  763. rdev->config.cayman.num_shader_engines = tmp + 1;
  764. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  765. rdev->config.cayman.num_gpus = tmp + 1;
  766. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  767. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  768. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  769. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  770. //gb_backend_map = 0x76541032;
  771. #if 0
  772. gb_backend_map = RREG32(GB_BACKEND_MAP);
  773. #else
  774. gb_backend_map =
  775. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  776. rdev->config.cayman.num_backends_per_se *
  777. rdev->config.cayman.num_shader_engines,
  778. &rdev->config.cayman.backend_disable_mask_per_asic,
  779. rdev->config.cayman.num_shader_engines);
  780. #endif
  781. /* setup tiling info dword. gb_addr_config is not adequate since it does
  782. * not have bank info, so create a custom tiling dword.
  783. * bits 3:0 num_pipes
  784. * bits 7:4 num_banks
  785. * bits 11:8 group_size
  786. * bits 15:12 row_size
  787. */
  788. rdev->config.cayman.tile_config = 0;
  789. switch (rdev->config.cayman.num_tile_pipes) {
  790. case 1:
  791. default:
  792. rdev->config.cayman.tile_config |= (0 << 0);
  793. break;
  794. case 2:
  795. rdev->config.cayman.tile_config |= (1 << 0);
  796. break;
  797. case 4:
  798. rdev->config.cayman.tile_config |= (2 << 0);
  799. break;
  800. case 8:
  801. rdev->config.cayman.tile_config |= (3 << 0);
  802. break;
  803. }
  804. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  805. if (rdev->flags & RADEON_IS_IGP)
  806. rdev->config.evergreen.tile_config |= 1 << 4;
  807. else
  808. rdev->config.cayman.tile_config |=
  809. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  810. rdev->config.cayman.tile_config |=
  811. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  812. rdev->config.cayman.tile_config |=
  813. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  814. rdev->config.cayman.backend_map = gb_backend_map;
  815. WREG32(GB_BACKEND_MAP, gb_backend_map);
  816. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  817. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  818. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  819. /* primary versions */
  820. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  821. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  822. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  823. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  824. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  825. /* user versions */
  826. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  827. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  828. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  829. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  830. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  831. /* reprogram the shader complex */
  832. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  833. for (i = 0; i < 16; i++)
  834. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  835. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  836. /* set HW defaults for 3D engine */
  837. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  838. sx_debug_1 = RREG32(SX_DEBUG_1);
  839. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  840. WREG32(SX_DEBUG_1, sx_debug_1);
  841. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  842. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  843. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  844. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  845. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  846. /* need to be explicitly zero-ed */
  847. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  848. WREG32(SQ_LSTMP_RING_BASE, 0);
  849. WREG32(SQ_HSTMP_RING_BASE, 0);
  850. WREG32(SQ_ESTMP_RING_BASE, 0);
  851. WREG32(SQ_GSTMP_RING_BASE, 0);
  852. WREG32(SQ_VSTMP_RING_BASE, 0);
  853. WREG32(SQ_PSTMP_RING_BASE, 0);
  854. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  855. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  856. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  857. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  858. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  859. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  860. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  861. WREG32(VGT_NUM_INSTANCES, 1);
  862. WREG32(CP_PERFMON_CNTL, 0);
  863. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  864. FETCH_FIFO_HIWATER(0x4) |
  865. DONE_FIFO_HIWATER(0xe0) |
  866. ALU_UPDATE_FIFO_HIWATER(0x8)));
  867. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  868. WREG32(SQ_CONFIG, (VC_ENABLE |
  869. EXPORT_SRC_C |
  870. GFX_PRIO(0) |
  871. CS1_PRIO(0) |
  872. CS2_PRIO(1)));
  873. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  874. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  875. FORCE_EOV_MAX_REZ_CNT(255)));
  876. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  877. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  878. WREG32(VGT_GS_VERTEX_REUSE, 16);
  879. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  880. WREG32(CB_PERF_CTR0_SEL_0, 0);
  881. WREG32(CB_PERF_CTR0_SEL_1, 0);
  882. WREG32(CB_PERF_CTR1_SEL_0, 0);
  883. WREG32(CB_PERF_CTR1_SEL_1, 0);
  884. WREG32(CB_PERF_CTR2_SEL_0, 0);
  885. WREG32(CB_PERF_CTR2_SEL_1, 0);
  886. WREG32(CB_PERF_CTR3_SEL_0, 0);
  887. WREG32(CB_PERF_CTR3_SEL_1, 0);
  888. tmp = RREG32(HDP_MISC_CNTL);
  889. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  890. WREG32(HDP_MISC_CNTL, tmp);
  891. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  892. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  893. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  894. udelay(50);
  895. }
  896. /*
  897. * GART
  898. */
  899. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  900. {
  901. /* flush hdp cache */
  902. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  903. /* bits 0-7 are the VM contexts0-7 */
  904. WREG32(VM_INVALIDATE_REQUEST, 1);
  905. }
  906. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  907. {
  908. int i, r;
  909. if (rdev->gart.robj == NULL) {
  910. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  911. return -EINVAL;
  912. }
  913. r = radeon_gart_table_vram_pin(rdev);
  914. if (r)
  915. return r;
  916. radeon_gart_restore(rdev);
  917. /* Setup TLB control */
  918. WREG32(MC_VM_MX_L1_TLB_CNTL,
  919. (0xA << 7) |
  920. ENABLE_L1_TLB |
  921. ENABLE_L1_FRAGMENT_PROCESSING |
  922. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  923. ENABLE_ADVANCED_DRIVER_MODEL |
  924. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  925. /* Setup L2 cache */
  926. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  927. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  928. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  929. EFFECTIVE_L2_QUEUE_SIZE(7) |
  930. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  931. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  932. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  933. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  934. /* setup context0 */
  935. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  936. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  937. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  938. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  939. (u32)(rdev->dummy_page.addr >> 12));
  940. WREG32(VM_CONTEXT0_CNTL2, 0);
  941. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  942. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  943. WREG32(0x15D4, 0);
  944. WREG32(0x15D8, 0);
  945. WREG32(0x15DC, 0);
  946. /* empty context1-7 */
  947. for (i = 1; i < 8; i++) {
  948. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  949. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
  950. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  951. rdev->gart.table_addr >> 12);
  952. }
  953. /* enable context1-7 */
  954. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  955. (u32)(rdev->dummy_page.addr >> 12));
  956. WREG32(VM_CONTEXT1_CNTL2, 0);
  957. WREG32(VM_CONTEXT1_CNTL, 0);
  958. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  959. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  960. cayman_pcie_gart_tlb_flush(rdev);
  961. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  962. (unsigned)(rdev->mc.gtt_size >> 20),
  963. (unsigned long long)rdev->gart.table_addr);
  964. rdev->gart.ready = true;
  965. return 0;
  966. }
  967. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  968. {
  969. /* Disable all tables */
  970. WREG32(VM_CONTEXT0_CNTL, 0);
  971. WREG32(VM_CONTEXT1_CNTL, 0);
  972. /* Setup TLB control */
  973. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  974. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  975. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  976. /* Setup L2 cache */
  977. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  978. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  979. EFFECTIVE_L2_QUEUE_SIZE(7) |
  980. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  981. WREG32(VM_L2_CNTL2, 0);
  982. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  983. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  984. radeon_gart_table_vram_unpin(rdev);
  985. }
  986. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  987. {
  988. cayman_pcie_gart_disable(rdev);
  989. radeon_gart_table_vram_free(rdev);
  990. radeon_gart_fini(rdev);
  991. }
  992. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  993. int ring, u32 cp_int_cntl)
  994. {
  995. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  996. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  997. WREG32(CP_INT_CNTL, cp_int_cntl);
  998. }
  999. /*
  1000. * CP.
  1001. */
  1002. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1003. struct radeon_fence *fence)
  1004. {
  1005. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1006. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1007. /* flush read cache over gart for this vmid */
  1008. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1009. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1010. radeon_ring_write(ring, 0);
  1011. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1012. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1013. radeon_ring_write(ring, 0xFFFFFFFF);
  1014. radeon_ring_write(ring, 0);
  1015. radeon_ring_write(ring, 10); /* poll interval */
  1016. /* EVENT_WRITE_EOP - flush caches, send int */
  1017. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1018. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1019. radeon_ring_write(ring, addr & 0xffffffff);
  1020. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1021. radeon_ring_write(ring, fence->seq);
  1022. radeon_ring_write(ring, 0);
  1023. }
  1024. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1025. {
  1026. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1027. /* set to DX10/11 mode */
  1028. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1029. radeon_ring_write(ring, 1);
  1030. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1031. radeon_ring_write(ring,
  1032. #ifdef __BIG_ENDIAN
  1033. (2 << 0) |
  1034. #endif
  1035. (ib->gpu_addr & 0xFFFFFFFC));
  1036. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1037. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  1038. /* flush read cache over gart for this vmid */
  1039. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1040. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1041. radeon_ring_write(ring, ib->vm_id);
  1042. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1043. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1044. radeon_ring_write(ring, 0xFFFFFFFF);
  1045. radeon_ring_write(ring, 0);
  1046. radeon_ring_write(ring, 10); /* poll interval */
  1047. }
  1048. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1049. {
  1050. if (enable)
  1051. WREG32(CP_ME_CNTL, 0);
  1052. else {
  1053. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1054. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1055. WREG32(SCRATCH_UMSK, 0);
  1056. }
  1057. }
  1058. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1059. {
  1060. const __be32 *fw_data;
  1061. int i;
  1062. if (!rdev->me_fw || !rdev->pfp_fw)
  1063. return -EINVAL;
  1064. cayman_cp_enable(rdev, false);
  1065. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1066. WREG32(CP_PFP_UCODE_ADDR, 0);
  1067. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1068. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1069. WREG32(CP_PFP_UCODE_ADDR, 0);
  1070. fw_data = (const __be32 *)rdev->me_fw->data;
  1071. WREG32(CP_ME_RAM_WADDR, 0);
  1072. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1073. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1074. WREG32(CP_PFP_UCODE_ADDR, 0);
  1075. WREG32(CP_ME_RAM_WADDR, 0);
  1076. WREG32(CP_ME_RAM_RADDR, 0);
  1077. return 0;
  1078. }
  1079. static int cayman_cp_start(struct radeon_device *rdev)
  1080. {
  1081. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1082. int r, i;
  1083. r = radeon_ring_lock(rdev, ring, 7);
  1084. if (r) {
  1085. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1086. return r;
  1087. }
  1088. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1089. radeon_ring_write(ring, 0x1);
  1090. radeon_ring_write(ring, 0x0);
  1091. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1092. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1093. radeon_ring_write(ring, 0);
  1094. radeon_ring_write(ring, 0);
  1095. radeon_ring_unlock_commit(rdev, ring);
  1096. cayman_cp_enable(rdev, true);
  1097. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1098. if (r) {
  1099. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1100. return r;
  1101. }
  1102. /* setup clear context state */
  1103. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1104. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1105. for (i = 0; i < cayman_default_size; i++)
  1106. radeon_ring_write(ring, cayman_default_state[i]);
  1107. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1108. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1109. /* set clear context state */
  1110. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1111. radeon_ring_write(ring, 0);
  1112. /* SQ_VTX_BASE_VTX_LOC */
  1113. radeon_ring_write(ring, 0xc0026f00);
  1114. radeon_ring_write(ring, 0x00000000);
  1115. radeon_ring_write(ring, 0x00000000);
  1116. radeon_ring_write(ring, 0x00000000);
  1117. /* Clear consts */
  1118. radeon_ring_write(ring, 0xc0036f00);
  1119. radeon_ring_write(ring, 0x00000bc4);
  1120. radeon_ring_write(ring, 0xffffffff);
  1121. radeon_ring_write(ring, 0xffffffff);
  1122. radeon_ring_write(ring, 0xffffffff);
  1123. radeon_ring_write(ring, 0xc0026900);
  1124. radeon_ring_write(ring, 0x00000316);
  1125. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1126. radeon_ring_write(ring, 0x00000010); /* */
  1127. radeon_ring_unlock_commit(rdev, ring);
  1128. /* XXX init other rings */
  1129. return 0;
  1130. }
  1131. static void cayman_cp_fini(struct radeon_device *rdev)
  1132. {
  1133. cayman_cp_enable(rdev, false);
  1134. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1135. }
  1136. int cayman_cp_resume(struct radeon_device *rdev)
  1137. {
  1138. struct radeon_ring *ring;
  1139. u32 tmp;
  1140. u32 rb_bufsz;
  1141. int r;
  1142. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1143. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1144. SOFT_RESET_PA |
  1145. SOFT_RESET_SH |
  1146. SOFT_RESET_VGT |
  1147. SOFT_RESET_SPI |
  1148. SOFT_RESET_SX));
  1149. RREG32(GRBM_SOFT_RESET);
  1150. mdelay(15);
  1151. WREG32(GRBM_SOFT_RESET, 0);
  1152. RREG32(GRBM_SOFT_RESET);
  1153. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1154. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1155. /* Set the write pointer delay */
  1156. WREG32(CP_RB_WPTR_DELAY, 0);
  1157. WREG32(CP_DEBUG, (1 << 27));
  1158. /* ring 0 - compute and gfx */
  1159. /* Set ring buffer size */
  1160. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1161. rb_bufsz = drm_order(ring->ring_size / 8);
  1162. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1163. #ifdef __BIG_ENDIAN
  1164. tmp |= BUF_SWAP_32BIT;
  1165. #endif
  1166. WREG32(CP_RB0_CNTL, tmp);
  1167. /* Initialize the ring buffer's read and write pointers */
  1168. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1169. ring->wptr = 0;
  1170. WREG32(CP_RB0_WPTR, ring->wptr);
  1171. /* set the wb address wether it's enabled or not */
  1172. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1173. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1174. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1175. if (rdev->wb.enabled)
  1176. WREG32(SCRATCH_UMSK, 0xff);
  1177. else {
  1178. tmp |= RB_NO_UPDATE;
  1179. WREG32(SCRATCH_UMSK, 0);
  1180. }
  1181. mdelay(1);
  1182. WREG32(CP_RB0_CNTL, tmp);
  1183. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1184. ring->rptr = RREG32(CP_RB0_RPTR);
  1185. /* ring1 - compute only */
  1186. /* Set ring buffer size */
  1187. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1188. rb_bufsz = drm_order(ring->ring_size / 8);
  1189. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1190. #ifdef __BIG_ENDIAN
  1191. tmp |= BUF_SWAP_32BIT;
  1192. #endif
  1193. WREG32(CP_RB1_CNTL, tmp);
  1194. /* Initialize the ring buffer's read and write pointers */
  1195. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1196. ring->wptr = 0;
  1197. WREG32(CP_RB1_WPTR, ring->wptr);
  1198. /* set the wb address wether it's enabled or not */
  1199. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1200. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1201. mdelay(1);
  1202. WREG32(CP_RB1_CNTL, tmp);
  1203. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1204. ring->rptr = RREG32(CP_RB1_RPTR);
  1205. /* ring2 - compute only */
  1206. /* Set ring buffer size */
  1207. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1208. rb_bufsz = drm_order(ring->ring_size / 8);
  1209. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1210. #ifdef __BIG_ENDIAN
  1211. tmp |= BUF_SWAP_32BIT;
  1212. #endif
  1213. WREG32(CP_RB2_CNTL, tmp);
  1214. /* Initialize the ring buffer's read and write pointers */
  1215. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1216. ring->wptr = 0;
  1217. WREG32(CP_RB2_WPTR, ring->wptr);
  1218. /* set the wb address wether it's enabled or not */
  1219. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1220. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1221. mdelay(1);
  1222. WREG32(CP_RB2_CNTL, tmp);
  1223. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1224. ring->rptr = RREG32(CP_RB2_RPTR);
  1225. /* start the rings */
  1226. cayman_cp_start(rdev);
  1227. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1228. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1229. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1230. /* this only test cp0 */
  1231. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1232. if (r) {
  1233. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1234. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1235. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1236. return r;
  1237. }
  1238. return 0;
  1239. }
  1240. bool cayman_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1241. {
  1242. u32 srbm_status;
  1243. u32 grbm_status;
  1244. u32 grbm_status_se0, grbm_status_se1;
  1245. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1246. int r;
  1247. srbm_status = RREG32(SRBM_STATUS);
  1248. grbm_status = RREG32(GRBM_STATUS);
  1249. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1250. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1251. if (!(grbm_status & GUI_ACTIVE)) {
  1252. r100_gpu_lockup_update(lockup, ring);
  1253. return false;
  1254. }
  1255. /* force CP activities */
  1256. r = radeon_ring_lock(rdev, ring, 2);
  1257. if (!r) {
  1258. /* PACKET2 NOP */
  1259. radeon_ring_write(ring, 0x80000000);
  1260. radeon_ring_write(ring, 0x80000000);
  1261. radeon_ring_unlock_commit(rdev, ring);
  1262. }
  1263. /* XXX deal with CP0,1,2 */
  1264. ring->rptr = RREG32(ring->rptr_reg);
  1265. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  1266. }
  1267. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1268. {
  1269. struct evergreen_mc_save save;
  1270. u32 grbm_reset = 0;
  1271. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1272. return 0;
  1273. dev_info(rdev->dev, "GPU softreset \n");
  1274. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1275. RREG32(GRBM_STATUS));
  1276. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1277. RREG32(GRBM_STATUS_SE0));
  1278. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1279. RREG32(GRBM_STATUS_SE1));
  1280. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1281. RREG32(SRBM_STATUS));
  1282. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1283. RREG32(0x14F8));
  1284. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1285. RREG32(0x14D8));
  1286. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1287. RREG32(0x14FC));
  1288. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1289. RREG32(0x14DC));
  1290. evergreen_mc_stop(rdev, &save);
  1291. if (evergreen_mc_wait_for_idle(rdev)) {
  1292. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1293. }
  1294. /* Disable CP parsing/prefetching */
  1295. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1296. /* reset all the gfx blocks */
  1297. grbm_reset = (SOFT_RESET_CP |
  1298. SOFT_RESET_CB |
  1299. SOFT_RESET_DB |
  1300. SOFT_RESET_GDS |
  1301. SOFT_RESET_PA |
  1302. SOFT_RESET_SC |
  1303. SOFT_RESET_SPI |
  1304. SOFT_RESET_SH |
  1305. SOFT_RESET_SX |
  1306. SOFT_RESET_TC |
  1307. SOFT_RESET_TA |
  1308. SOFT_RESET_VGT |
  1309. SOFT_RESET_IA);
  1310. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1311. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1312. (void)RREG32(GRBM_SOFT_RESET);
  1313. udelay(50);
  1314. WREG32(GRBM_SOFT_RESET, 0);
  1315. (void)RREG32(GRBM_SOFT_RESET);
  1316. /* Wait a little for things to settle down */
  1317. udelay(50);
  1318. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1319. RREG32(GRBM_STATUS));
  1320. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1321. RREG32(GRBM_STATUS_SE0));
  1322. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1323. RREG32(GRBM_STATUS_SE1));
  1324. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1325. RREG32(SRBM_STATUS));
  1326. evergreen_mc_resume(rdev, &save);
  1327. return 0;
  1328. }
  1329. int cayman_asic_reset(struct radeon_device *rdev)
  1330. {
  1331. return cayman_gpu_soft_reset(rdev);
  1332. }
  1333. static int cayman_startup(struct radeon_device *rdev)
  1334. {
  1335. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1336. int r;
  1337. /* enable pcie gen2 link */
  1338. evergreen_pcie_gen2_enable(rdev);
  1339. if (rdev->flags & RADEON_IS_IGP) {
  1340. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1341. r = ni_init_microcode(rdev);
  1342. if (r) {
  1343. DRM_ERROR("Failed to load firmware!\n");
  1344. return r;
  1345. }
  1346. }
  1347. } else {
  1348. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1349. r = ni_init_microcode(rdev);
  1350. if (r) {
  1351. DRM_ERROR("Failed to load firmware!\n");
  1352. return r;
  1353. }
  1354. }
  1355. r = ni_mc_load_microcode(rdev);
  1356. if (r) {
  1357. DRM_ERROR("Failed to load MC firmware!\n");
  1358. return r;
  1359. }
  1360. }
  1361. r = r600_vram_scratch_init(rdev);
  1362. if (r)
  1363. return r;
  1364. evergreen_mc_program(rdev);
  1365. r = cayman_pcie_gart_enable(rdev);
  1366. if (r)
  1367. return r;
  1368. cayman_gpu_init(rdev);
  1369. r = evergreen_blit_init(rdev);
  1370. if (r) {
  1371. r600_blit_fini(rdev);
  1372. rdev->asic->copy.copy = NULL;
  1373. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1374. }
  1375. /* allocate rlc buffers */
  1376. if (rdev->flags & RADEON_IS_IGP) {
  1377. r = si_rlc_init(rdev);
  1378. if (r) {
  1379. DRM_ERROR("Failed to init rlc BOs!\n");
  1380. return r;
  1381. }
  1382. }
  1383. /* allocate wb buffer */
  1384. r = radeon_wb_init(rdev);
  1385. if (r)
  1386. return r;
  1387. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1388. if (r) {
  1389. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1390. return r;
  1391. }
  1392. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1393. if (r) {
  1394. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1395. return r;
  1396. }
  1397. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1398. if (r) {
  1399. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1400. return r;
  1401. }
  1402. /* Enable IRQ */
  1403. r = r600_irq_init(rdev);
  1404. if (r) {
  1405. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1406. radeon_irq_kms_fini(rdev);
  1407. return r;
  1408. }
  1409. evergreen_irq_set(rdev);
  1410. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1411. CP_RB0_RPTR, CP_RB0_WPTR,
  1412. 0, 0xfffff, RADEON_CP_PACKET2);
  1413. if (r)
  1414. return r;
  1415. r = cayman_cp_load_microcode(rdev);
  1416. if (r)
  1417. return r;
  1418. r = cayman_cp_resume(rdev);
  1419. if (r)
  1420. return r;
  1421. r = radeon_ib_pool_start(rdev);
  1422. if (r)
  1423. return r;
  1424. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1425. if (r) {
  1426. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1427. rdev->accel_working = false;
  1428. return r;
  1429. }
  1430. r = radeon_vm_manager_start(rdev);
  1431. if (r)
  1432. return r;
  1433. return 0;
  1434. }
  1435. int cayman_resume(struct radeon_device *rdev)
  1436. {
  1437. int r;
  1438. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1439. * posting will perform necessary task to bring back GPU into good
  1440. * shape.
  1441. */
  1442. /* post card */
  1443. atom_asic_init(rdev->mode_info.atom_context);
  1444. rdev->accel_working = true;
  1445. r = cayman_startup(rdev);
  1446. if (r) {
  1447. DRM_ERROR("cayman startup failed on resume\n");
  1448. rdev->accel_working = false;
  1449. return r;
  1450. }
  1451. return r;
  1452. }
  1453. int cayman_suspend(struct radeon_device *rdev)
  1454. {
  1455. /* FIXME: we should wait for ring to be empty */
  1456. radeon_ib_pool_suspend(rdev);
  1457. radeon_vm_manager_suspend(rdev);
  1458. r600_blit_suspend(rdev);
  1459. cayman_cp_enable(rdev, false);
  1460. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1461. evergreen_irq_suspend(rdev);
  1462. radeon_wb_disable(rdev);
  1463. cayman_pcie_gart_disable(rdev);
  1464. return 0;
  1465. }
  1466. /* Plan is to move initialization in that function and use
  1467. * helper function so that radeon_device_init pretty much
  1468. * do nothing more than calling asic specific function. This
  1469. * should also allow to remove a bunch of callback function
  1470. * like vram_info.
  1471. */
  1472. int cayman_init(struct radeon_device *rdev)
  1473. {
  1474. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1475. int r;
  1476. /* This don't do much */
  1477. r = radeon_gem_init(rdev);
  1478. if (r)
  1479. return r;
  1480. /* Read BIOS */
  1481. if (!radeon_get_bios(rdev)) {
  1482. if (ASIC_IS_AVIVO(rdev))
  1483. return -EINVAL;
  1484. }
  1485. /* Must be an ATOMBIOS */
  1486. if (!rdev->is_atom_bios) {
  1487. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1488. return -EINVAL;
  1489. }
  1490. r = radeon_atombios_init(rdev);
  1491. if (r)
  1492. return r;
  1493. /* Post card if necessary */
  1494. if (!radeon_card_posted(rdev)) {
  1495. if (!rdev->bios) {
  1496. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1497. return -EINVAL;
  1498. }
  1499. DRM_INFO("GPU not posted. posting now...\n");
  1500. atom_asic_init(rdev->mode_info.atom_context);
  1501. }
  1502. /* Initialize scratch registers */
  1503. r600_scratch_init(rdev);
  1504. /* Initialize surface registers */
  1505. radeon_surface_init(rdev);
  1506. /* Initialize clocks */
  1507. radeon_get_clock_info(rdev->ddev);
  1508. /* Fence driver */
  1509. r = radeon_fence_driver_init(rdev);
  1510. if (r)
  1511. return r;
  1512. /* initialize memory controller */
  1513. r = evergreen_mc_init(rdev);
  1514. if (r)
  1515. return r;
  1516. /* Memory manager */
  1517. r = radeon_bo_init(rdev);
  1518. if (r)
  1519. return r;
  1520. r = radeon_irq_kms_init(rdev);
  1521. if (r)
  1522. return r;
  1523. ring->ring_obj = NULL;
  1524. r600_ring_init(rdev, ring, 1024 * 1024);
  1525. rdev->ih.ring_obj = NULL;
  1526. r600_ih_ring_init(rdev, 64 * 1024);
  1527. r = r600_pcie_gart_init(rdev);
  1528. if (r)
  1529. return r;
  1530. r = radeon_ib_pool_init(rdev);
  1531. rdev->accel_working = true;
  1532. if (r) {
  1533. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1534. rdev->accel_working = false;
  1535. }
  1536. r = radeon_vm_manager_init(rdev);
  1537. if (r) {
  1538. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1539. }
  1540. r = cayman_startup(rdev);
  1541. if (r) {
  1542. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1543. cayman_cp_fini(rdev);
  1544. r600_irq_fini(rdev);
  1545. if (rdev->flags & RADEON_IS_IGP)
  1546. si_rlc_fini(rdev);
  1547. radeon_wb_fini(rdev);
  1548. r100_ib_fini(rdev);
  1549. radeon_vm_manager_fini(rdev);
  1550. radeon_irq_kms_fini(rdev);
  1551. cayman_pcie_gart_fini(rdev);
  1552. rdev->accel_working = false;
  1553. }
  1554. /* Don't start up if the MC ucode is missing.
  1555. * The default clocks and voltages before the MC ucode
  1556. * is loaded are not suffient for advanced operations.
  1557. *
  1558. * We can skip this check for TN, because there is no MC
  1559. * ucode.
  1560. */
  1561. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1562. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1563. return -EINVAL;
  1564. }
  1565. return 0;
  1566. }
  1567. void cayman_fini(struct radeon_device *rdev)
  1568. {
  1569. r600_blit_fini(rdev);
  1570. cayman_cp_fini(rdev);
  1571. r600_irq_fini(rdev);
  1572. if (rdev->flags & RADEON_IS_IGP)
  1573. si_rlc_fini(rdev);
  1574. radeon_wb_fini(rdev);
  1575. radeon_vm_manager_fini(rdev);
  1576. r100_ib_fini(rdev);
  1577. radeon_irq_kms_fini(rdev);
  1578. cayman_pcie_gart_fini(rdev);
  1579. r600_vram_scratch_fini(rdev);
  1580. radeon_gem_fini(rdev);
  1581. radeon_semaphore_driver_fini(rdev);
  1582. radeon_fence_driver_fini(rdev);
  1583. radeon_bo_fini(rdev);
  1584. radeon_atombios_fini(rdev);
  1585. kfree(rdev->bios);
  1586. rdev->bios = NULL;
  1587. }
  1588. /*
  1589. * vm
  1590. */
  1591. int cayman_vm_init(struct radeon_device *rdev)
  1592. {
  1593. /* number of VMs */
  1594. rdev->vm_manager.nvm = 8;
  1595. /* base offset of vram pages */
  1596. if (rdev->flags & RADEON_IS_IGP) {
  1597. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1598. tmp <<= 22;
  1599. rdev->vm_manager.vram_base_offset = tmp;
  1600. } else
  1601. rdev->vm_manager.vram_base_offset = 0;
  1602. return 0;
  1603. }
  1604. void cayman_vm_fini(struct radeon_device *rdev)
  1605. {
  1606. }
  1607. int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  1608. {
  1609. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (id << 2), 0);
  1610. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (id << 2), vm->last_pfn);
  1611. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  1612. /* flush hdp cache */
  1613. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1614. /* bits 0-7 are the VM contexts0-7 */
  1615. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  1616. return 0;
  1617. }
  1618. void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  1619. {
  1620. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0);
  1621. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0);
  1622. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  1623. /* flush hdp cache */
  1624. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1625. /* bits 0-7 are the VM contexts0-7 */
  1626. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1627. }
  1628. void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  1629. {
  1630. if (vm->id == -1)
  1631. return;
  1632. /* flush hdp cache */
  1633. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1634. /* bits 0-7 are the VM contexts0-7 */
  1635. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1636. }
  1637. #define R600_PTE_VALID (1 << 0)
  1638. #define R600_PTE_SYSTEM (1 << 1)
  1639. #define R600_PTE_SNOOPED (1 << 2)
  1640. #define R600_PTE_READABLE (1 << 5)
  1641. #define R600_PTE_WRITEABLE (1 << 6)
  1642. uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
  1643. struct radeon_vm *vm,
  1644. uint32_t flags)
  1645. {
  1646. uint32_t r600_flags = 0;
  1647. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
  1648. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1649. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1650. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1651. r600_flags |= R600_PTE_SYSTEM;
  1652. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1653. }
  1654. return r600_flags;
  1655. }
  1656. void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
  1657. unsigned pfn, uint64_t addr, uint32_t flags)
  1658. {
  1659. void __iomem *ptr = (void *)vm->pt;
  1660. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  1661. addr |= flags;
  1662. writeq(addr, ptr + (pfn * 8));
  1663. }