evergreen_cs.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_attrib[12];
  53. u32 cb_color_cmask_slice[8];/* unused */
  54. u32 cb_color_fmask_slice[8];/* unused */
  55. u32 cb_target_mask;
  56. u32 cb_shader_mask; /* unused */
  57. u32 vgt_strmout_config;
  58. u32 vgt_strmout_buffer_config;
  59. struct radeon_bo *vgt_strmout_bo[4];
  60. u32 vgt_strmout_bo_offset[4];
  61. u32 vgt_strmout_size[4];
  62. u32 db_depth_control;
  63. u32 db_depth_view;
  64. u32 db_depth_slice;
  65. u32 db_depth_size;
  66. u32 db_z_info;
  67. u32 db_z_read_offset;
  68. u32 db_z_write_offset;
  69. struct radeon_bo *db_z_read_bo;
  70. struct radeon_bo *db_z_write_bo;
  71. u32 db_s_info;
  72. u32 db_s_read_offset;
  73. u32 db_s_write_offset;
  74. struct radeon_bo *db_s_read_bo;
  75. struct radeon_bo *db_s_write_bo;
  76. bool sx_misc_kill_all_prims;
  77. bool cb_dirty;
  78. bool db_dirty;
  79. bool streamout_dirty;
  80. u32 htile_offset;
  81. u32 htile_surface;
  82. struct radeon_bo *htile_bo;
  83. };
  84. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  85. {
  86. if (tiling_flags & RADEON_TILING_MACRO)
  87. return ARRAY_2D_TILED_THIN1;
  88. else if (tiling_flags & RADEON_TILING_MICRO)
  89. return ARRAY_1D_TILED_THIN1;
  90. else
  91. return ARRAY_LINEAR_GENERAL;
  92. }
  93. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  94. {
  95. switch (nbanks) {
  96. case 2:
  97. return ADDR_SURF_2_BANK;
  98. case 4:
  99. return ADDR_SURF_4_BANK;
  100. case 8:
  101. default:
  102. return ADDR_SURF_8_BANK;
  103. case 16:
  104. return ADDR_SURF_16_BANK;
  105. }
  106. }
  107. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  108. {
  109. int i;
  110. for (i = 0; i < 8; i++) {
  111. track->cb_color_fmask_bo[i] = NULL;
  112. track->cb_color_cmask_bo[i] = NULL;
  113. track->cb_color_cmask_slice[i] = 0;
  114. track->cb_color_fmask_slice[i] = 0;
  115. }
  116. for (i = 0; i < 12; i++) {
  117. track->cb_color_bo[i] = NULL;
  118. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  119. track->cb_color_info[i] = 0;
  120. track->cb_color_view[i] = 0xFFFFFFFF;
  121. track->cb_color_pitch[i] = 0;
  122. track->cb_color_slice[i] = 0;
  123. }
  124. track->cb_target_mask = 0xFFFFFFFF;
  125. track->cb_shader_mask = 0xFFFFFFFF;
  126. track->cb_dirty = true;
  127. track->db_depth_view = 0xFFFFC000;
  128. track->db_depth_size = 0xFFFFFFFF;
  129. track->db_depth_control = 0xFFFFFFFF;
  130. track->db_z_info = 0xFFFFFFFF;
  131. track->db_z_read_offset = 0xFFFFFFFF;
  132. track->db_z_write_offset = 0xFFFFFFFF;
  133. track->db_z_read_bo = NULL;
  134. track->db_z_write_bo = NULL;
  135. track->db_s_info = 0xFFFFFFFF;
  136. track->db_s_read_offset = 0xFFFFFFFF;
  137. track->db_s_write_offset = 0xFFFFFFFF;
  138. track->db_s_read_bo = NULL;
  139. track->db_s_write_bo = NULL;
  140. track->db_dirty = true;
  141. track->htile_bo = NULL;
  142. track->htile_offset = 0xFFFFFFFF;
  143. track->htile_surface = 0;
  144. for (i = 0; i < 4; i++) {
  145. track->vgt_strmout_size[i] = 0;
  146. track->vgt_strmout_bo[i] = NULL;
  147. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  148. }
  149. track->streamout_dirty = true;
  150. track->sx_misc_kill_all_prims = false;
  151. }
  152. struct eg_surface {
  153. /* value gathered from cs */
  154. unsigned nbx;
  155. unsigned nby;
  156. unsigned format;
  157. unsigned mode;
  158. unsigned nbanks;
  159. unsigned bankw;
  160. unsigned bankh;
  161. unsigned tsplit;
  162. unsigned mtilea;
  163. unsigned nsamples;
  164. /* output value */
  165. unsigned bpe;
  166. unsigned layer_size;
  167. unsigned palign;
  168. unsigned halign;
  169. unsigned long base_align;
  170. };
  171. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  172. struct eg_surface *surf,
  173. const char *prefix)
  174. {
  175. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  176. surf->base_align = surf->bpe;
  177. surf->palign = 1;
  178. surf->halign = 1;
  179. return 0;
  180. }
  181. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  182. struct eg_surface *surf,
  183. const char *prefix)
  184. {
  185. struct evergreen_cs_track *track = p->track;
  186. unsigned palign;
  187. palign = MAX(64, track->group_size / surf->bpe);
  188. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  189. surf->base_align = track->group_size;
  190. surf->palign = palign;
  191. surf->halign = 1;
  192. if (surf->nbx & (palign - 1)) {
  193. if (prefix) {
  194. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  195. __func__, __LINE__, prefix, surf->nbx, palign);
  196. }
  197. return -EINVAL;
  198. }
  199. return 0;
  200. }
  201. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  202. struct eg_surface *surf,
  203. const char *prefix)
  204. {
  205. struct evergreen_cs_track *track = p->track;
  206. unsigned palign;
  207. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  208. palign = MAX(8, palign);
  209. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  210. surf->base_align = track->group_size;
  211. surf->palign = palign;
  212. surf->halign = 8;
  213. if ((surf->nbx & (palign - 1))) {
  214. if (prefix) {
  215. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  216. __func__, __LINE__, prefix, surf->nbx, palign,
  217. track->group_size, surf->bpe, surf->nsamples);
  218. }
  219. return -EINVAL;
  220. }
  221. if ((surf->nby & (8 - 1))) {
  222. if (prefix) {
  223. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  224. __func__, __LINE__, prefix, surf->nby);
  225. }
  226. return -EINVAL;
  227. }
  228. return 0;
  229. }
  230. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  231. struct eg_surface *surf,
  232. const char *prefix)
  233. {
  234. struct evergreen_cs_track *track = p->track;
  235. unsigned palign, halign, tileb, slice_pt;
  236. tileb = 64 * surf->bpe * surf->nsamples;
  237. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  238. palign = MAX(8, palign);
  239. slice_pt = 1;
  240. if (tileb > surf->tsplit) {
  241. slice_pt = tileb / surf->tsplit;
  242. }
  243. tileb = tileb / slice_pt;
  244. /* macro tile width & height */
  245. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  246. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  247. surf->layer_size = surf->nbx * surf->nby * surf->bpe * slice_pt;
  248. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  249. surf->palign = palign;
  250. surf->halign = halign;
  251. if ((surf->nbx & (palign - 1))) {
  252. if (prefix) {
  253. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  254. __func__, __LINE__, prefix, surf->nbx, palign);
  255. }
  256. return -EINVAL;
  257. }
  258. if ((surf->nby & (halign - 1))) {
  259. if (prefix) {
  260. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  261. __func__, __LINE__, prefix, surf->nby, halign);
  262. }
  263. return -EINVAL;
  264. }
  265. return 0;
  266. }
  267. static int evergreen_surface_check(struct radeon_cs_parser *p,
  268. struct eg_surface *surf,
  269. const char *prefix)
  270. {
  271. /* some common value computed here */
  272. surf->bpe = r600_fmt_get_blocksize(surf->format);
  273. switch (surf->mode) {
  274. case ARRAY_LINEAR_GENERAL:
  275. return evergreen_surface_check_linear(p, surf, prefix);
  276. case ARRAY_LINEAR_ALIGNED:
  277. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  278. case ARRAY_1D_TILED_THIN1:
  279. return evergreen_surface_check_1d(p, surf, prefix);
  280. case ARRAY_2D_TILED_THIN1:
  281. return evergreen_surface_check_2d(p, surf, prefix);
  282. default:
  283. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  284. __func__, __LINE__, prefix, surf->mode);
  285. return -EINVAL;
  286. }
  287. return -EINVAL;
  288. }
  289. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  290. struct eg_surface *surf,
  291. const char *prefix)
  292. {
  293. switch (surf->mode) {
  294. case ARRAY_2D_TILED_THIN1:
  295. break;
  296. case ARRAY_LINEAR_GENERAL:
  297. case ARRAY_LINEAR_ALIGNED:
  298. case ARRAY_1D_TILED_THIN1:
  299. return 0;
  300. default:
  301. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  302. __func__, __LINE__, prefix, surf->mode);
  303. return -EINVAL;
  304. }
  305. switch (surf->nbanks) {
  306. case 0: surf->nbanks = 2; break;
  307. case 1: surf->nbanks = 4; break;
  308. case 2: surf->nbanks = 8; break;
  309. case 3: surf->nbanks = 16; break;
  310. default:
  311. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  312. __func__, __LINE__, prefix, surf->nbanks);
  313. return -EINVAL;
  314. }
  315. switch (surf->bankw) {
  316. case 0: surf->bankw = 1; break;
  317. case 1: surf->bankw = 2; break;
  318. case 2: surf->bankw = 4; break;
  319. case 3: surf->bankw = 8; break;
  320. default:
  321. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  322. __func__, __LINE__, prefix, surf->bankw);
  323. return -EINVAL;
  324. }
  325. switch (surf->bankh) {
  326. case 0: surf->bankh = 1; break;
  327. case 1: surf->bankh = 2; break;
  328. case 2: surf->bankh = 4; break;
  329. case 3: surf->bankh = 8; break;
  330. default:
  331. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  332. __func__, __LINE__, prefix, surf->bankh);
  333. return -EINVAL;
  334. }
  335. switch (surf->mtilea) {
  336. case 0: surf->mtilea = 1; break;
  337. case 1: surf->mtilea = 2; break;
  338. case 2: surf->mtilea = 4; break;
  339. case 3: surf->mtilea = 8; break;
  340. default:
  341. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  342. __func__, __LINE__, prefix, surf->mtilea);
  343. return -EINVAL;
  344. }
  345. switch (surf->tsplit) {
  346. case 0: surf->tsplit = 64; break;
  347. case 1: surf->tsplit = 128; break;
  348. case 2: surf->tsplit = 256; break;
  349. case 3: surf->tsplit = 512; break;
  350. case 4: surf->tsplit = 1024; break;
  351. case 5: surf->tsplit = 2048; break;
  352. case 6: surf->tsplit = 4096; break;
  353. default:
  354. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  355. __func__, __LINE__, prefix, surf->tsplit);
  356. return -EINVAL;
  357. }
  358. return 0;
  359. }
  360. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  361. {
  362. struct evergreen_cs_track *track = p->track;
  363. struct eg_surface surf;
  364. unsigned pitch, slice, mslice;
  365. unsigned long offset;
  366. int r;
  367. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  368. pitch = track->cb_color_pitch[id];
  369. slice = track->cb_color_slice[id];
  370. surf.nbx = (pitch + 1) * 8;
  371. surf.nby = ((slice + 1) * 64) / surf.nbx;
  372. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  373. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  374. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  375. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  376. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  377. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  378. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  379. surf.nsamples = 1;
  380. if (!r600_fmt_is_valid_color(surf.format)) {
  381. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  382. __func__, __LINE__, surf.format,
  383. id, track->cb_color_info[id]);
  384. return -EINVAL;
  385. }
  386. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  387. if (r) {
  388. return r;
  389. }
  390. r = evergreen_surface_check(p, &surf, "cb");
  391. if (r) {
  392. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  393. __func__, __LINE__, id, track->cb_color_pitch[id],
  394. track->cb_color_slice[id], track->cb_color_attrib[id],
  395. track->cb_color_info[id]);
  396. return r;
  397. }
  398. offset = track->cb_color_bo_offset[id] << 8;
  399. if (offset & (surf.base_align - 1)) {
  400. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  401. __func__, __LINE__, id, offset, surf.base_align);
  402. return -EINVAL;
  403. }
  404. offset += surf.layer_size * mslice;
  405. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  406. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  407. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  408. __func__, __LINE__, id, surf.layer_size,
  409. track->cb_color_bo_offset[id] << 8, mslice,
  410. radeon_bo_size(track->cb_color_bo[id]), slice);
  411. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  412. __func__, __LINE__, surf.nbx, surf.nby,
  413. surf.mode, surf.bpe, surf.nsamples,
  414. surf.bankw, surf.bankh,
  415. surf.tsplit, surf.mtilea);
  416. return -EINVAL;
  417. }
  418. return 0;
  419. }
  420. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  421. unsigned nbx, unsigned nby)
  422. {
  423. struct evergreen_cs_track *track = p->track;
  424. unsigned long size;
  425. if (track->htile_bo == NULL) {
  426. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  427. __func__, __LINE__, track->db_z_info);
  428. return -EINVAL;
  429. }
  430. if (G_028ABC_LINEAR(track->htile_surface)) {
  431. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  432. nbx = round_up(nbx, 16 * 8);
  433. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  434. nby = round_up(nby, track->npipes * 8);
  435. } else {
  436. switch (track->npipes) {
  437. case 8:
  438. nbx = round_up(nbx, 64 * 8);
  439. nby = round_up(nby, 64 * 8);
  440. break;
  441. case 4:
  442. nbx = round_up(nbx, 64 * 8);
  443. nby = round_up(nby, 32 * 8);
  444. break;
  445. case 2:
  446. nbx = round_up(nbx, 32 * 8);
  447. nby = round_up(nby, 32 * 8);
  448. break;
  449. case 1:
  450. nbx = round_up(nbx, 32 * 8);
  451. nby = round_up(nby, 16 * 8);
  452. break;
  453. default:
  454. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  455. __func__, __LINE__, track->npipes);
  456. return -EINVAL;
  457. }
  458. }
  459. /* compute number of htile */
  460. nbx = nbx / 8;
  461. nby = nby / 8;
  462. size = nbx * nby * 4;
  463. size += track->htile_offset;
  464. if (size > radeon_bo_size(track->htile_bo)) {
  465. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  466. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  467. size, nbx, nby);
  468. return -EINVAL;
  469. }
  470. return 0;
  471. }
  472. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  473. {
  474. struct evergreen_cs_track *track = p->track;
  475. struct eg_surface surf;
  476. unsigned pitch, slice, mslice;
  477. unsigned long offset;
  478. int r;
  479. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  480. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  481. slice = track->db_depth_slice;
  482. surf.nbx = (pitch + 1) * 8;
  483. surf.nby = ((slice + 1) * 64) / surf.nbx;
  484. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  485. surf.format = G_028044_FORMAT(track->db_s_info);
  486. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  487. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  488. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  489. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  490. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  491. surf.nsamples = 1;
  492. if (surf.format != 1) {
  493. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  494. __func__, __LINE__, surf.format);
  495. return -EINVAL;
  496. }
  497. /* replace by color format so we can use same code */
  498. surf.format = V_028C70_COLOR_8;
  499. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  500. if (r) {
  501. return r;
  502. }
  503. r = evergreen_surface_check(p, &surf, NULL);
  504. if (r) {
  505. /* old userspace doesn't compute proper depth/stencil alignment
  506. * check that alignment against a bigger byte per elements and
  507. * only report if that alignment is wrong too.
  508. */
  509. surf.format = V_028C70_COLOR_8_8_8_8;
  510. r = evergreen_surface_check(p, &surf, "stencil");
  511. if (r) {
  512. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  513. __func__, __LINE__, track->db_depth_size,
  514. track->db_depth_slice, track->db_s_info, track->db_z_info);
  515. }
  516. return r;
  517. }
  518. offset = track->db_s_read_offset << 8;
  519. if (offset & (surf.base_align - 1)) {
  520. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  521. __func__, __LINE__, offset, surf.base_align);
  522. return -EINVAL;
  523. }
  524. offset += surf.layer_size * mslice;
  525. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  526. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  527. "offset %ld, max layer %d, bo size %ld)\n",
  528. __func__, __LINE__, surf.layer_size,
  529. (unsigned long)track->db_s_read_offset << 8, mslice,
  530. radeon_bo_size(track->db_s_read_bo));
  531. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  532. __func__, __LINE__, track->db_depth_size,
  533. track->db_depth_slice, track->db_s_info, track->db_z_info);
  534. return -EINVAL;
  535. }
  536. offset = track->db_s_write_offset << 8;
  537. if (offset & (surf.base_align - 1)) {
  538. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  539. __func__, __LINE__, offset, surf.base_align);
  540. return -EINVAL;
  541. }
  542. offset += surf.layer_size * mslice;
  543. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  544. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  545. "offset %ld, max layer %d, bo size %ld)\n",
  546. __func__, __LINE__, surf.layer_size,
  547. (unsigned long)track->db_s_write_offset << 8, mslice,
  548. radeon_bo_size(track->db_s_write_bo));
  549. return -EINVAL;
  550. }
  551. /* hyperz */
  552. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  553. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  554. if (r) {
  555. return r;
  556. }
  557. }
  558. return 0;
  559. }
  560. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  561. {
  562. struct evergreen_cs_track *track = p->track;
  563. struct eg_surface surf;
  564. unsigned pitch, slice, mslice;
  565. unsigned long offset;
  566. int r;
  567. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  568. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  569. slice = track->db_depth_slice;
  570. surf.nbx = (pitch + 1) * 8;
  571. surf.nby = ((slice + 1) * 64) / surf.nbx;
  572. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  573. surf.format = G_028040_FORMAT(track->db_z_info);
  574. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  575. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  576. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  577. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  578. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  579. surf.nsamples = 1;
  580. switch (surf.format) {
  581. case V_028040_Z_16:
  582. surf.format = V_028C70_COLOR_16;
  583. break;
  584. case V_028040_Z_24:
  585. case V_028040_Z_32_FLOAT:
  586. surf.format = V_028C70_COLOR_8_8_8_8;
  587. break;
  588. default:
  589. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  590. __func__, __LINE__, surf.format);
  591. return -EINVAL;
  592. }
  593. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  594. if (r) {
  595. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  596. __func__, __LINE__, track->db_depth_size,
  597. track->db_depth_slice, track->db_z_info);
  598. return r;
  599. }
  600. r = evergreen_surface_check(p, &surf, "depth");
  601. if (r) {
  602. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  603. __func__, __LINE__, track->db_depth_size,
  604. track->db_depth_slice, track->db_z_info);
  605. return r;
  606. }
  607. offset = track->db_z_read_offset << 8;
  608. if (offset & (surf.base_align - 1)) {
  609. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  610. __func__, __LINE__, offset, surf.base_align);
  611. return -EINVAL;
  612. }
  613. offset += surf.layer_size * mslice;
  614. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  615. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  616. "offset %ld, max layer %d, bo size %ld)\n",
  617. __func__, __LINE__, surf.layer_size,
  618. (unsigned long)track->db_z_read_offset << 8, mslice,
  619. radeon_bo_size(track->db_z_read_bo));
  620. return -EINVAL;
  621. }
  622. offset = track->db_z_write_offset << 8;
  623. if (offset & (surf.base_align - 1)) {
  624. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  625. __func__, __LINE__, offset, surf.base_align);
  626. return -EINVAL;
  627. }
  628. offset += surf.layer_size * mslice;
  629. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  630. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  631. "offset %ld, max layer %d, bo size %ld)\n",
  632. __func__, __LINE__, surf.layer_size,
  633. (unsigned long)track->db_z_write_offset << 8, mslice,
  634. radeon_bo_size(track->db_z_write_bo));
  635. return -EINVAL;
  636. }
  637. /* hyperz */
  638. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  639. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  640. if (r) {
  641. return r;
  642. }
  643. }
  644. return 0;
  645. }
  646. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  647. struct radeon_bo *texture,
  648. struct radeon_bo *mipmap,
  649. unsigned idx)
  650. {
  651. struct eg_surface surf;
  652. unsigned long toffset, moffset;
  653. unsigned dim, llevel, mslice, width, height, depth, i;
  654. u32 texdw[8];
  655. int r;
  656. texdw[0] = radeon_get_ib_value(p, idx + 0);
  657. texdw[1] = radeon_get_ib_value(p, idx + 1);
  658. texdw[2] = radeon_get_ib_value(p, idx + 2);
  659. texdw[3] = radeon_get_ib_value(p, idx + 3);
  660. texdw[4] = radeon_get_ib_value(p, idx + 4);
  661. texdw[5] = radeon_get_ib_value(p, idx + 5);
  662. texdw[6] = radeon_get_ib_value(p, idx + 6);
  663. texdw[7] = radeon_get_ib_value(p, idx + 7);
  664. dim = G_030000_DIM(texdw[0]);
  665. llevel = G_030014_LAST_LEVEL(texdw[5]);
  666. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  667. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  668. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  669. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  670. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  671. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  672. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  673. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  674. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  675. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  676. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  677. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  678. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  679. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  680. surf.nsamples = 1;
  681. toffset = texdw[2] << 8;
  682. moffset = texdw[3] << 8;
  683. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  684. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  685. __func__, __LINE__, surf.format);
  686. return -EINVAL;
  687. }
  688. switch (dim) {
  689. case V_030000_SQ_TEX_DIM_1D:
  690. case V_030000_SQ_TEX_DIM_2D:
  691. case V_030000_SQ_TEX_DIM_CUBEMAP:
  692. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  693. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  694. depth = 1;
  695. case V_030000_SQ_TEX_DIM_3D:
  696. break;
  697. default:
  698. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  699. __func__, __LINE__, dim);
  700. return -EINVAL;
  701. }
  702. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  703. if (r) {
  704. return r;
  705. }
  706. /* align height */
  707. evergreen_surface_check(p, &surf, NULL);
  708. surf.nby = ALIGN(surf.nby, surf.halign);
  709. r = evergreen_surface_check(p, &surf, "texture");
  710. if (r) {
  711. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  712. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  713. texdw[5], texdw[6], texdw[7]);
  714. return r;
  715. }
  716. /* check texture size */
  717. if (toffset & (surf.base_align - 1)) {
  718. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  719. __func__, __LINE__, toffset, surf.base_align);
  720. return -EINVAL;
  721. }
  722. if (moffset & (surf.base_align - 1)) {
  723. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  724. __func__, __LINE__, moffset, surf.base_align);
  725. return -EINVAL;
  726. }
  727. if (dim == SQ_TEX_DIM_3D) {
  728. toffset += surf.layer_size * depth;
  729. } else {
  730. toffset += surf.layer_size * mslice;
  731. }
  732. if (toffset > radeon_bo_size(texture)) {
  733. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  734. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  735. __func__, __LINE__, surf.layer_size,
  736. (unsigned long)texdw[2] << 8, mslice,
  737. depth, radeon_bo_size(texture),
  738. surf.nbx, surf.nby);
  739. return -EINVAL;
  740. }
  741. /* check mipmap size */
  742. for (i = 1; i <= llevel; i++) {
  743. unsigned w, h, d;
  744. w = r600_mip_minify(width, i);
  745. h = r600_mip_minify(height, i);
  746. d = r600_mip_minify(depth, i);
  747. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  748. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  749. switch (surf.mode) {
  750. case ARRAY_2D_TILED_THIN1:
  751. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  752. surf.mode = ARRAY_1D_TILED_THIN1;
  753. }
  754. /* recompute alignment */
  755. evergreen_surface_check(p, &surf, NULL);
  756. break;
  757. case ARRAY_LINEAR_GENERAL:
  758. case ARRAY_LINEAR_ALIGNED:
  759. case ARRAY_1D_TILED_THIN1:
  760. break;
  761. default:
  762. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  763. __func__, __LINE__, surf.mode);
  764. return -EINVAL;
  765. }
  766. surf.nbx = ALIGN(surf.nbx, surf.palign);
  767. surf.nby = ALIGN(surf.nby, surf.halign);
  768. r = evergreen_surface_check(p, &surf, "mipmap");
  769. if (r) {
  770. return r;
  771. }
  772. if (dim == SQ_TEX_DIM_3D) {
  773. moffset += surf.layer_size * d;
  774. } else {
  775. moffset += surf.layer_size * mslice;
  776. }
  777. if (moffset > radeon_bo_size(mipmap)) {
  778. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  779. "offset %ld, coffset %ld, max layer %d, depth %d, "
  780. "bo size %ld) level0 (%d %d %d)\n",
  781. __func__, __LINE__, i, surf.layer_size,
  782. (unsigned long)texdw[3] << 8, moffset, mslice,
  783. d, radeon_bo_size(mipmap),
  784. width, height, depth);
  785. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  786. __func__, __LINE__, surf.nbx, surf.nby,
  787. surf.mode, surf.bpe, surf.nsamples,
  788. surf.bankw, surf.bankh,
  789. surf.tsplit, surf.mtilea);
  790. return -EINVAL;
  791. }
  792. }
  793. return 0;
  794. }
  795. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  796. {
  797. struct evergreen_cs_track *track = p->track;
  798. unsigned tmp, i;
  799. int r;
  800. unsigned buffer_mask = 0;
  801. /* check streamout */
  802. if (track->streamout_dirty && track->vgt_strmout_config) {
  803. for (i = 0; i < 4; i++) {
  804. if (track->vgt_strmout_config & (1 << i)) {
  805. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  806. }
  807. }
  808. for (i = 0; i < 4; i++) {
  809. if (buffer_mask & (1 << i)) {
  810. if (track->vgt_strmout_bo[i]) {
  811. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  812. (u64)track->vgt_strmout_size[i];
  813. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  814. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  815. i, offset,
  816. radeon_bo_size(track->vgt_strmout_bo[i]));
  817. return -EINVAL;
  818. }
  819. } else {
  820. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  821. return -EINVAL;
  822. }
  823. }
  824. }
  825. track->streamout_dirty = false;
  826. }
  827. if (track->sx_misc_kill_all_prims)
  828. return 0;
  829. /* check that we have a cb for each enabled target
  830. */
  831. if (track->cb_dirty) {
  832. tmp = track->cb_target_mask;
  833. for (i = 0; i < 8; i++) {
  834. if ((tmp >> (i * 4)) & 0xF) {
  835. /* at least one component is enabled */
  836. if (track->cb_color_bo[i] == NULL) {
  837. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  838. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  839. return -EINVAL;
  840. }
  841. /* check cb */
  842. r = evergreen_cs_track_validate_cb(p, i);
  843. if (r) {
  844. return r;
  845. }
  846. }
  847. }
  848. track->cb_dirty = false;
  849. }
  850. if (track->db_dirty) {
  851. /* Check stencil buffer */
  852. if (G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  853. r = evergreen_cs_track_validate_stencil(p);
  854. if (r)
  855. return r;
  856. }
  857. /* Check depth buffer */
  858. if (G_028800_Z_ENABLE(track->db_depth_control)) {
  859. r = evergreen_cs_track_validate_depth(p);
  860. if (r)
  861. return r;
  862. }
  863. track->db_dirty = false;
  864. }
  865. return 0;
  866. }
  867. /**
  868. * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
  869. * @parser: parser structure holding parsing context.
  870. * @pkt: where to store packet informations
  871. *
  872. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  873. * if packet is bigger than remaining ib size. or if packets is unknown.
  874. **/
  875. int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
  876. struct radeon_cs_packet *pkt,
  877. unsigned idx)
  878. {
  879. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  880. uint32_t header;
  881. if (idx >= ib_chunk->length_dw) {
  882. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  883. idx, ib_chunk->length_dw);
  884. return -EINVAL;
  885. }
  886. header = radeon_get_ib_value(p, idx);
  887. pkt->idx = idx;
  888. pkt->type = CP_PACKET_GET_TYPE(header);
  889. pkt->count = CP_PACKET_GET_COUNT(header);
  890. pkt->one_reg_wr = 0;
  891. switch (pkt->type) {
  892. case PACKET_TYPE0:
  893. pkt->reg = CP_PACKET0_GET_REG(header);
  894. break;
  895. case PACKET_TYPE3:
  896. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  897. break;
  898. case PACKET_TYPE2:
  899. pkt->count = -1;
  900. break;
  901. default:
  902. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  903. return -EINVAL;
  904. }
  905. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  906. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  907. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  908. return -EINVAL;
  909. }
  910. return 0;
  911. }
  912. /**
  913. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  914. * @parser: parser structure holding parsing context.
  915. * @data: pointer to relocation data
  916. * @offset_start: starting offset
  917. * @offset_mask: offset mask (to align start offset on)
  918. * @reloc: reloc informations
  919. *
  920. * Check next packet is relocation packet3, do bo validation and compute
  921. * GPU offset using the provided start.
  922. **/
  923. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  924. struct radeon_cs_reloc **cs_reloc)
  925. {
  926. struct radeon_cs_chunk *relocs_chunk;
  927. struct radeon_cs_packet p3reloc;
  928. unsigned idx;
  929. int r;
  930. if (p->chunk_relocs_idx == -1) {
  931. DRM_ERROR("No relocation chunk !\n");
  932. return -EINVAL;
  933. }
  934. *cs_reloc = NULL;
  935. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  936. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  937. if (r) {
  938. return r;
  939. }
  940. p->idx += p3reloc.count + 2;
  941. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  942. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  943. p3reloc.idx);
  944. return -EINVAL;
  945. }
  946. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  947. if (idx >= relocs_chunk->length_dw) {
  948. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  949. idx, relocs_chunk->length_dw);
  950. return -EINVAL;
  951. }
  952. /* FIXME: we assume reloc size is 4 dwords */
  953. *cs_reloc = p->relocs_ptr[(idx / 4)];
  954. return 0;
  955. }
  956. /**
  957. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  958. * @parser: parser structure holding parsing context.
  959. *
  960. * Userspace sends a special sequence for VLINE waits.
  961. * PACKET0 - VLINE_START_END + value
  962. * PACKET3 - WAIT_REG_MEM poll vline status reg
  963. * RELOC (P3) - crtc_id in reloc.
  964. *
  965. * This function parses this and relocates the VLINE START END
  966. * and WAIT_REG_MEM packets to the correct crtc.
  967. * It also detects a switched off crtc and nulls out the
  968. * wait in that case.
  969. */
  970. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  971. {
  972. struct drm_mode_object *obj;
  973. struct drm_crtc *crtc;
  974. struct radeon_crtc *radeon_crtc;
  975. struct radeon_cs_packet p3reloc, wait_reg_mem;
  976. int crtc_id;
  977. int r;
  978. uint32_t header, h_idx, reg, wait_reg_mem_info;
  979. volatile uint32_t *ib;
  980. ib = p->ib->ptr;
  981. /* parse the WAIT_REG_MEM */
  982. r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
  983. if (r)
  984. return r;
  985. /* check its a WAIT_REG_MEM */
  986. if (wait_reg_mem.type != PACKET_TYPE3 ||
  987. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  988. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  989. return -EINVAL;
  990. }
  991. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  992. /* bit 4 is reg (0) or mem (1) */
  993. if (wait_reg_mem_info & 0x10) {
  994. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  995. return -EINVAL;
  996. }
  997. /* waiting for value to be equal */
  998. if ((wait_reg_mem_info & 0x7) != 0x3) {
  999. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  1000. return -EINVAL;
  1001. }
  1002. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  1003. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  1004. return -EINVAL;
  1005. }
  1006. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  1007. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  1008. return -EINVAL;
  1009. }
  1010. /* jump over the NOP */
  1011. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  1012. if (r)
  1013. return r;
  1014. h_idx = p->idx - 2;
  1015. p->idx += wait_reg_mem.count + 2;
  1016. p->idx += p3reloc.count + 2;
  1017. header = radeon_get_ib_value(p, h_idx);
  1018. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  1019. reg = CP_PACKET0_GET_REG(header);
  1020. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1021. if (!obj) {
  1022. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1023. return -EINVAL;
  1024. }
  1025. crtc = obj_to_crtc(obj);
  1026. radeon_crtc = to_radeon_crtc(crtc);
  1027. crtc_id = radeon_crtc->crtc_id;
  1028. if (!crtc->enabled) {
  1029. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  1030. ib[h_idx + 2] = PACKET2(0);
  1031. ib[h_idx + 3] = PACKET2(0);
  1032. ib[h_idx + 4] = PACKET2(0);
  1033. ib[h_idx + 5] = PACKET2(0);
  1034. ib[h_idx + 6] = PACKET2(0);
  1035. ib[h_idx + 7] = PACKET2(0);
  1036. ib[h_idx + 8] = PACKET2(0);
  1037. } else {
  1038. switch (reg) {
  1039. case EVERGREEN_VLINE_START_END:
  1040. header &= ~R600_CP_PACKET0_REG_MASK;
  1041. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  1042. ib[h_idx] = header;
  1043. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  1044. break;
  1045. default:
  1046. DRM_ERROR("unknown crtc reloc\n");
  1047. return -EINVAL;
  1048. }
  1049. }
  1050. return 0;
  1051. }
  1052. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  1053. struct radeon_cs_packet *pkt,
  1054. unsigned idx, unsigned reg)
  1055. {
  1056. int r;
  1057. switch (reg) {
  1058. case EVERGREEN_VLINE_START_END:
  1059. r = evergreen_cs_packet_parse_vline(p);
  1060. if (r) {
  1061. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1062. idx, reg);
  1063. return r;
  1064. }
  1065. break;
  1066. default:
  1067. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1068. reg, idx);
  1069. return -EINVAL;
  1070. }
  1071. return 0;
  1072. }
  1073. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1074. struct radeon_cs_packet *pkt)
  1075. {
  1076. unsigned reg, i;
  1077. unsigned idx;
  1078. int r;
  1079. idx = pkt->idx + 1;
  1080. reg = pkt->reg;
  1081. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1082. r = evergreen_packet0_check(p, pkt, idx, reg);
  1083. if (r) {
  1084. return r;
  1085. }
  1086. }
  1087. return 0;
  1088. }
  1089. /**
  1090. * evergreen_cs_check_reg() - check if register is authorized or not
  1091. * @parser: parser structure holding parsing context
  1092. * @reg: register we are testing
  1093. * @idx: index into the cs buffer
  1094. *
  1095. * This function will test against evergreen_reg_safe_bm and return 0
  1096. * if register is safe. If register is not flag as safe this function
  1097. * will test it against a list of register needind special handling.
  1098. */
  1099. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1100. {
  1101. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1102. struct radeon_cs_reloc *reloc;
  1103. u32 last_reg;
  1104. u32 m, i, tmp, *ib;
  1105. int r;
  1106. if (p->rdev->family >= CHIP_CAYMAN)
  1107. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1108. else
  1109. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1110. i = (reg >> 7);
  1111. if (i >= last_reg) {
  1112. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1113. return -EINVAL;
  1114. }
  1115. m = 1 << ((reg >> 2) & 31);
  1116. if (p->rdev->family >= CHIP_CAYMAN) {
  1117. if (!(cayman_reg_safe_bm[i] & m))
  1118. return 0;
  1119. } else {
  1120. if (!(evergreen_reg_safe_bm[i] & m))
  1121. return 0;
  1122. }
  1123. ib = p->ib->ptr;
  1124. switch (reg) {
  1125. /* force following reg to 0 in an attempt to disable out buffer
  1126. * which will need us to better understand how it works to perform
  1127. * security check on it (Jerome)
  1128. */
  1129. case SQ_ESGS_RING_SIZE:
  1130. case SQ_GSVS_RING_SIZE:
  1131. case SQ_ESTMP_RING_SIZE:
  1132. case SQ_GSTMP_RING_SIZE:
  1133. case SQ_HSTMP_RING_SIZE:
  1134. case SQ_LSTMP_RING_SIZE:
  1135. case SQ_PSTMP_RING_SIZE:
  1136. case SQ_VSTMP_RING_SIZE:
  1137. case SQ_ESGS_RING_ITEMSIZE:
  1138. case SQ_ESTMP_RING_ITEMSIZE:
  1139. case SQ_GSTMP_RING_ITEMSIZE:
  1140. case SQ_GSVS_RING_ITEMSIZE:
  1141. case SQ_GS_VERT_ITEMSIZE:
  1142. case SQ_GS_VERT_ITEMSIZE_1:
  1143. case SQ_GS_VERT_ITEMSIZE_2:
  1144. case SQ_GS_VERT_ITEMSIZE_3:
  1145. case SQ_GSVS_RING_OFFSET_1:
  1146. case SQ_GSVS_RING_OFFSET_2:
  1147. case SQ_GSVS_RING_OFFSET_3:
  1148. case SQ_HSTMP_RING_ITEMSIZE:
  1149. case SQ_LSTMP_RING_ITEMSIZE:
  1150. case SQ_PSTMP_RING_ITEMSIZE:
  1151. case SQ_VSTMP_RING_ITEMSIZE:
  1152. case VGT_TF_RING_SIZE:
  1153. /* get value to populate the IB don't remove */
  1154. /*tmp =radeon_get_ib_value(p, idx);
  1155. ib[idx] = 0;*/
  1156. break;
  1157. case SQ_ESGS_RING_BASE:
  1158. case SQ_GSVS_RING_BASE:
  1159. case SQ_ESTMP_RING_BASE:
  1160. case SQ_GSTMP_RING_BASE:
  1161. case SQ_HSTMP_RING_BASE:
  1162. case SQ_LSTMP_RING_BASE:
  1163. case SQ_PSTMP_RING_BASE:
  1164. case SQ_VSTMP_RING_BASE:
  1165. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1166. if (r) {
  1167. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1168. "0x%04X\n", reg);
  1169. return -EINVAL;
  1170. }
  1171. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1172. break;
  1173. case DB_DEPTH_CONTROL:
  1174. track->db_depth_control = radeon_get_ib_value(p, idx);
  1175. track->db_dirty = true;
  1176. break;
  1177. case CAYMAN_DB_EQAA:
  1178. if (p->rdev->family < CHIP_CAYMAN) {
  1179. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1180. "0x%04X\n", reg);
  1181. return -EINVAL;
  1182. }
  1183. break;
  1184. case CAYMAN_DB_DEPTH_INFO:
  1185. if (p->rdev->family < CHIP_CAYMAN) {
  1186. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1187. "0x%04X\n", reg);
  1188. return -EINVAL;
  1189. }
  1190. break;
  1191. case DB_Z_INFO:
  1192. track->db_z_info = radeon_get_ib_value(p, idx);
  1193. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1194. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1195. if (r) {
  1196. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1197. "0x%04X\n", reg);
  1198. return -EINVAL;
  1199. }
  1200. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1201. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1202. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1203. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1204. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1205. unsigned bankw, bankh, mtaspect, tile_split;
  1206. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1207. &bankw, &bankh, &mtaspect,
  1208. &tile_split);
  1209. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1210. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1211. DB_BANK_WIDTH(bankw) |
  1212. DB_BANK_HEIGHT(bankh) |
  1213. DB_MACRO_TILE_ASPECT(mtaspect);
  1214. }
  1215. }
  1216. track->db_dirty = true;
  1217. break;
  1218. case DB_STENCIL_INFO:
  1219. track->db_s_info = radeon_get_ib_value(p, idx);
  1220. track->db_dirty = true;
  1221. break;
  1222. case DB_DEPTH_VIEW:
  1223. track->db_depth_view = radeon_get_ib_value(p, idx);
  1224. track->db_dirty = true;
  1225. break;
  1226. case DB_DEPTH_SIZE:
  1227. track->db_depth_size = radeon_get_ib_value(p, idx);
  1228. track->db_dirty = true;
  1229. break;
  1230. case R_02805C_DB_DEPTH_SLICE:
  1231. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1232. track->db_dirty = true;
  1233. break;
  1234. case DB_Z_READ_BASE:
  1235. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1236. if (r) {
  1237. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1238. "0x%04X\n", reg);
  1239. return -EINVAL;
  1240. }
  1241. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1242. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1243. track->db_z_read_bo = reloc->robj;
  1244. track->db_dirty = true;
  1245. break;
  1246. case DB_Z_WRITE_BASE:
  1247. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1248. if (r) {
  1249. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1250. "0x%04X\n", reg);
  1251. return -EINVAL;
  1252. }
  1253. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1254. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1255. track->db_z_write_bo = reloc->robj;
  1256. track->db_dirty = true;
  1257. break;
  1258. case DB_STENCIL_READ_BASE:
  1259. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1260. if (r) {
  1261. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1262. "0x%04X\n", reg);
  1263. return -EINVAL;
  1264. }
  1265. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1266. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1267. track->db_s_read_bo = reloc->robj;
  1268. track->db_dirty = true;
  1269. break;
  1270. case DB_STENCIL_WRITE_BASE:
  1271. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1272. if (r) {
  1273. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1274. "0x%04X\n", reg);
  1275. return -EINVAL;
  1276. }
  1277. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1278. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1279. track->db_s_write_bo = reloc->robj;
  1280. track->db_dirty = true;
  1281. break;
  1282. case VGT_STRMOUT_CONFIG:
  1283. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1284. track->streamout_dirty = true;
  1285. break;
  1286. case VGT_STRMOUT_BUFFER_CONFIG:
  1287. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1288. track->streamout_dirty = true;
  1289. break;
  1290. case VGT_STRMOUT_BUFFER_BASE_0:
  1291. case VGT_STRMOUT_BUFFER_BASE_1:
  1292. case VGT_STRMOUT_BUFFER_BASE_2:
  1293. case VGT_STRMOUT_BUFFER_BASE_3:
  1294. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1295. if (r) {
  1296. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1297. "0x%04X\n", reg);
  1298. return -EINVAL;
  1299. }
  1300. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1301. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1302. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1303. track->vgt_strmout_bo[tmp] = reloc->robj;
  1304. track->streamout_dirty = true;
  1305. break;
  1306. case VGT_STRMOUT_BUFFER_SIZE_0:
  1307. case VGT_STRMOUT_BUFFER_SIZE_1:
  1308. case VGT_STRMOUT_BUFFER_SIZE_2:
  1309. case VGT_STRMOUT_BUFFER_SIZE_3:
  1310. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1311. /* size in register is DWs, convert to bytes */
  1312. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1313. track->streamout_dirty = true;
  1314. break;
  1315. case CP_COHER_BASE:
  1316. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1317. if (r) {
  1318. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1319. "0x%04X\n", reg);
  1320. return -EINVAL;
  1321. }
  1322. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1323. case CB_TARGET_MASK:
  1324. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1325. track->cb_dirty = true;
  1326. break;
  1327. case CB_SHADER_MASK:
  1328. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1329. track->cb_dirty = true;
  1330. break;
  1331. case PA_SC_AA_CONFIG:
  1332. if (p->rdev->family >= CHIP_CAYMAN) {
  1333. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1334. "0x%04X\n", reg);
  1335. return -EINVAL;
  1336. }
  1337. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1338. track->nsamples = 1 << tmp;
  1339. break;
  1340. case CAYMAN_PA_SC_AA_CONFIG:
  1341. if (p->rdev->family < CHIP_CAYMAN) {
  1342. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1343. "0x%04X\n", reg);
  1344. return -EINVAL;
  1345. }
  1346. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1347. track->nsamples = 1 << tmp;
  1348. break;
  1349. case CB_COLOR0_VIEW:
  1350. case CB_COLOR1_VIEW:
  1351. case CB_COLOR2_VIEW:
  1352. case CB_COLOR3_VIEW:
  1353. case CB_COLOR4_VIEW:
  1354. case CB_COLOR5_VIEW:
  1355. case CB_COLOR6_VIEW:
  1356. case CB_COLOR7_VIEW:
  1357. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1358. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1359. track->cb_dirty = true;
  1360. break;
  1361. case CB_COLOR8_VIEW:
  1362. case CB_COLOR9_VIEW:
  1363. case CB_COLOR10_VIEW:
  1364. case CB_COLOR11_VIEW:
  1365. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1366. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1367. track->cb_dirty = true;
  1368. break;
  1369. case CB_COLOR0_INFO:
  1370. case CB_COLOR1_INFO:
  1371. case CB_COLOR2_INFO:
  1372. case CB_COLOR3_INFO:
  1373. case CB_COLOR4_INFO:
  1374. case CB_COLOR5_INFO:
  1375. case CB_COLOR6_INFO:
  1376. case CB_COLOR7_INFO:
  1377. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1378. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1379. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1380. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1381. if (r) {
  1382. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1383. "0x%04X\n", reg);
  1384. return -EINVAL;
  1385. }
  1386. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1387. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1388. }
  1389. track->cb_dirty = true;
  1390. break;
  1391. case CB_COLOR8_INFO:
  1392. case CB_COLOR9_INFO:
  1393. case CB_COLOR10_INFO:
  1394. case CB_COLOR11_INFO:
  1395. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1396. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1397. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1398. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1399. if (r) {
  1400. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1401. "0x%04X\n", reg);
  1402. return -EINVAL;
  1403. }
  1404. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1405. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1406. }
  1407. track->cb_dirty = true;
  1408. break;
  1409. case CB_COLOR0_PITCH:
  1410. case CB_COLOR1_PITCH:
  1411. case CB_COLOR2_PITCH:
  1412. case CB_COLOR3_PITCH:
  1413. case CB_COLOR4_PITCH:
  1414. case CB_COLOR5_PITCH:
  1415. case CB_COLOR6_PITCH:
  1416. case CB_COLOR7_PITCH:
  1417. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1418. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1419. track->cb_dirty = true;
  1420. break;
  1421. case CB_COLOR8_PITCH:
  1422. case CB_COLOR9_PITCH:
  1423. case CB_COLOR10_PITCH:
  1424. case CB_COLOR11_PITCH:
  1425. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1426. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1427. track->cb_dirty = true;
  1428. break;
  1429. case CB_COLOR0_SLICE:
  1430. case CB_COLOR1_SLICE:
  1431. case CB_COLOR2_SLICE:
  1432. case CB_COLOR3_SLICE:
  1433. case CB_COLOR4_SLICE:
  1434. case CB_COLOR5_SLICE:
  1435. case CB_COLOR6_SLICE:
  1436. case CB_COLOR7_SLICE:
  1437. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1438. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1439. track->cb_dirty = true;
  1440. break;
  1441. case CB_COLOR8_SLICE:
  1442. case CB_COLOR9_SLICE:
  1443. case CB_COLOR10_SLICE:
  1444. case CB_COLOR11_SLICE:
  1445. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1446. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1447. track->cb_dirty = true;
  1448. break;
  1449. case CB_COLOR0_ATTRIB:
  1450. case CB_COLOR1_ATTRIB:
  1451. case CB_COLOR2_ATTRIB:
  1452. case CB_COLOR3_ATTRIB:
  1453. case CB_COLOR4_ATTRIB:
  1454. case CB_COLOR5_ATTRIB:
  1455. case CB_COLOR6_ATTRIB:
  1456. case CB_COLOR7_ATTRIB:
  1457. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1458. if (r) {
  1459. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1460. "0x%04X\n", reg);
  1461. return -EINVAL;
  1462. }
  1463. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1464. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1465. unsigned bankw, bankh, mtaspect, tile_split;
  1466. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1467. &bankw, &bankh, &mtaspect,
  1468. &tile_split);
  1469. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1470. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1471. CB_BANK_WIDTH(bankw) |
  1472. CB_BANK_HEIGHT(bankh) |
  1473. CB_MACRO_TILE_ASPECT(mtaspect);
  1474. }
  1475. }
  1476. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1477. track->cb_color_attrib[tmp] = ib[idx];
  1478. track->cb_dirty = true;
  1479. break;
  1480. case CB_COLOR8_ATTRIB:
  1481. case CB_COLOR9_ATTRIB:
  1482. case CB_COLOR10_ATTRIB:
  1483. case CB_COLOR11_ATTRIB:
  1484. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1485. if (r) {
  1486. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1487. "0x%04X\n", reg);
  1488. return -EINVAL;
  1489. }
  1490. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1491. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1492. unsigned bankw, bankh, mtaspect, tile_split;
  1493. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1494. &bankw, &bankh, &mtaspect,
  1495. &tile_split);
  1496. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1497. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1498. CB_BANK_WIDTH(bankw) |
  1499. CB_BANK_HEIGHT(bankh) |
  1500. CB_MACRO_TILE_ASPECT(mtaspect);
  1501. }
  1502. }
  1503. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1504. track->cb_color_attrib[tmp] = ib[idx];
  1505. track->cb_dirty = true;
  1506. break;
  1507. case CB_COLOR0_FMASK:
  1508. case CB_COLOR1_FMASK:
  1509. case CB_COLOR2_FMASK:
  1510. case CB_COLOR3_FMASK:
  1511. case CB_COLOR4_FMASK:
  1512. case CB_COLOR5_FMASK:
  1513. case CB_COLOR6_FMASK:
  1514. case CB_COLOR7_FMASK:
  1515. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1516. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1517. if (r) {
  1518. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1519. return -EINVAL;
  1520. }
  1521. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1522. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1523. break;
  1524. case CB_COLOR0_CMASK:
  1525. case CB_COLOR1_CMASK:
  1526. case CB_COLOR2_CMASK:
  1527. case CB_COLOR3_CMASK:
  1528. case CB_COLOR4_CMASK:
  1529. case CB_COLOR5_CMASK:
  1530. case CB_COLOR6_CMASK:
  1531. case CB_COLOR7_CMASK:
  1532. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1533. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1534. if (r) {
  1535. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1536. return -EINVAL;
  1537. }
  1538. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1539. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1540. break;
  1541. case CB_COLOR0_FMASK_SLICE:
  1542. case CB_COLOR1_FMASK_SLICE:
  1543. case CB_COLOR2_FMASK_SLICE:
  1544. case CB_COLOR3_FMASK_SLICE:
  1545. case CB_COLOR4_FMASK_SLICE:
  1546. case CB_COLOR5_FMASK_SLICE:
  1547. case CB_COLOR6_FMASK_SLICE:
  1548. case CB_COLOR7_FMASK_SLICE:
  1549. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1550. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1551. break;
  1552. case CB_COLOR0_CMASK_SLICE:
  1553. case CB_COLOR1_CMASK_SLICE:
  1554. case CB_COLOR2_CMASK_SLICE:
  1555. case CB_COLOR3_CMASK_SLICE:
  1556. case CB_COLOR4_CMASK_SLICE:
  1557. case CB_COLOR5_CMASK_SLICE:
  1558. case CB_COLOR6_CMASK_SLICE:
  1559. case CB_COLOR7_CMASK_SLICE:
  1560. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1561. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1562. break;
  1563. case CB_COLOR0_BASE:
  1564. case CB_COLOR1_BASE:
  1565. case CB_COLOR2_BASE:
  1566. case CB_COLOR3_BASE:
  1567. case CB_COLOR4_BASE:
  1568. case CB_COLOR5_BASE:
  1569. case CB_COLOR6_BASE:
  1570. case CB_COLOR7_BASE:
  1571. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1572. if (r) {
  1573. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1574. "0x%04X\n", reg);
  1575. return -EINVAL;
  1576. }
  1577. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1578. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1579. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1580. track->cb_color_bo[tmp] = reloc->robj;
  1581. track->cb_dirty = true;
  1582. break;
  1583. case CB_COLOR8_BASE:
  1584. case CB_COLOR9_BASE:
  1585. case CB_COLOR10_BASE:
  1586. case CB_COLOR11_BASE:
  1587. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1588. if (r) {
  1589. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1590. "0x%04X\n", reg);
  1591. return -EINVAL;
  1592. }
  1593. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1594. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1595. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1596. track->cb_color_bo[tmp] = reloc->robj;
  1597. track->cb_dirty = true;
  1598. break;
  1599. case DB_HTILE_DATA_BASE:
  1600. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1601. if (r) {
  1602. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1603. "0x%04X\n", reg);
  1604. return -EINVAL;
  1605. }
  1606. track->htile_offset = radeon_get_ib_value(p, idx);
  1607. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1608. track->htile_bo = reloc->robj;
  1609. track->db_dirty = true;
  1610. break;
  1611. case DB_HTILE_SURFACE:
  1612. /* 8x8 only */
  1613. track->htile_surface = radeon_get_ib_value(p, idx);
  1614. track->db_dirty = true;
  1615. break;
  1616. case CB_IMMED0_BASE:
  1617. case CB_IMMED1_BASE:
  1618. case CB_IMMED2_BASE:
  1619. case CB_IMMED3_BASE:
  1620. case CB_IMMED4_BASE:
  1621. case CB_IMMED5_BASE:
  1622. case CB_IMMED6_BASE:
  1623. case CB_IMMED7_BASE:
  1624. case CB_IMMED8_BASE:
  1625. case CB_IMMED9_BASE:
  1626. case CB_IMMED10_BASE:
  1627. case CB_IMMED11_BASE:
  1628. case SQ_PGM_START_FS:
  1629. case SQ_PGM_START_ES:
  1630. case SQ_PGM_START_VS:
  1631. case SQ_PGM_START_GS:
  1632. case SQ_PGM_START_PS:
  1633. case SQ_PGM_START_HS:
  1634. case SQ_PGM_START_LS:
  1635. case SQ_CONST_MEM_BASE:
  1636. case SQ_ALU_CONST_CACHE_GS_0:
  1637. case SQ_ALU_CONST_CACHE_GS_1:
  1638. case SQ_ALU_CONST_CACHE_GS_2:
  1639. case SQ_ALU_CONST_CACHE_GS_3:
  1640. case SQ_ALU_CONST_CACHE_GS_4:
  1641. case SQ_ALU_CONST_CACHE_GS_5:
  1642. case SQ_ALU_CONST_CACHE_GS_6:
  1643. case SQ_ALU_CONST_CACHE_GS_7:
  1644. case SQ_ALU_CONST_CACHE_GS_8:
  1645. case SQ_ALU_CONST_CACHE_GS_9:
  1646. case SQ_ALU_CONST_CACHE_GS_10:
  1647. case SQ_ALU_CONST_CACHE_GS_11:
  1648. case SQ_ALU_CONST_CACHE_GS_12:
  1649. case SQ_ALU_CONST_CACHE_GS_13:
  1650. case SQ_ALU_CONST_CACHE_GS_14:
  1651. case SQ_ALU_CONST_CACHE_GS_15:
  1652. case SQ_ALU_CONST_CACHE_PS_0:
  1653. case SQ_ALU_CONST_CACHE_PS_1:
  1654. case SQ_ALU_CONST_CACHE_PS_2:
  1655. case SQ_ALU_CONST_CACHE_PS_3:
  1656. case SQ_ALU_CONST_CACHE_PS_4:
  1657. case SQ_ALU_CONST_CACHE_PS_5:
  1658. case SQ_ALU_CONST_CACHE_PS_6:
  1659. case SQ_ALU_CONST_CACHE_PS_7:
  1660. case SQ_ALU_CONST_CACHE_PS_8:
  1661. case SQ_ALU_CONST_CACHE_PS_9:
  1662. case SQ_ALU_CONST_CACHE_PS_10:
  1663. case SQ_ALU_CONST_CACHE_PS_11:
  1664. case SQ_ALU_CONST_CACHE_PS_12:
  1665. case SQ_ALU_CONST_CACHE_PS_13:
  1666. case SQ_ALU_CONST_CACHE_PS_14:
  1667. case SQ_ALU_CONST_CACHE_PS_15:
  1668. case SQ_ALU_CONST_CACHE_VS_0:
  1669. case SQ_ALU_CONST_CACHE_VS_1:
  1670. case SQ_ALU_CONST_CACHE_VS_2:
  1671. case SQ_ALU_CONST_CACHE_VS_3:
  1672. case SQ_ALU_CONST_CACHE_VS_4:
  1673. case SQ_ALU_CONST_CACHE_VS_5:
  1674. case SQ_ALU_CONST_CACHE_VS_6:
  1675. case SQ_ALU_CONST_CACHE_VS_7:
  1676. case SQ_ALU_CONST_CACHE_VS_8:
  1677. case SQ_ALU_CONST_CACHE_VS_9:
  1678. case SQ_ALU_CONST_CACHE_VS_10:
  1679. case SQ_ALU_CONST_CACHE_VS_11:
  1680. case SQ_ALU_CONST_CACHE_VS_12:
  1681. case SQ_ALU_CONST_CACHE_VS_13:
  1682. case SQ_ALU_CONST_CACHE_VS_14:
  1683. case SQ_ALU_CONST_CACHE_VS_15:
  1684. case SQ_ALU_CONST_CACHE_HS_0:
  1685. case SQ_ALU_CONST_CACHE_HS_1:
  1686. case SQ_ALU_CONST_CACHE_HS_2:
  1687. case SQ_ALU_CONST_CACHE_HS_3:
  1688. case SQ_ALU_CONST_CACHE_HS_4:
  1689. case SQ_ALU_CONST_CACHE_HS_5:
  1690. case SQ_ALU_CONST_CACHE_HS_6:
  1691. case SQ_ALU_CONST_CACHE_HS_7:
  1692. case SQ_ALU_CONST_CACHE_HS_8:
  1693. case SQ_ALU_CONST_CACHE_HS_9:
  1694. case SQ_ALU_CONST_CACHE_HS_10:
  1695. case SQ_ALU_CONST_CACHE_HS_11:
  1696. case SQ_ALU_CONST_CACHE_HS_12:
  1697. case SQ_ALU_CONST_CACHE_HS_13:
  1698. case SQ_ALU_CONST_CACHE_HS_14:
  1699. case SQ_ALU_CONST_CACHE_HS_15:
  1700. case SQ_ALU_CONST_CACHE_LS_0:
  1701. case SQ_ALU_CONST_CACHE_LS_1:
  1702. case SQ_ALU_CONST_CACHE_LS_2:
  1703. case SQ_ALU_CONST_CACHE_LS_3:
  1704. case SQ_ALU_CONST_CACHE_LS_4:
  1705. case SQ_ALU_CONST_CACHE_LS_5:
  1706. case SQ_ALU_CONST_CACHE_LS_6:
  1707. case SQ_ALU_CONST_CACHE_LS_7:
  1708. case SQ_ALU_CONST_CACHE_LS_8:
  1709. case SQ_ALU_CONST_CACHE_LS_9:
  1710. case SQ_ALU_CONST_CACHE_LS_10:
  1711. case SQ_ALU_CONST_CACHE_LS_11:
  1712. case SQ_ALU_CONST_CACHE_LS_12:
  1713. case SQ_ALU_CONST_CACHE_LS_13:
  1714. case SQ_ALU_CONST_CACHE_LS_14:
  1715. case SQ_ALU_CONST_CACHE_LS_15:
  1716. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1717. if (r) {
  1718. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1719. "0x%04X\n", reg);
  1720. return -EINVAL;
  1721. }
  1722. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1723. break;
  1724. case SX_MEMORY_EXPORT_BASE:
  1725. if (p->rdev->family >= CHIP_CAYMAN) {
  1726. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1727. "0x%04X\n", reg);
  1728. return -EINVAL;
  1729. }
  1730. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1731. if (r) {
  1732. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1733. "0x%04X\n", reg);
  1734. return -EINVAL;
  1735. }
  1736. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1737. break;
  1738. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1739. if (p->rdev->family < CHIP_CAYMAN) {
  1740. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1741. "0x%04X\n", reg);
  1742. return -EINVAL;
  1743. }
  1744. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1745. if (r) {
  1746. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1747. "0x%04X\n", reg);
  1748. return -EINVAL;
  1749. }
  1750. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1751. break;
  1752. case SX_MISC:
  1753. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1754. break;
  1755. default:
  1756. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1757. return -EINVAL;
  1758. }
  1759. return 0;
  1760. }
  1761. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1762. {
  1763. u32 last_reg, m, i;
  1764. if (p->rdev->family >= CHIP_CAYMAN)
  1765. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1766. else
  1767. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1768. i = (reg >> 7);
  1769. if (i >= last_reg) {
  1770. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1771. return false;
  1772. }
  1773. m = 1 << ((reg >> 2) & 31);
  1774. if (p->rdev->family >= CHIP_CAYMAN) {
  1775. if (!(cayman_reg_safe_bm[i] & m))
  1776. return true;
  1777. } else {
  1778. if (!(evergreen_reg_safe_bm[i] & m))
  1779. return true;
  1780. }
  1781. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1782. return false;
  1783. }
  1784. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1785. struct radeon_cs_packet *pkt)
  1786. {
  1787. struct radeon_cs_reloc *reloc;
  1788. struct evergreen_cs_track *track;
  1789. volatile u32 *ib;
  1790. unsigned idx;
  1791. unsigned i;
  1792. unsigned start_reg, end_reg, reg;
  1793. int r;
  1794. u32 idx_value;
  1795. track = (struct evergreen_cs_track *)p->track;
  1796. ib = p->ib->ptr;
  1797. idx = pkt->idx + 1;
  1798. idx_value = radeon_get_ib_value(p, idx);
  1799. switch (pkt->opcode) {
  1800. case PACKET3_SET_PREDICATION:
  1801. {
  1802. int pred_op;
  1803. int tmp;
  1804. uint64_t offset;
  1805. if (pkt->count != 1) {
  1806. DRM_ERROR("bad SET PREDICATION\n");
  1807. return -EINVAL;
  1808. }
  1809. tmp = radeon_get_ib_value(p, idx + 1);
  1810. pred_op = (tmp >> 16) & 0x7;
  1811. /* for the clear predicate operation */
  1812. if (pred_op == 0)
  1813. return 0;
  1814. if (pred_op > 2) {
  1815. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1816. return -EINVAL;
  1817. }
  1818. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1819. if (r) {
  1820. DRM_ERROR("bad SET PREDICATION\n");
  1821. return -EINVAL;
  1822. }
  1823. offset = reloc->lobj.gpu_offset +
  1824. (idx_value & 0xfffffff0) +
  1825. ((u64)(tmp & 0xff) << 32);
  1826. ib[idx + 0] = offset;
  1827. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1828. }
  1829. break;
  1830. case PACKET3_CONTEXT_CONTROL:
  1831. if (pkt->count != 1) {
  1832. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1833. return -EINVAL;
  1834. }
  1835. break;
  1836. case PACKET3_INDEX_TYPE:
  1837. case PACKET3_NUM_INSTANCES:
  1838. case PACKET3_CLEAR_STATE:
  1839. if (pkt->count) {
  1840. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1841. return -EINVAL;
  1842. }
  1843. break;
  1844. case CAYMAN_PACKET3_DEALLOC_STATE:
  1845. if (p->rdev->family < CHIP_CAYMAN) {
  1846. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1847. return -EINVAL;
  1848. }
  1849. if (pkt->count) {
  1850. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1851. return -EINVAL;
  1852. }
  1853. break;
  1854. case PACKET3_INDEX_BASE:
  1855. {
  1856. uint64_t offset;
  1857. if (pkt->count != 1) {
  1858. DRM_ERROR("bad INDEX_BASE\n");
  1859. return -EINVAL;
  1860. }
  1861. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1862. if (r) {
  1863. DRM_ERROR("bad INDEX_BASE\n");
  1864. return -EINVAL;
  1865. }
  1866. offset = reloc->lobj.gpu_offset +
  1867. idx_value +
  1868. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1869. ib[idx+0] = offset;
  1870. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1871. r = evergreen_cs_track_check(p);
  1872. if (r) {
  1873. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1874. return r;
  1875. }
  1876. break;
  1877. }
  1878. case PACKET3_DRAW_INDEX:
  1879. {
  1880. uint64_t offset;
  1881. if (pkt->count != 3) {
  1882. DRM_ERROR("bad DRAW_INDEX\n");
  1883. return -EINVAL;
  1884. }
  1885. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1886. if (r) {
  1887. DRM_ERROR("bad DRAW_INDEX\n");
  1888. return -EINVAL;
  1889. }
  1890. offset = reloc->lobj.gpu_offset +
  1891. idx_value +
  1892. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1893. ib[idx+0] = offset;
  1894. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1895. r = evergreen_cs_track_check(p);
  1896. if (r) {
  1897. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1898. return r;
  1899. }
  1900. break;
  1901. }
  1902. case PACKET3_DRAW_INDEX_2:
  1903. {
  1904. uint64_t offset;
  1905. if (pkt->count != 4) {
  1906. DRM_ERROR("bad DRAW_INDEX_2\n");
  1907. return -EINVAL;
  1908. }
  1909. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1910. if (r) {
  1911. DRM_ERROR("bad DRAW_INDEX_2\n");
  1912. return -EINVAL;
  1913. }
  1914. offset = reloc->lobj.gpu_offset +
  1915. radeon_get_ib_value(p, idx+1) +
  1916. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1917. ib[idx+1] = offset;
  1918. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1919. r = evergreen_cs_track_check(p);
  1920. if (r) {
  1921. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1922. return r;
  1923. }
  1924. break;
  1925. }
  1926. case PACKET3_DRAW_INDEX_AUTO:
  1927. if (pkt->count != 1) {
  1928. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1929. return -EINVAL;
  1930. }
  1931. r = evergreen_cs_track_check(p);
  1932. if (r) {
  1933. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1934. return r;
  1935. }
  1936. break;
  1937. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1938. if (pkt->count != 2) {
  1939. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1940. return -EINVAL;
  1941. }
  1942. r = evergreen_cs_track_check(p);
  1943. if (r) {
  1944. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1945. return r;
  1946. }
  1947. break;
  1948. case PACKET3_DRAW_INDEX_IMMD:
  1949. if (pkt->count < 2) {
  1950. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1951. return -EINVAL;
  1952. }
  1953. r = evergreen_cs_track_check(p);
  1954. if (r) {
  1955. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1956. return r;
  1957. }
  1958. break;
  1959. case PACKET3_DRAW_INDEX_OFFSET:
  1960. if (pkt->count != 2) {
  1961. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  1962. return -EINVAL;
  1963. }
  1964. r = evergreen_cs_track_check(p);
  1965. if (r) {
  1966. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1967. return r;
  1968. }
  1969. break;
  1970. case PACKET3_DRAW_INDEX_OFFSET_2:
  1971. if (pkt->count != 3) {
  1972. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  1973. return -EINVAL;
  1974. }
  1975. r = evergreen_cs_track_check(p);
  1976. if (r) {
  1977. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1978. return r;
  1979. }
  1980. break;
  1981. case PACKET3_DISPATCH_DIRECT:
  1982. if (pkt->count != 3) {
  1983. DRM_ERROR("bad DISPATCH_DIRECT\n");
  1984. return -EINVAL;
  1985. }
  1986. r = evergreen_cs_track_check(p);
  1987. if (r) {
  1988. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1989. return r;
  1990. }
  1991. break;
  1992. case PACKET3_DISPATCH_INDIRECT:
  1993. if (pkt->count != 1) {
  1994. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1995. return -EINVAL;
  1996. }
  1997. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1998. if (r) {
  1999. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2000. return -EINVAL;
  2001. }
  2002. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2003. r = evergreen_cs_track_check(p);
  2004. if (r) {
  2005. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2006. return r;
  2007. }
  2008. break;
  2009. case PACKET3_WAIT_REG_MEM:
  2010. if (pkt->count != 5) {
  2011. DRM_ERROR("bad WAIT_REG_MEM\n");
  2012. return -EINVAL;
  2013. }
  2014. /* bit 4 is reg (0) or mem (1) */
  2015. if (idx_value & 0x10) {
  2016. uint64_t offset;
  2017. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2018. if (r) {
  2019. DRM_ERROR("bad WAIT_REG_MEM\n");
  2020. return -EINVAL;
  2021. }
  2022. offset = reloc->lobj.gpu_offset +
  2023. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2024. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2025. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  2026. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2027. }
  2028. break;
  2029. case PACKET3_SURFACE_SYNC:
  2030. if (pkt->count != 3) {
  2031. DRM_ERROR("bad SURFACE_SYNC\n");
  2032. return -EINVAL;
  2033. }
  2034. /* 0xffffffff/0x0 is flush all cache flag */
  2035. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2036. radeon_get_ib_value(p, idx + 2) != 0) {
  2037. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2038. if (r) {
  2039. DRM_ERROR("bad SURFACE_SYNC\n");
  2040. return -EINVAL;
  2041. }
  2042. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2043. }
  2044. break;
  2045. case PACKET3_EVENT_WRITE:
  2046. if (pkt->count != 2 && pkt->count != 0) {
  2047. DRM_ERROR("bad EVENT_WRITE\n");
  2048. return -EINVAL;
  2049. }
  2050. if (pkt->count) {
  2051. uint64_t offset;
  2052. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2053. if (r) {
  2054. DRM_ERROR("bad EVENT_WRITE\n");
  2055. return -EINVAL;
  2056. }
  2057. offset = reloc->lobj.gpu_offset +
  2058. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2059. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2060. ib[idx+1] = offset & 0xfffffff8;
  2061. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2062. }
  2063. break;
  2064. case PACKET3_EVENT_WRITE_EOP:
  2065. {
  2066. uint64_t offset;
  2067. if (pkt->count != 4) {
  2068. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2069. return -EINVAL;
  2070. }
  2071. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2072. if (r) {
  2073. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2074. return -EINVAL;
  2075. }
  2076. offset = reloc->lobj.gpu_offset +
  2077. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2078. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2079. ib[idx+1] = offset & 0xfffffffc;
  2080. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2081. break;
  2082. }
  2083. case PACKET3_EVENT_WRITE_EOS:
  2084. {
  2085. uint64_t offset;
  2086. if (pkt->count != 3) {
  2087. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2088. return -EINVAL;
  2089. }
  2090. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2091. if (r) {
  2092. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2093. return -EINVAL;
  2094. }
  2095. offset = reloc->lobj.gpu_offset +
  2096. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2097. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2098. ib[idx+1] = offset & 0xfffffffc;
  2099. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2100. break;
  2101. }
  2102. case PACKET3_SET_CONFIG_REG:
  2103. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2104. end_reg = 4 * pkt->count + start_reg - 4;
  2105. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2106. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2107. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2108. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2109. return -EINVAL;
  2110. }
  2111. for (i = 0; i < pkt->count; i++) {
  2112. reg = start_reg + (4 * i);
  2113. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2114. if (r)
  2115. return r;
  2116. }
  2117. break;
  2118. case PACKET3_SET_CONTEXT_REG:
  2119. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2120. end_reg = 4 * pkt->count + start_reg - 4;
  2121. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2122. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2123. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2124. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2125. return -EINVAL;
  2126. }
  2127. for (i = 0; i < pkt->count; i++) {
  2128. reg = start_reg + (4 * i);
  2129. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2130. if (r)
  2131. return r;
  2132. }
  2133. break;
  2134. case PACKET3_SET_RESOURCE:
  2135. if (pkt->count % 8) {
  2136. DRM_ERROR("bad SET_RESOURCE\n");
  2137. return -EINVAL;
  2138. }
  2139. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2140. end_reg = 4 * pkt->count + start_reg - 4;
  2141. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2142. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2143. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2144. DRM_ERROR("bad SET_RESOURCE\n");
  2145. return -EINVAL;
  2146. }
  2147. for (i = 0; i < (pkt->count / 8); i++) {
  2148. struct radeon_bo *texture, *mipmap;
  2149. u32 toffset, moffset;
  2150. u32 size, offset;
  2151. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2152. case SQ_TEX_VTX_VALID_TEXTURE:
  2153. /* tex base */
  2154. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2155. if (r) {
  2156. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2157. return -EINVAL;
  2158. }
  2159. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2160. ib[idx+1+(i*8)+1] |=
  2161. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2162. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2163. unsigned bankw, bankh, mtaspect, tile_split;
  2164. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2165. &bankw, &bankh, &mtaspect,
  2166. &tile_split);
  2167. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2168. ib[idx+1+(i*8)+7] |=
  2169. TEX_BANK_WIDTH(bankw) |
  2170. TEX_BANK_HEIGHT(bankh) |
  2171. MACRO_TILE_ASPECT(mtaspect) |
  2172. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2173. }
  2174. }
  2175. texture = reloc->robj;
  2176. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2177. /* tex mip base */
  2178. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2179. if (r) {
  2180. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2181. return -EINVAL;
  2182. }
  2183. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2184. mipmap = reloc->robj;
  2185. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2186. if (r)
  2187. return r;
  2188. ib[idx+1+(i*8)+2] += toffset;
  2189. ib[idx+1+(i*8)+3] += moffset;
  2190. break;
  2191. case SQ_TEX_VTX_VALID_BUFFER:
  2192. {
  2193. uint64_t offset64;
  2194. /* vtx base */
  2195. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2196. if (r) {
  2197. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2198. return -EINVAL;
  2199. }
  2200. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2201. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2202. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2203. /* force size to size of the buffer */
  2204. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2205. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2206. }
  2207. offset64 = reloc->lobj.gpu_offset + offset;
  2208. ib[idx+1+(i*8)+0] = offset64;
  2209. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2210. (upper_32_bits(offset64) & 0xff);
  2211. break;
  2212. }
  2213. case SQ_TEX_VTX_INVALID_TEXTURE:
  2214. case SQ_TEX_VTX_INVALID_BUFFER:
  2215. default:
  2216. DRM_ERROR("bad SET_RESOURCE\n");
  2217. return -EINVAL;
  2218. }
  2219. }
  2220. break;
  2221. case PACKET3_SET_ALU_CONST:
  2222. /* XXX fix me ALU const buffers only */
  2223. break;
  2224. case PACKET3_SET_BOOL_CONST:
  2225. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2226. end_reg = 4 * pkt->count + start_reg - 4;
  2227. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2228. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2229. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2230. DRM_ERROR("bad SET_BOOL_CONST\n");
  2231. return -EINVAL;
  2232. }
  2233. break;
  2234. case PACKET3_SET_LOOP_CONST:
  2235. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2236. end_reg = 4 * pkt->count + start_reg - 4;
  2237. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2238. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2239. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2240. DRM_ERROR("bad SET_LOOP_CONST\n");
  2241. return -EINVAL;
  2242. }
  2243. break;
  2244. case PACKET3_SET_CTL_CONST:
  2245. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2246. end_reg = 4 * pkt->count + start_reg - 4;
  2247. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2248. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2249. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2250. DRM_ERROR("bad SET_CTL_CONST\n");
  2251. return -EINVAL;
  2252. }
  2253. break;
  2254. case PACKET3_SET_SAMPLER:
  2255. if (pkt->count % 3) {
  2256. DRM_ERROR("bad SET_SAMPLER\n");
  2257. return -EINVAL;
  2258. }
  2259. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2260. end_reg = 4 * pkt->count + start_reg - 4;
  2261. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2262. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2263. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2264. DRM_ERROR("bad SET_SAMPLER\n");
  2265. return -EINVAL;
  2266. }
  2267. break;
  2268. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2269. if (pkt->count != 4) {
  2270. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2271. return -EINVAL;
  2272. }
  2273. /* Updating memory at DST_ADDRESS. */
  2274. if (idx_value & 0x1) {
  2275. u64 offset;
  2276. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2277. if (r) {
  2278. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2279. return -EINVAL;
  2280. }
  2281. offset = radeon_get_ib_value(p, idx+1);
  2282. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2283. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2284. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2285. offset + 4, radeon_bo_size(reloc->robj));
  2286. return -EINVAL;
  2287. }
  2288. offset += reloc->lobj.gpu_offset;
  2289. ib[idx+1] = offset;
  2290. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2291. }
  2292. /* Reading data from SRC_ADDRESS. */
  2293. if (((idx_value >> 1) & 0x3) == 2) {
  2294. u64 offset;
  2295. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2296. if (r) {
  2297. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2298. return -EINVAL;
  2299. }
  2300. offset = radeon_get_ib_value(p, idx+3);
  2301. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2302. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2303. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2304. offset + 4, radeon_bo_size(reloc->robj));
  2305. return -EINVAL;
  2306. }
  2307. offset += reloc->lobj.gpu_offset;
  2308. ib[idx+3] = offset;
  2309. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2310. }
  2311. break;
  2312. case PACKET3_COPY_DW:
  2313. if (pkt->count != 4) {
  2314. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2315. return -EINVAL;
  2316. }
  2317. if (idx_value & 0x1) {
  2318. u64 offset;
  2319. /* SRC is memory. */
  2320. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2321. if (r) {
  2322. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2323. return -EINVAL;
  2324. }
  2325. offset = radeon_get_ib_value(p, idx+1);
  2326. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2327. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2328. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2329. offset + 4, radeon_bo_size(reloc->robj));
  2330. return -EINVAL;
  2331. }
  2332. offset += reloc->lobj.gpu_offset;
  2333. ib[idx+1] = offset;
  2334. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2335. } else {
  2336. /* SRC is a reg. */
  2337. reg = radeon_get_ib_value(p, idx+1) << 2;
  2338. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2339. return -EINVAL;
  2340. }
  2341. if (idx_value & 0x2) {
  2342. u64 offset;
  2343. /* DST is memory. */
  2344. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2345. if (r) {
  2346. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2347. return -EINVAL;
  2348. }
  2349. offset = radeon_get_ib_value(p, idx+3);
  2350. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2351. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2352. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2353. offset + 4, radeon_bo_size(reloc->robj));
  2354. return -EINVAL;
  2355. }
  2356. offset += reloc->lobj.gpu_offset;
  2357. ib[idx+3] = offset;
  2358. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2359. } else {
  2360. /* DST is a reg. */
  2361. reg = radeon_get_ib_value(p, idx+3) << 2;
  2362. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2363. return -EINVAL;
  2364. }
  2365. break;
  2366. case PACKET3_NOP:
  2367. break;
  2368. default:
  2369. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2370. return -EINVAL;
  2371. }
  2372. return 0;
  2373. }
  2374. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2375. {
  2376. struct radeon_cs_packet pkt;
  2377. struct evergreen_cs_track *track;
  2378. u32 tmp;
  2379. int r;
  2380. if (p->track == NULL) {
  2381. /* initialize tracker, we are in kms */
  2382. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2383. if (track == NULL)
  2384. return -ENOMEM;
  2385. evergreen_cs_track_init(track);
  2386. if (p->rdev->family >= CHIP_CAYMAN)
  2387. tmp = p->rdev->config.cayman.tile_config;
  2388. else
  2389. tmp = p->rdev->config.evergreen.tile_config;
  2390. switch (tmp & 0xf) {
  2391. case 0:
  2392. track->npipes = 1;
  2393. break;
  2394. case 1:
  2395. default:
  2396. track->npipes = 2;
  2397. break;
  2398. case 2:
  2399. track->npipes = 4;
  2400. break;
  2401. case 3:
  2402. track->npipes = 8;
  2403. break;
  2404. }
  2405. switch ((tmp & 0xf0) >> 4) {
  2406. case 0:
  2407. track->nbanks = 4;
  2408. break;
  2409. case 1:
  2410. default:
  2411. track->nbanks = 8;
  2412. break;
  2413. case 2:
  2414. track->nbanks = 16;
  2415. break;
  2416. }
  2417. switch ((tmp & 0xf00) >> 8) {
  2418. case 0:
  2419. track->group_size = 256;
  2420. break;
  2421. case 1:
  2422. default:
  2423. track->group_size = 512;
  2424. break;
  2425. }
  2426. switch ((tmp & 0xf000) >> 12) {
  2427. case 0:
  2428. track->row_size = 1;
  2429. break;
  2430. case 1:
  2431. default:
  2432. track->row_size = 2;
  2433. break;
  2434. case 2:
  2435. track->row_size = 4;
  2436. break;
  2437. }
  2438. p->track = track;
  2439. }
  2440. do {
  2441. r = evergreen_cs_packet_parse(p, &pkt, p->idx);
  2442. if (r) {
  2443. kfree(p->track);
  2444. p->track = NULL;
  2445. return r;
  2446. }
  2447. p->idx += pkt.count + 2;
  2448. switch (pkt.type) {
  2449. case PACKET_TYPE0:
  2450. r = evergreen_cs_parse_packet0(p, &pkt);
  2451. break;
  2452. case PACKET_TYPE2:
  2453. break;
  2454. case PACKET_TYPE3:
  2455. r = evergreen_packet3_check(p, &pkt);
  2456. break;
  2457. default:
  2458. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2459. kfree(p->track);
  2460. p->track = NULL;
  2461. return -EINVAL;
  2462. }
  2463. if (r) {
  2464. kfree(p->track);
  2465. p->track = NULL;
  2466. return r;
  2467. }
  2468. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2469. #if 0
  2470. for (r = 0; r < p->ib->length_dw; r++) {
  2471. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  2472. mdelay(1);
  2473. }
  2474. #endif
  2475. kfree(p->track);
  2476. p->track = NULL;
  2477. return 0;
  2478. }
  2479. /* vm parser */
  2480. static bool evergreen_vm_reg_valid(u32 reg)
  2481. {
  2482. /* context regs are fine */
  2483. if (reg >= 0x28000)
  2484. return true;
  2485. /* check config regs */
  2486. switch (reg) {
  2487. case GRBM_GFX_INDEX:
  2488. case VGT_VTX_VECT_EJECT_REG:
  2489. case VGT_CACHE_INVALIDATION:
  2490. case VGT_GS_VERTEX_REUSE:
  2491. case VGT_PRIMITIVE_TYPE:
  2492. case VGT_INDEX_TYPE:
  2493. case VGT_NUM_INDICES:
  2494. case VGT_NUM_INSTANCES:
  2495. case VGT_COMPUTE_DIM_X:
  2496. case VGT_COMPUTE_DIM_Y:
  2497. case VGT_COMPUTE_DIM_Z:
  2498. case VGT_COMPUTE_START_X:
  2499. case VGT_COMPUTE_START_Y:
  2500. case VGT_COMPUTE_START_Z:
  2501. case VGT_COMPUTE_INDEX:
  2502. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2503. case VGT_HS_OFFCHIP_PARAM:
  2504. case PA_CL_ENHANCE:
  2505. case PA_SU_LINE_STIPPLE_VALUE:
  2506. case PA_SC_LINE_STIPPLE_STATE:
  2507. case PA_SC_ENHANCE:
  2508. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2509. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2510. case SQ_CONFIG:
  2511. case SQ_GPR_RESOURCE_MGMT_1:
  2512. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2513. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2514. case SQ_CONST_MEM_BASE:
  2515. case SQ_STATIC_THREAD_MGMT_1:
  2516. case SQ_STATIC_THREAD_MGMT_2:
  2517. case SQ_STATIC_THREAD_MGMT_3:
  2518. case SPI_CONFIG_CNTL:
  2519. case SPI_CONFIG_CNTL_1:
  2520. case TA_CNTL_AUX:
  2521. case DB_DEBUG:
  2522. case DB_DEBUG2:
  2523. case DB_DEBUG3:
  2524. case DB_DEBUG4:
  2525. case DB_WATERMARKS:
  2526. case TD_PS_BORDER_COLOR_INDEX:
  2527. case TD_PS_BORDER_COLOR_RED:
  2528. case TD_PS_BORDER_COLOR_GREEN:
  2529. case TD_PS_BORDER_COLOR_BLUE:
  2530. case TD_PS_BORDER_COLOR_ALPHA:
  2531. case TD_VS_BORDER_COLOR_INDEX:
  2532. case TD_VS_BORDER_COLOR_RED:
  2533. case TD_VS_BORDER_COLOR_GREEN:
  2534. case TD_VS_BORDER_COLOR_BLUE:
  2535. case TD_VS_BORDER_COLOR_ALPHA:
  2536. case TD_GS_BORDER_COLOR_INDEX:
  2537. case TD_GS_BORDER_COLOR_RED:
  2538. case TD_GS_BORDER_COLOR_GREEN:
  2539. case TD_GS_BORDER_COLOR_BLUE:
  2540. case TD_GS_BORDER_COLOR_ALPHA:
  2541. case TD_HS_BORDER_COLOR_INDEX:
  2542. case TD_HS_BORDER_COLOR_RED:
  2543. case TD_HS_BORDER_COLOR_GREEN:
  2544. case TD_HS_BORDER_COLOR_BLUE:
  2545. case TD_HS_BORDER_COLOR_ALPHA:
  2546. case TD_LS_BORDER_COLOR_INDEX:
  2547. case TD_LS_BORDER_COLOR_RED:
  2548. case TD_LS_BORDER_COLOR_GREEN:
  2549. case TD_LS_BORDER_COLOR_BLUE:
  2550. case TD_LS_BORDER_COLOR_ALPHA:
  2551. case TD_CS_BORDER_COLOR_INDEX:
  2552. case TD_CS_BORDER_COLOR_RED:
  2553. case TD_CS_BORDER_COLOR_GREEN:
  2554. case TD_CS_BORDER_COLOR_BLUE:
  2555. case TD_CS_BORDER_COLOR_ALPHA:
  2556. case SQ_ESGS_RING_SIZE:
  2557. case SQ_GSVS_RING_SIZE:
  2558. case SQ_ESTMP_RING_SIZE:
  2559. case SQ_GSTMP_RING_SIZE:
  2560. case SQ_HSTMP_RING_SIZE:
  2561. case SQ_LSTMP_RING_SIZE:
  2562. case SQ_PSTMP_RING_SIZE:
  2563. case SQ_VSTMP_RING_SIZE:
  2564. case SQ_ESGS_RING_ITEMSIZE:
  2565. case SQ_ESTMP_RING_ITEMSIZE:
  2566. case SQ_GSTMP_RING_ITEMSIZE:
  2567. case SQ_GSVS_RING_ITEMSIZE:
  2568. case SQ_GS_VERT_ITEMSIZE:
  2569. case SQ_GS_VERT_ITEMSIZE_1:
  2570. case SQ_GS_VERT_ITEMSIZE_2:
  2571. case SQ_GS_VERT_ITEMSIZE_3:
  2572. case SQ_GSVS_RING_OFFSET_1:
  2573. case SQ_GSVS_RING_OFFSET_2:
  2574. case SQ_GSVS_RING_OFFSET_3:
  2575. case SQ_HSTMP_RING_ITEMSIZE:
  2576. case SQ_LSTMP_RING_ITEMSIZE:
  2577. case SQ_PSTMP_RING_ITEMSIZE:
  2578. case SQ_VSTMP_RING_ITEMSIZE:
  2579. case VGT_TF_RING_SIZE:
  2580. case SQ_ESGS_RING_BASE:
  2581. case SQ_GSVS_RING_BASE:
  2582. case SQ_ESTMP_RING_BASE:
  2583. case SQ_GSTMP_RING_BASE:
  2584. case SQ_HSTMP_RING_BASE:
  2585. case SQ_LSTMP_RING_BASE:
  2586. case SQ_PSTMP_RING_BASE:
  2587. case SQ_VSTMP_RING_BASE:
  2588. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  2589. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  2590. return true;
  2591. default:
  2592. return false;
  2593. }
  2594. }
  2595. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  2596. u32 *ib, struct radeon_cs_packet *pkt)
  2597. {
  2598. u32 idx = pkt->idx + 1;
  2599. u32 idx_value = ib[idx];
  2600. u32 start_reg, end_reg, reg, i;
  2601. switch (pkt->opcode) {
  2602. case PACKET3_NOP:
  2603. case PACKET3_SET_BASE:
  2604. case PACKET3_CLEAR_STATE:
  2605. case PACKET3_INDEX_BUFFER_SIZE:
  2606. case PACKET3_DISPATCH_DIRECT:
  2607. case PACKET3_DISPATCH_INDIRECT:
  2608. case PACKET3_MODE_CONTROL:
  2609. case PACKET3_SET_PREDICATION:
  2610. case PACKET3_COND_EXEC:
  2611. case PACKET3_PRED_EXEC:
  2612. case PACKET3_DRAW_INDIRECT:
  2613. case PACKET3_DRAW_INDEX_INDIRECT:
  2614. case PACKET3_INDEX_BASE:
  2615. case PACKET3_DRAW_INDEX_2:
  2616. case PACKET3_CONTEXT_CONTROL:
  2617. case PACKET3_DRAW_INDEX_OFFSET:
  2618. case PACKET3_INDEX_TYPE:
  2619. case PACKET3_DRAW_INDEX:
  2620. case PACKET3_DRAW_INDEX_AUTO:
  2621. case PACKET3_DRAW_INDEX_IMMD:
  2622. case PACKET3_NUM_INSTANCES:
  2623. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2624. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2625. case PACKET3_DRAW_INDEX_OFFSET_2:
  2626. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2627. case PACKET3_MPEG_INDEX:
  2628. case PACKET3_WAIT_REG_MEM:
  2629. case PACKET3_MEM_WRITE:
  2630. case PACKET3_SURFACE_SYNC:
  2631. case PACKET3_EVENT_WRITE:
  2632. case PACKET3_EVENT_WRITE_EOP:
  2633. case PACKET3_EVENT_WRITE_EOS:
  2634. case PACKET3_SET_CONTEXT_REG:
  2635. case PACKET3_SET_BOOL_CONST:
  2636. case PACKET3_SET_LOOP_CONST:
  2637. case PACKET3_SET_RESOURCE:
  2638. case PACKET3_SET_SAMPLER:
  2639. case PACKET3_SET_CTL_CONST:
  2640. case PACKET3_SET_RESOURCE_OFFSET:
  2641. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2642. case PACKET3_SET_RESOURCE_INDIRECT:
  2643. case CAYMAN_PACKET3_DEALLOC_STATE:
  2644. break;
  2645. case PACKET3_COND_WRITE:
  2646. if (idx_value & 0x100) {
  2647. reg = ib[idx + 5] * 4;
  2648. if (!evergreen_vm_reg_valid(reg))
  2649. return -EINVAL;
  2650. }
  2651. break;
  2652. case PACKET3_COPY_DW:
  2653. if (idx_value & 0x2) {
  2654. reg = ib[idx + 3] * 4;
  2655. if (!evergreen_vm_reg_valid(reg))
  2656. return -EINVAL;
  2657. }
  2658. break;
  2659. case PACKET3_SET_CONFIG_REG:
  2660. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2661. end_reg = 4 * pkt->count + start_reg - 4;
  2662. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2663. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2664. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2665. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2666. return -EINVAL;
  2667. }
  2668. for (i = 0; i < pkt->count; i++) {
  2669. reg = start_reg + (4 * i);
  2670. if (!evergreen_vm_reg_valid(reg))
  2671. return -EINVAL;
  2672. }
  2673. break;
  2674. default:
  2675. return -EINVAL;
  2676. }
  2677. return 0;
  2678. }
  2679. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2680. {
  2681. int ret = 0;
  2682. u32 idx = 0;
  2683. struct radeon_cs_packet pkt;
  2684. do {
  2685. pkt.idx = idx;
  2686. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2687. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2688. pkt.one_reg_wr = 0;
  2689. switch (pkt.type) {
  2690. case PACKET_TYPE0:
  2691. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2692. ret = -EINVAL;
  2693. break;
  2694. case PACKET_TYPE2:
  2695. idx += 1;
  2696. break;
  2697. case PACKET_TYPE3:
  2698. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2699. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  2700. idx += pkt.count + 2;
  2701. break;
  2702. default:
  2703. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2704. ret = -EINVAL;
  2705. break;
  2706. }
  2707. if (ret)
  2708. break;
  2709. } while (idx < ib->length_dw);
  2710. return ret;
  2711. }