evergreen.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int cap, err;
  77. cap = pci_pcie_cap(rdev->pdev);
  78. if (!cap)
  79. return;
  80. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  81. if (err)
  82. return;
  83. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  84. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  85. * to avoid hangs or perfomance issues
  86. */
  87. if ((v == 0) || (v == 6) || (v == 7)) {
  88. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  89. ctl |= (2 << 12);
  90. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  91. }
  92. }
  93. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  94. {
  95. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  96. int i;
  97. if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
  98. for (i = 0; i < rdev->usec_timeout; i++) {
  99. if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
  100. break;
  101. udelay(1);
  102. }
  103. for (i = 0; i < rdev->usec_timeout; i++) {
  104. if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
  105. break;
  106. udelay(1);
  107. }
  108. }
  109. }
  110. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  111. {
  112. /* enable the pflip int */
  113. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  114. }
  115. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  116. {
  117. /* disable the pflip int */
  118. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  119. }
  120. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  121. {
  122. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  123. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  124. int i;
  125. /* Lock the graphics update lock */
  126. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  127. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  128. /* update the scanout addresses */
  129. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  130. upper_32_bits(crtc_base));
  131. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  132. (u32)crtc_base);
  133. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  134. upper_32_bits(crtc_base));
  135. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  136. (u32)crtc_base);
  137. /* Wait for update_pending to go high. */
  138. for (i = 0; i < rdev->usec_timeout; i++) {
  139. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  140. break;
  141. udelay(1);
  142. }
  143. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  144. /* Unlock the lock, so double-buffering can take place inside vblank */
  145. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  146. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  147. /* Return current update_pending status: */
  148. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  149. }
  150. /* get temperature in millidegrees */
  151. int evergreen_get_temp(struct radeon_device *rdev)
  152. {
  153. u32 temp, toffset;
  154. int actual_temp = 0;
  155. if (rdev->family == CHIP_JUNIPER) {
  156. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  157. TOFFSET_SHIFT;
  158. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  159. TS0_ADC_DOUT_SHIFT;
  160. if (toffset & 0x100)
  161. actual_temp = temp / 2 - (0x200 - toffset);
  162. else
  163. actual_temp = temp / 2 + toffset;
  164. actual_temp = actual_temp * 1000;
  165. } else {
  166. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  167. ASIC_T_SHIFT;
  168. if (temp & 0x400)
  169. actual_temp = -256;
  170. else if (temp & 0x200)
  171. actual_temp = 255;
  172. else if (temp & 0x100) {
  173. actual_temp = temp & 0x1ff;
  174. actual_temp |= ~0x1ff;
  175. } else
  176. actual_temp = temp & 0xff;
  177. actual_temp = (actual_temp * 1000) / 2;
  178. }
  179. return actual_temp;
  180. }
  181. int sumo_get_temp(struct radeon_device *rdev)
  182. {
  183. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  184. int actual_temp = temp - 49;
  185. return actual_temp * 1000;
  186. }
  187. void sumo_pm_init_profile(struct radeon_device *rdev)
  188. {
  189. int idx;
  190. /* default */
  191. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  192. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  193. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  194. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  195. /* low,mid sh/mh */
  196. if (rdev->flags & RADEON_IS_MOBILITY)
  197. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  198. else
  199. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  200. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  201. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  202. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  203. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  204. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  205. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  206. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  207. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  208. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  209. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  210. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  211. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  212. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  213. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  214. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  215. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  216. /* high sh/mh */
  217. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  218. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  219. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  220. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  221. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  222. rdev->pm.power_state[idx].num_clock_modes - 1;
  223. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  224. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  225. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  226. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  227. rdev->pm.power_state[idx].num_clock_modes - 1;
  228. }
  229. void evergreen_pm_misc(struct radeon_device *rdev)
  230. {
  231. int req_ps_idx = rdev->pm.requested_power_state_index;
  232. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  233. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  234. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  235. if (voltage->type == VOLTAGE_SW) {
  236. /* 0xff01 is a flag rather then an actual voltage */
  237. if (voltage->voltage == 0xff01)
  238. return;
  239. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  240. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  241. rdev->pm.current_vddc = voltage->voltage;
  242. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  243. }
  244. /* 0xff01 is a flag rather then an actual voltage */
  245. if (voltage->vddci == 0xff01)
  246. return;
  247. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  248. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  249. rdev->pm.current_vddci = voltage->vddci;
  250. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  251. }
  252. }
  253. }
  254. void evergreen_pm_prepare(struct radeon_device *rdev)
  255. {
  256. struct drm_device *ddev = rdev->ddev;
  257. struct drm_crtc *crtc;
  258. struct radeon_crtc *radeon_crtc;
  259. u32 tmp;
  260. /* disable any active CRTCs */
  261. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  262. radeon_crtc = to_radeon_crtc(crtc);
  263. if (radeon_crtc->enabled) {
  264. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  265. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  266. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  267. }
  268. }
  269. }
  270. void evergreen_pm_finish(struct radeon_device *rdev)
  271. {
  272. struct drm_device *ddev = rdev->ddev;
  273. struct drm_crtc *crtc;
  274. struct radeon_crtc *radeon_crtc;
  275. u32 tmp;
  276. /* enable any active CRTCs */
  277. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  278. radeon_crtc = to_radeon_crtc(crtc);
  279. if (radeon_crtc->enabled) {
  280. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  281. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  282. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  283. }
  284. }
  285. }
  286. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  287. {
  288. bool connected = false;
  289. switch (hpd) {
  290. case RADEON_HPD_1:
  291. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  292. connected = true;
  293. break;
  294. case RADEON_HPD_2:
  295. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  296. connected = true;
  297. break;
  298. case RADEON_HPD_3:
  299. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  300. connected = true;
  301. break;
  302. case RADEON_HPD_4:
  303. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  304. connected = true;
  305. break;
  306. case RADEON_HPD_5:
  307. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  308. connected = true;
  309. break;
  310. case RADEON_HPD_6:
  311. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  312. connected = true;
  313. break;
  314. default:
  315. break;
  316. }
  317. return connected;
  318. }
  319. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  320. enum radeon_hpd_id hpd)
  321. {
  322. u32 tmp;
  323. bool connected = evergreen_hpd_sense(rdev, hpd);
  324. switch (hpd) {
  325. case RADEON_HPD_1:
  326. tmp = RREG32(DC_HPD1_INT_CONTROL);
  327. if (connected)
  328. tmp &= ~DC_HPDx_INT_POLARITY;
  329. else
  330. tmp |= DC_HPDx_INT_POLARITY;
  331. WREG32(DC_HPD1_INT_CONTROL, tmp);
  332. break;
  333. case RADEON_HPD_2:
  334. tmp = RREG32(DC_HPD2_INT_CONTROL);
  335. if (connected)
  336. tmp &= ~DC_HPDx_INT_POLARITY;
  337. else
  338. tmp |= DC_HPDx_INT_POLARITY;
  339. WREG32(DC_HPD2_INT_CONTROL, tmp);
  340. break;
  341. case RADEON_HPD_3:
  342. tmp = RREG32(DC_HPD3_INT_CONTROL);
  343. if (connected)
  344. tmp &= ~DC_HPDx_INT_POLARITY;
  345. else
  346. tmp |= DC_HPDx_INT_POLARITY;
  347. WREG32(DC_HPD3_INT_CONTROL, tmp);
  348. break;
  349. case RADEON_HPD_4:
  350. tmp = RREG32(DC_HPD4_INT_CONTROL);
  351. if (connected)
  352. tmp &= ~DC_HPDx_INT_POLARITY;
  353. else
  354. tmp |= DC_HPDx_INT_POLARITY;
  355. WREG32(DC_HPD4_INT_CONTROL, tmp);
  356. break;
  357. case RADEON_HPD_5:
  358. tmp = RREG32(DC_HPD5_INT_CONTROL);
  359. if (connected)
  360. tmp &= ~DC_HPDx_INT_POLARITY;
  361. else
  362. tmp |= DC_HPDx_INT_POLARITY;
  363. WREG32(DC_HPD5_INT_CONTROL, tmp);
  364. break;
  365. case RADEON_HPD_6:
  366. tmp = RREG32(DC_HPD6_INT_CONTROL);
  367. if (connected)
  368. tmp &= ~DC_HPDx_INT_POLARITY;
  369. else
  370. tmp |= DC_HPDx_INT_POLARITY;
  371. WREG32(DC_HPD6_INT_CONTROL, tmp);
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. void evergreen_hpd_init(struct radeon_device *rdev)
  378. {
  379. struct drm_device *dev = rdev->ddev;
  380. struct drm_connector *connector;
  381. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  382. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  383. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  384. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  385. switch (radeon_connector->hpd.hpd) {
  386. case RADEON_HPD_1:
  387. WREG32(DC_HPD1_CONTROL, tmp);
  388. rdev->irq.hpd[0] = true;
  389. break;
  390. case RADEON_HPD_2:
  391. WREG32(DC_HPD2_CONTROL, tmp);
  392. rdev->irq.hpd[1] = true;
  393. break;
  394. case RADEON_HPD_3:
  395. WREG32(DC_HPD3_CONTROL, tmp);
  396. rdev->irq.hpd[2] = true;
  397. break;
  398. case RADEON_HPD_4:
  399. WREG32(DC_HPD4_CONTROL, tmp);
  400. rdev->irq.hpd[3] = true;
  401. break;
  402. case RADEON_HPD_5:
  403. WREG32(DC_HPD5_CONTROL, tmp);
  404. rdev->irq.hpd[4] = true;
  405. break;
  406. case RADEON_HPD_6:
  407. WREG32(DC_HPD6_CONTROL, tmp);
  408. rdev->irq.hpd[5] = true;
  409. break;
  410. default:
  411. break;
  412. }
  413. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  414. }
  415. if (rdev->irq.installed)
  416. evergreen_irq_set(rdev);
  417. }
  418. void evergreen_hpd_fini(struct radeon_device *rdev)
  419. {
  420. struct drm_device *dev = rdev->ddev;
  421. struct drm_connector *connector;
  422. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  423. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  424. switch (radeon_connector->hpd.hpd) {
  425. case RADEON_HPD_1:
  426. WREG32(DC_HPD1_CONTROL, 0);
  427. rdev->irq.hpd[0] = false;
  428. break;
  429. case RADEON_HPD_2:
  430. WREG32(DC_HPD2_CONTROL, 0);
  431. rdev->irq.hpd[1] = false;
  432. break;
  433. case RADEON_HPD_3:
  434. WREG32(DC_HPD3_CONTROL, 0);
  435. rdev->irq.hpd[2] = false;
  436. break;
  437. case RADEON_HPD_4:
  438. WREG32(DC_HPD4_CONTROL, 0);
  439. rdev->irq.hpd[3] = false;
  440. break;
  441. case RADEON_HPD_5:
  442. WREG32(DC_HPD5_CONTROL, 0);
  443. rdev->irq.hpd[4] = false;
  444. break;
  445. case RADEON_HPD_6:
  446. WREG32(DC_HPD6_CONTROL, 0);
  447. rdev->irq.hpd[5] = false;
  448. break;
  449. default:
  450. break;
  451. }
  452. }
  453. }
  454. /* watermark setup */
  455. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  456. struct radeon_crtc *radeon_crtc,
  457. struct drm_display_mode *mode,
  458. struct drm_display_mode *other_mode)
  459. {
  460. u32 tmp;
  461. /*
  462. * Line Buffer Setup
  463. * There are 3 line buffers, each one shared by 2 display controllers.
  464. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  465. * the display controllers. The paritioning is done via one of four
  466. * preset allocations specified in bits 2:0:
  467. * first display controller
  468. * 0 - first half of lb (3840 * 2)
  469. * 1 - first 3/4 of lb (5760 * 2)
  470. * 2 - whole lb (7680 * 2), other crtc must be disabled
  471. * 3 - first 1/4 of lb (1920 * 2)
  472. * second display controller
  473. * 4 - second half of lb (3840 * 2)
  474. * 5 - second 3/4 of lb (5760 * 2)
  475. * 6 - whole lb (7680 * 2), other crtc must be disabled
  476. * 7 - last 1/4 of lb (1920 * 2)
  477. */
  478. /* this can get tricky if we have two large displays on a paired group
  479. * of crtcs. Ideally for multiple large displays we'd assign them to
  480. * non-linked crtcs for maximum line buffer allocation.
  481. */
  482. if (radeon_crtc->base.enabled && mode) {
  483. if (other_mode)
  484. tmp = 0; /* 1/2 */
  485. else
  486. tmp = 2; /* whole */
  487. } else
  488. tmp = 0;
  489. /* second controller of the pair uses second half of the lb */
  490. if (radeon_crtc->crtc_id % 2)
  491. tmp += 4;
  492. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  493. if (radeon_crtc->base.enabled && mode) {
  494. switch (tmp) {
  495. case 0:
  496. case 4:
  497. default:
  498. if (ASIC_IS_DCE5(rdev))
  499. return 4096 * 2;
  500. else
  501. return 3840 * 2;
  502. case 1:
  503. case 5:
  504. if (ASIC_IS_DCE5(rdev))
  505. return 6144 * 2;
  506. else
  507. return 5760 * 2;
  508. case 2:
  509. case 6:
  510. if (ASIC_IS_DCE5(rdev))
  511. return 8192 * 2;
  512. else
  513. return 7680 * 2;
  514. case 3:
  515. case 7:
  516. if (ASIC_IS_DCE5(rdev))
  517. return 2048 * 2;
  518. else
  519. return 1920 * 2;
  520. }
  521. }
  522. /* controller not enabled, so no lb used */
  523. return 0;
  524. }
  525. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  526. {
  527. u32 tmp = RREG32(MC_SHARED_CHMAP);
  528. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  529. case 0:
  530. default:
  531. return 1;
  532. case 1:
  533. return 2;
  534. case 2:
  535. return 4;
  536. case 3:
  537. return 8;
  538. }
  539. }
  540. struct evergreen_wm_params {
  541. u32 dram_channels; /* number of dram channels */
  542. u32 yclk; /* bandwidth per dram data pin in kHz */
  543. u32 sclk; /* engine clock in kHz */
  544. u32 disp_clk; /* display clock in kHz */
  545. u32 src_width; /* viewport width */
  546. u32 active_time; /* active display time in ns */
  547. u32 blank_time; /* blank time in ns */
  548. bool interlaced; /* mode is interlaced */
  549. fixed20_12 vsc; /* vertical scale ratio */
  550. u32 num_heads; /* number of active crtcs */
  551. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  552. u32 lb_size; /* line buffer allocated to pipe */
  553. u32 vtaps; /* vertical scaler taps */
  554. };
  555. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  556. {
  557. /* Calculate DRAM Bandwidth and the part allocated to display. */
  558. fixed20_12 dram_efficiency; /* 0.7 */
  559. fixed20_12 yclk, dram_channels, bandwidth;
  560. fixed20_12 a;
  561. a.full = dfixed_const(1000);
  562. yclk.full = dfixed_const(wm->yclk);
  563. yclk.full = dfixed_div(yclk, a);
  564. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  565. a.full = dfixed_const(10);
  566. dram_efficiency.full = dfixed_const(7);
  567. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  568. bandwidth.full = dfixed_mul(dram_channels, yclk);
  569. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  570. return dfixed_trunc(bandwidth);
  571. }
  572. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  573. {
  574. /* Calculate DRAM Bandwidth and the part allocated to display. */
  575. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  576. fixed20_12 yclk, dram_channels, bandwidth;
  577. fixed20_12 a;
  578. a.full = dfixed_const(1000);
  579. yclk.full = dfixed_const(wm->yclk);
  580. yclk.full = dfixed_div(yclk, a);
  581. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  582. a.full = dfixed_const(10);
  583. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  584. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  585. bandwidth.full = dfixed_mul(dram_channels, yclk);
  586. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  587. return dfixed_trunc(bandwidth);
  588. }
  589. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  590. {
  591. /* Calculate the display Data return Bandwidth */
  592. fixed20_12 return_efficiency; /* 0.8 */
  593. fixed20_12 sclk, bandwidth;
  594. fixed20_12 a;
  595. a.full = dfixed_const(1000);
  596. sclk.full = dfixed_const(wm->sclk);
  597. sclk.full = dfixed_div(sclk, a);
  598. a.full = dfixed_const(10);
  599. return_efficiency.full = dfixed_const(8);
  600. return_efficiency.full = dfixed_div(return_efficiency, a);
  601. a.full = dfixed_const(32);
  602. bandwidth.full = dfixed_mul(a, sclk);
  603. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  604. return dfixed_trunc(bandwidth);
  605. }
  606. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  607. {
  608. /* Calculate the DMIF Request Bandwidth */
  609. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  610. fixed20_12 disp_clk, bandwidth;
  611. fixed20_12 a;
  612. a.full = dfixed_const(1000);
  613. disp_clk.full = dfixed_const(wm->disp_clk);
  614. disp_clk.full = dfixed_div(disp_clk, a);
  615. a.full = dfixed_const(10);
  616. disp_clk_request_efficiency.full = dfixed_const(8);
  617. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  618. a.full = dfixed_const(32);
  619. bandwidth.full = dfixed_mul(a, disp_clk);
  620. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  621. return dfixed_trunc(bandwidth);
  622. }
  623. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  624. {
  625. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  626. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  627. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  628. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  629. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  630. }
  631. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  632. {
  633. /* Calculate the display mode Average Bandwidth
  634. * DisplayMode should contain the source and destination dimensions,
  635. * timing, etc.
  636. */
  637. fixed20_12 bpp;
  638. fixed20_12 line_time;
  639. fixed20_12 src_width;
  640. fixed20_12 bandwidth;
  641. fixed20_12 a;
  642. a.full = dfixed_const(1000);
  643. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  644. line_time.full = dfixed_div(line_time, a);
  645. bpp.full = dfixed_const(wm->bytes_per_pixel);
  646. src_width.full = dfixed_const(wm->src_width);
  647. bandwidth.full = dfixed_mul(src_width, bpp);
  648. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  649. bandwidth.full = dfixed_div(bandwidth, line_time);
  650. return dfixed_trunc(bandwidth);
  651. }
  652. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  653. {
  654. /* First calcualte the latency in ns */
  655. u32 mc_latency = 2000; /* 2000 ns. */
  656. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  657. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  658. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  659. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  660. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  661. (wm->num_heads * cursor_line_pair_return_time);
  662. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  663. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  664. fixed20_12 a, b, c;
  665. if (wm->num_heads == 0)
  666. return 0;
  667. a.full = dfixed_const(2);
  668. b.full = dfixed_const(1);
  669. if ((wm->vsc.full > a.full) ||
  670. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  671. (wm->vtaps >= 5) ||
  672. ((wm->vsc.full >= a.full) && wm->interlaced))
  673. max_src_lines_per_dst_line = 4;
  674. else
  675. max_src_lines_per_dst_line = 2;
  676. a.full = dfixed_const(available_bandwidth);
  677. b.full = dfixed_const(wm->num_heads);
  678. a.full = dfixed_div(a, b);
  679. b.full = dfixed_const(1000);
  680. c.full = dfixed_const(wm->disp_clk);
  681. b.full = dfixed_div(c, b);
  682. c.full = dfixed_const(wm->bytes_per_pixel);
  683. b.full = dfixed_mul(b, c);
  684. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  685. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  686. b.full = dfixed_const(1000);
  687. c.full = dfixed_const(lb_fill_bw);
  688. b.full = dfixed_div(c, b);
  689. a.full = dfixed_div(a, b);
  690. line_fill_time = dfixed_trunc(a);
  691. if (line_fill_time < wm->active_time)
  692. return latency;
  693. else
  694. return latency + (line_fill_time - wm->active_time);
  695. }
  696. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  697. {
  698. if (evergreen_average_bandwidth(wm) <=
  699. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  700. return true;
  701. else
  702. return false;
  703. };
  704. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  705. {
  706. if (evergreen_average_bandwidth(wm) <=
  707. (evergreen_available_bandwidth(wm) / wm->num_heads))
  708. return true;
  709. else
  710. return false;
  711. };
  712. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  713. {
  714. u32 lb_partitions = wm->lb_size / wm->src_width;
  715. u32 line_time = wm->active_time + wm->blank_time;
  716. u32 latency_tolerant_lines;
  717. u32 latency_hiding;
  718. fixed20_12 a;
  719. a.full = dfixed_const(1);
  720. if (wm->vsc.full > a.full)
  721. latency_tolerant_lines = 1;
  722. else {
  723. if (lb_partitions <= (wm->vtaps + 1))
  724. latency_tolerant_lines = 1;
  725. else
  726. latency_tolerant_lines = 2;
  727. }
  728. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  729. if (evergreen_latency_watermark(wm) <= latency_hiding)
  730. return true;
  731. else
  732. return false;
  733. }
  734. static void evergreen_program_watermarks(struct radeon_device *rdev,
  735. struct radeon_crtc *radeon_crtc,
  736. u32 lb_size, u32 num_heads)
  737. {
  738. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  739. struct evergreen_wm_params wm;
  740. u32 pixel_period;
  741. u32 line_time = 0;
  742. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  743. u32 priority_a_mark = 0, priority_b_mark = 0;
  744. u32 priority_a_cnt = PRIORITY_OFF;
  745. u32 priority_b_cnt = PRIORITY_OFF;
  746. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  747. u32 tmp, arb_control3;
  748. fixed20_12 a, b, c;
  749. if (radeon_crtc->base.enabled && num_heads && mode) {
  750. pixel_period = 1000000 / (u32)mode->clock;
  751. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  752. priority_a_cnt = 0;
  753. priority_b_cnt = 0;
  754. wm.yclk = rdev->pm.current_mclk * 10;
  755. wm.sclk = rdev->pm.current_sclk * 10;
  756. wm.disp_clk = mode->clock;
  757. wm.src_width = mode->crtc_hdisplay;
  758. wm.active_time = mode->crtc_hdisplay * pixel_period;
  759. wm.blank_time = line_time - wm.active_time;
  760. wm.interlaced = false;
  761. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  762. wm.interlaced = true;
  763. wm.vsc = radeon_crtc->vsc;
  764. wm.vtaps = 1;
  765. if (radeon_crtc->rmx_type != RMX_OFF)
  766. wm.vtaps = 2;
  767. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  768. wm.lb_size = lb_size;
  769. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  770. wm.num_heads = num_heads;
  771. /* set for high clocks */
  772. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  773. /* set for low clocks */
  774. /* wm.yclk = low clk; wm.sclk = low clk */
  775. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  776. /* possibly force display priority to high */
  777. /* should really do this at mode validation time... */
  778. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  779. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  780. !evergreen_check_latency_hiding(&wm) ||
  781. (rdev->disp_priority == 2)) {
  782. DRM_DEBUG_KMS("force priority to high\n");
  783. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  784. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  785. }
  786. a.full = dfixed_const(1000);
  787. b.full = dfixed_const(mode->clock);
  788. b.full = dfixed_div(b, a);
  789. c.full = dfixed_const(latency_watermark_a);
  790. c.full = dfixed_mul(c, b);
  791. c.full = dfixed_mul(c, radeon_crtc->hsc);
  792. c.full = dfixed_div(c, a);
  793. a.full = dfixed_const(16);
  794. c.full = dfixed_div(c, a);
  795. priority_a_mark = dfixed_trunc(c);
  796. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  797. a.full = dfixed_const(1000);
  798. b.full = dfixed_const(mode->clock);
  799. b.full = dfixed_div(b, a);
  800. c.full = dfixed_const(latency_watermark_b);
  801. c.full = dfixed_mul(c, b);
  802. c.full = dfixed_mul(c, radeon_crtc->hsc);
  803. c.full = dfixed_div(c, a);
  804. a.full = dfixed_const(16);
  805. c.full = dfixed_div(c, a);
  806. priority_b_mark = dfixed_trunc(c);
  807. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  808. }
  809. /* select wm A */
  810. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  811. tmp = arb_control3;
  812. tmp &= ~LATENCY_WATERMARK_MASK(3);
  813. tmp |= LATENCY_WATERMARK_MASK(1);
  814. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  815. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  816. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  817. LATENCY_HIGH_WATERMARK(line_time)));
  818. /* select wm B */
  819. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  820. tmp &= ~LATENCY_WATERMARK_MASK(3);
  821. tmp |= LATENCY_WATERMARK_MASK(2);
  822. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  823. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  824. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  825. LATENCY_HIGH_WATERMARK(line_time)));
  826. /* restore original selection */
  827. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  828. /* write the priority marks */
  829. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  830. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  831. }
  832. void evergreen_bandwidth_update(struct radeon_device *rdev)
  833. {
  834. struct drm_display_mode *mode0 = NULL;
  835. struct drm_display_mode *mode1 = NULL;
  836. u32 num_heads = 0, lb_size;
  837. int i;
  838. radeon_update_display_priority(rdev);
  839. for (i = 0; i < rdev->num_crtc; i++) {
  840. if (rdev->mode_info.crtcs[i]->base.enabled)
  841. num_heads++;
  842. }
  843. for (i = 0; i < rdev->num_crtc; i += 2) {
  844. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  845. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  846. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  847. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  848. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  849. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  850. }
  851. }
  852. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  853. {
  854. unsigned i;
  855. u32 tmp;
  856. for (i = 0; i < rdev->usec_timeout; i++) {
  857. /* read MC_STATUS */
  858. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  859. if (!tmp)
  860. return 0;
  861. udelay(1);
  862. }
  863. return -1;
  864. }
  865. /*
  866. * GART
  867. */
  868. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  869. {
  870. unsigned i;
  871. u32 tmp;
  872. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  873. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  874. for (i = 0; i < rdev->usec_timeout; i++) {
  875. /* read MC_STATUS */
  876. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  877. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  878. if (tmp == 2) {
  879. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  880. return;
  881. }
  882. if (tmp) {
  883. return;
  884. }
  885. udelay(1);
  886. }
  887. }
  888. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  889. {
  890. u32 tmp;
  891. int r;
  892. if (rdev->gart.robj == NULL) {
  893. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  894. return -EINVAL;
  895. }
  896. r = radeon_gart_table_vram_pin(rdev);
  897. if (r)
  898. return r;
  899. radeon_gart_restore(rdev);
  900. /* Setup L2 cache */
  901. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  902. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  903. EFFECTIVE_L2_QUEUE_SIZE(7));
  904. WREG32(VM_L2_CNTL2, 0);
  905. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  906. /* Setup TLB control */
  907. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  908. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  909. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  910. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  911. if (rdev->flags & RADEON_IS_IGP) {
  912. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  913. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  914. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  915. } else {
  916. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  917. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  918. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  919. }
  920. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  921. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  922. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  923. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  924. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  925. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  926. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  927. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  928. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  929. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  930. (u32)(rdev->dummy_page.addr >> 12));
  931. WREG32(VM_CONTEXT1_CNTL, 0);
  932. evergreen_pcie_gart_tlb_flush(rdev);
  933. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  934. (unsigned)(rdev->mc.gtt_size >> 20),
  935. (unsigned long long)rdev->gart.table_addr);
  936. rdev->gart.ready = true;
  937. return 0;
  938. }
  939. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  940. {
  941. u32 tmp;
  942. /* Disable all tables */
  943. WREG32(VM_CONTEXT0_CNTL, 0);
  944. WREG32(VM_CONTEXT1_CNTL, 0);
  945. /* Setup L2 cache */
  946. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  947. EFFECTIVE_L2_QUEUE_SIZE(7));
  948. WREG32(VM_L2_CNTL2, 0);
  949. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  950. /* Setup TLB control */
  951. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  952. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  953. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  954. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  955. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  956. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  957. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  958. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  959. radeon_gart_table_vram_unpin(rdev);
  960. }
  961. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  962. {
  963. evergreen_pcie_gart_disable(rdev);
  964. radeon_gart_table_vram_free(rdev);
  965. radeon_gart_fini(rdev);
  966. }
  967. void evergreen_agp_enable(struct radeon_device *rdev)
  968. {
  969. u32 tmp;
  970. /* Setup L2 cache */
  971. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  972. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  973. EFFECTIVE_L2_QUEUE_SIZE(7));
  974. WREG32(VM_L2_CNTL2, 0);
  975. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  976. /* Setup TLB control */
  977. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  978. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  979. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  980. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  981. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  982. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  983. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  984. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  985. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  986. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  987. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  988. WREG32(VM_CONTEXT0_CNTL, 0);
  989. WREG32(VM_CONTEXT1_CNTL, 0);
  990. }
  991. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  992. {
  993. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  994. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  995. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  996. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  997. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  998. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  999. if (rdev->num_crtc >= 4) {
  1000. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  1001. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  1002. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1003. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1004. }
  1005. if (rdev->num_crtc >= 6) {
  1006. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  1007. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  1008. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1009. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1010. }
  1011. /* Stop all video */
  1012. WREG32(VGA_RENDER_CONTROL, 0);
  1013. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1014. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1015. if (rdev->num_crtc >= 4) {
  1016. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1017. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1018. }
  1019. if (rdev->num_crtc >= 6) {
  1020. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1021. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1022. }
  1023. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1024. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1025. if (rdev->num_crtc >= 4) {
  1026. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1027. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1028. }
  1029. if (rdev->num_crtc >= 6) {
  1030. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1031. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1032. }
  1033. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1034. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1035. if (rdev->num_crtc >= 4) {
  1036. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1037. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1038. }
  1039. if (rdev->num_crtc >= 6) {
  1040. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1041. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1042. }
  1043. WREG32(D1VGA_CONTROL, 0);
  1044. WREG32(D2VGA_CONTROL, 0);
  1045. if (rdev->num_crtc >= 4) {
  1046. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1047. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1048. }
  1049. if (rdev->num_crtc >= 6) {
  1050. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1051. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1052. }
  1053. }
  1054. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1055. {
  1056. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1057. upper_32_bits(rdev->mc.vram_start));
  1058. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1059. upper_32_bits(rdev->mc.vram_start));
  1060. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1061. (u32)rdev->mc.vram_start);
  1062. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1063. (u32)rdev->mc.vram_start);
  1064. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1065. upper_32_bits(rdev->mc.vram_start));
  1066. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1067. upper_32_bits(rdev->mc.vram_start));
  1068. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1069. (u32)rdev->mc.vram_start);
  1070. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1071. (u32)rdev->mc.vram_start);
  1072. if (rdev->num_crtc >= 4) {
  1073. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1074. upper_32_bits(rdev->mc.vram_start));
  1075. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1076. upper_32_bits(rdev->mc.vram_start));
  1077. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1078. (u32)rdev->mc.vram_start);
  1079. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1080. (u32)rdev->mc.vram_start);
  1081. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1082. upper_32_bits(rdev->mc.vram_start));
  1083. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1084. upper_32_bits(rdev->mc.vram_start));
  1085. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1086. (u32)rdev->mc.vram_start);
  1087. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1088. (u32)rdev->mc.vram_start);
  1089. }
  1090. if (rdev->num_crtc >= 6) {
  1091. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1092. upper_32_bits(rdev->mc.vram_start));
  1093. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1094. upper_32_bits(rdev->mc.vram_start));
  1095. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1096. (u32)rdev->mc.vram_start);
  1097. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1098. (u32)rdev->mc.vram_start);
  1099. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1100. upper_32_bits(rdev->mc.vram_start));
  1101. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1102. upper_32_bits(rdev->mc.vram_start));
  1103. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1104. (u32)rdev->mc.vram_start);
  1105. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1106. (u32)rdev->mc.vram_start);
  1107. }
  1108. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1109. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1110. /* Unlock host access */
  1111. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1112. mdelay(1);
  1113. /* Restore video state */
  1114. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1115. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1116. if (rdev->num_crtc >= 4) {
  1117. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1118. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1119. }
  1120. if (rdev->num_crtc >= 6) {
  1121. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1122. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1123. }
  1124. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1125. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1126. if (rdev->num_crtc >= 4) {
  1127. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1128. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1129. }
  1130. if (rdev->num_crtc >= 6) {
  1131. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1132. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1133. }
  1134. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1135. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1136. if (rdev->num_crtc >= 4) {
  1137. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1138. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1139. }
  1140. if (rdev->num_crtc >= 6) {
  1141. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1142. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1143. }
  1144. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1145. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1146. if (rdev->num_crtc >= 4) {
  1147. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1148. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1149. }
  1150. if (rdev->num_crtc >= 6) {
  1151. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1152. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1153. }
  1154. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1155. }
  1156. void evergreen_mc_program(struct radeon_device *rdev)
  1157. {
  1158. struct evergreen_mc_save save;
  1159. u32 tmp;
  1160. int i, j;
  1161. /* Initialize HDP */
  1162. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1163. WREG32((0x2c14 + j), 0x00000000);
  1164. WREG32((0x2c18 + j), 0x00000000);
  1165. WREG32((0x2c1c + j), 0x00000000);
  1166. WREG32((0x2c20 + j), 0x00000000);
  1167. WREG32((0x2c24 + j), 0x00000000);
  1168. }
  1169. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1170. evergreen_mc_stop(rdev, &save);
  1171. if (evergreen_mc_wait_for_idle(rdev)) {
  1172. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1173. }
  1174. /* Lockout access through VGA aperture*/
  1175. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1176. /* Update configuration */
  1177. if (rdev->flags & RADEON_IS_AGP) {
  1178. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1179. /* VRAM before AGP */
  1180. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1181. rdev->mc.vram_start >> 12);
  1182. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1183. rdev->mc.gtt_end >> 12);
  1184. } else {
  1185. /* VRAM after AGP */
  1186. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1187. rdev->mc.gtt_start >> 12);
  1188. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1189. rdev->mc.vram_end >> 12);
  1190. }
  1191. } else {
  1192. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1193. rdev->mc.vram_start >> 12);
  1194. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1195. rdev->mc.vram_end >> 12);
  1196. }
  1197. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1198. /* llano/ontario only */
  1199. if ((rdev->family == CHIP_PALM) ||
  1200. (rdev->family == CHIP_SUMO) ||
  1201. (rdev->family == CHIP_SUMO2)) {
  1202. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1203. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1204. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1205. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1206. }
  1207. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1208. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1209. WREG32(MC_VM_FB_LOCATION, tmp);
  1210. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1211. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1212. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1213. if (rdev->flags & RADEON_IS_AGP) {
  1214. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1215. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1216. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1217. } else {
  1218. WREG32(MC_VM_AGP_BASE, 0);
  1219. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1220. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1221. }
  1222. if (evergreen_mc_wait_for_idle(rdev)) {
  1223. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1224. }
  1225. evergreen_mc_resume(rdev, &save);
  1226. /* we need to own VRAM, so turn off the VGA renderer here
  1227. * to stop it overwriting our objects */
  1228. rv515_vga_render_disable(rdev);
  1229. }
  1230. /*
  1231. * CP.
  1232. */
  1233. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1234. {
  1235. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1236. /* set to DX10/11 mode */
  1237. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1238. radeon_ring_write(ring, 1);
  1239. /* FIXME: implement */
  1240. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1241. radeon_ring_write(ring,
  1242. #ifdef __BIG_ENDIAN
  1243. (2 << 0) |
  1244. #endif
  1245. (ib->gpu_addr & 0xFFFFFFFC));
  1246. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1247. radeon_ring_write(ring, ib->length_dw);
  1248. }
  1249. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1250. {
  1251. const __be32 *fw_data;
  1252. int i;
  1253. if (!rdev->me_fw || !rdev->pfp_fw)
  1254. return -EINVAL;
  1255. r700_cp_stop(rdev);
  1256. WREG32(CP_RB_CNTL,
  1257. #ifdef __BIG_ENDIAN
  1258. BUF_SWAP_32BIT |
  1259. #endif
  1260. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1261. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1262. WREG32(CP_PFP_UCODE_ADDR, 0);
  1263. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1264. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1265. WREG32(CP_PFP_UCODE_ADDR, 0);
  1266. fw_data = (const __be32 *)rdev->me_fw->data;
  1267. WREG32(CP_ME_RAM_WADDR, 0);
  1268. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1269. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1270. WREG32(CP_PFP_UCODE_ADDR, 0);
  1271. WREG32(CP_ME_RAM_WADDR, 0);
  1272. WREG32(CP_ME_RAM_RADDR, 0);
  1273. return 0;
  1274. }
  1275. static int evergreen_cp_start(struct radeon_device *rdev)
  1276. {
  1277. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1278. int r, i;
  1279. uint32_t cp_me;
  1280. r = radeon_ring_lock(rdev, ring, 7);
  1281. if (r) {
  1282. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1283. return r;
  1284. }
  1285. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1286. radeon_ring_write(ring, 0x1);
  1287. radeon_ring_write(ring, 0x0);
  1288. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1289. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1290. radeon_ring_write(ring, 0);
  1291. radeon_ring_write(ring, 0);
  1292. radeon_ring_unlock_commit(rdev, ring);
  1293. cp_me = 0xff;
  1294. WREG32(CP_ME_CNTL, cp_me);
  1295. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1296. if (r) {
  1297. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1298. return r;
  1299. }
  1300. /* setup clear context state */
  1301. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1302. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1303. for (i = 0; i < evergreen_default_size; i++)
  1304. radeon_ring_write(ring, evergreen_default_state[i]);
  1305. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1306. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1307. /* set clear context state */
  1308. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1309. radeon_ring_write(ring, 0);
  1310. /* SQ_VTX_BASE_VTX_LOC */
  1311. radeon_ring_write(ring, 0xc0026f00);
  1312. radeon_ring_write(ring, 0x00000000);
  1313. radeon_ring_write(ring, 0x00000000);
  1314. radeon_ring_write(ring, 0x00000000);
  1315. /* Clear consts */
  1316. radeon_ring_write(ring, 0xc0036f00);
  1317. radeon_ring_write(ring, 0x00000bc4);
  1318. radeon_ring_write(ring, 0xffffffff);
  1319. radeon_ring_write(ring, 0xffffffff);
  1320. radeon_ring_write(ring, 0xffffffff);
  1321. radeon_ring_write(ring, 0xc0026900);
  1322. radeon_ring_write(ring, 0x00000316);
  1323. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1324. radeon_ring_write(ring, 0x00000010); /* */
  1325. radeon_ring_unlock_commit(rdev, ring);
  1326. return 0;
  1327. }
  1328. int evergreen_cp_resume(struct radeon_device *rdev)
  1329. {
  1330. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1331. u32 tmp;
  1332. u32 rb_bufsz;
  1333. int r;
  1334. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1335. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1336. SOFT_RESET_PA |
  1337. SOFT_RESET_SH |
  1338. SOFT_RESET_VGT |
  1339. SOFT_RESET_SPI |
  1340. SOFT_RESET_SX));
  1341. RREG32(GRBM_SOFT_RESET);
  1342. mdelay(15);
  1343. WREG32(GRBM_SOFT_RESET, 0);
  1344. RREG32(GRBM_SOFT_RESET);
  1345. /* Set ring buffer size */
  1346. rb_bufsz = drm_order(ring->ring_size / 8);
  1347. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1348. #ifdef __BIG_ENDIAN
  1349. tmp |= BUF_SWAP_32BIT;
  1350. #endif
  1351. WREG32(CP_RB_CNTL, tmp);
  1352. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1353. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1354. /* Set the write pointer delay */
  1355. WREG32(CP_RB_WPTR_DELAY, 0);
  1356. /* Initialize the ring buffer's read and write pointers */
  1357. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1358. WREG32(CP_RB_RPTR_WR, 0);
  1359. ring->wptr = 0;
  1360. WREG32(CP_RB_WPTR, ring->wptr);
  1361. /* set the wb address wether it's enabled or not */
  1362. WREG32(CP_RB_RPTR_ADDR,
  1363. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1364. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1365. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1366. if (rdev->wb.enabled)
  1367. WREG32(SCRATCH_UMSK, 0xff);
  1368. else {
  1369. tmp |= RB_NO_UPDATE;
  1370. WREG32(SCRATCH_UMSK, 0);
  1371. }
  1372. mdelay(1);
  1373. WREG32(CP_RB_CNTL, tmp);
  1374. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1375. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1376. ring->rptr = RREG32(CP_RB_RPTR);
  1377. evergreen_cp_start(rdev);
  1378. ring->ready = true;
  1379. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1380. if (r) {
  1381. ring->ready = false;
  1382. return r;
  1383. }
  1384. return 0;
  1385. }
  1386. /*
  1387. * Core functions
  1388. */
  1389. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1390. u32 num_tile_pipes,
  1391. u32 num_backends,
  1392. u32 backend_disable_mask)
  1393. {
  1394. u32 backend_map = 0;
  1395. u32 enabled_backends_mask = 0;
  1396. u32 enabled_backends_count = 0;
  1397. u32 cur_pipe;
  1398. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1399. u32 cur_backend = 0;
  1400. u32 i;
  1401. bool force_no_swizzle;
  1402. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1403. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1404. if (num_tile_pipes < 1)
  1405. num_tile_pipes = 1;
  1406. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1407. num_backends = EVERGREEN_MAX_BACKENDS;
  1408. if (num_backends < 1)
  1409. num_backends = 1;
  1410. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1411. if (((backend_disable_mask >> i) & 1) == 0) {
  1412. enabled_backends_mask |= (1 << i);
  1413. ++enabled_backends_count;
  1414. }
  1415. if (enabled_backends_count == num_backends)
  1416. break;
  1417. }
  1418. if (enabled_backends_count == 0) {
  1419. enabled_backends_mask = 1;
  1420. enabled_backends_count = 1;
  1421. }
  1422. if (enabled_backends_count != num_backends)
  1423. num_backends = enabled_backends_count;
  1424. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1425. switch (rdev->family) {
  1426. case CHIP_CEDAR:
  1427. case CHIP_REDWOOD:
  1428. case CHIP_PALM:
  1429. case CHIP_SUMO:
  1430. case CHIP_SUMO2:
  1431. case CHIP_TURKS:
  1432. case CHIP_CAICOS:
  1433. force_no_swizzle = false;
  1434. break;
  1435. case CHIP_CYPRESS:
  1436. case CHIP_HEMLOCK:
  1437. case CHIP_JUNIPER:
  1438. case CHIP_BARTS:
  1439. default:
  1440. force_no_swizzle = true;
  1441. break;
  1442. }
  1443. if (force_no_swizzle) {
  1444. bool last_backend_enabled = false;
  1445. force_no_swizzle = false;
  1446. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1447. if (((enabled_backends_mask >> i) & 1) == 1) {
  1448. if (last_backend_enabled)
  1449. force_no_swizzle = true;
  1450. last_backend_enabled = true;
  1451. } else
  1452. last_backend_enabled = false;
  1453. }
  1454. }
  1455. switch (num_tile_pipes) {
  1456. case 1:
  1457. case 3:
  1458. case 5:
  1459. case 7:
  1460. DRM_ERROR("odd number of pipes!\n");
  1461. break;
  1462. case 2:
  1463. swizzle_pipe[0] = 0;
  1464. swizzle_pipe[1] = 1;
  1465. break;
  1466. case 4:
  1467. if (force_no_swizzle) {
  1468. swizzle_pipe[0] = 0;
  1469. swizzle_pipe[1] = 1;
  1470. swizzle_pipe[2] = 2;
  1471. swizzle_pipe[3] = 3;
  1472. } else {
  1473. swizzle_pipe[0] = 0;
  1474. swizzle_pipe[1] = 2;
  1475. swizzle_pipe[2] = 1;
  1476. swizzle_pipe[3] = 3;
  1477. }
  1478. break;
  1479. case 6:
  1480. if (force_no_swizzle) {
  1481. swizzle_pipe[0] = 0;
  1482. swizzle_pipe[1] = 1;
  1483. swizzle_pipe[2] = 2;
  1484. swizzle_pipe[3] = 3;
  1485. swizzle_pipe[4] = 4;
  1486. swizzle_pipe[5] = 5;
  1487. } else {
  1488. swizzle_pipe[0] = 0;
  1489. swizzle_pipe[1] = 2;
  1490. swizzle_pipe[2] = 4;
  1491. swizzle_pipe[3] = 1;
  1492. swizzle_pipe[4] = 3;
  1493. swizzle_pipe[5] = 5;
  1494. }
  1495. break;
  1496. case 8:
  1497. if (force_no_swizzle) {
  1498. swizzle_pipe[0] = 0;
  1499. swizzle_pipe[1] = 1;
  1500. swizzle_pipe[2] = 2;
  1501. swizzle_pipe[3] = 3;
  1502. swizzle_pipe[4] = 4;
  1503. swizzle_pipe[5] = 5;
  1504. swizzle_pipe[6] = 6;
  1505. swizzle_pipe[7] = 7;
  1506. } else {
  1507. swizzle_pipe[0] = 0;
  1508. swizzle_pipe[1] = 2;
  1509. swizzle_pipe[2] = 4;
  1510. swizzle_pipe[3] = 6;
  1511. swizzle_pipe[4] = 1;
  1512. swizzle_pipe[5] = 3;
  1513. swizzle_pipe[6] = 5;
  1514. swizzle_pipe[7] = 7;
  1515. }
  1516. break;
  1517. }
  1518. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1519. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1520. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1521. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1522. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1523. }
  1524. return backend_map;
  1525. }
  1526. static void evergreen_gpu_init(struct radeon_device *rdev)
  1527. {
  1528. u32 cc_rb_backend_disable = 0;
  1529. u32 cc_gc_shader_pipe_config;
  1530. u32 gb_addr_config = 0;
  1531. u32 mc_shared_chmap, mc_arb_ramcfg;
  1532. u32 gb_backend_map;
  1533. u32 grbm_gfx_index;
  1534. u32 sx_debug_1;
  1535. u32 smx_dc_ctl0;
  1536. u32 sq_config;
  1537. u32 sq_lds_resource_mgmt;
  1538. u32 sq_gpr_resource_mgmt_1;
  1539. u32 sq_gpr_resource_mgmt_2;
  1540. u32 sq_gpr_resource_mgmt_3;
  1541. u32 sq_thread_resource_mgmt;
  1542. u32 sq_thread_resource_mgmt_2;
  1543. u32 sq_stack_resource_mgmt_1;
  1544. u32 sq_stack_resource_mgmt_2;
  1545. u32 sq_stack_resource_mgmt_3;
  1546. u32 vgt_cache_invalidation;
  1547. u32 hdp_host_path_cntl, tmp;
  1548. int i, j, num_shader_engines, ps_thread_count;
  1549. switch (rdev->family) {
  1550. case CHIP_CYPRESS:
  1551. case CHIP_HEMLOCK:
  1552. rdev->config.evergreen.num_ses = 2;
  1553. rdev->config.evergreen.max_pipes = 4;
  1554. rdev->config.evergreen.max_tile_pipes = 8;
  1555. rdev->config.evergreen.max_simds = 10;
  1556. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1557. rdev->config.evergreen.max_gprs = 256;
  1558. rdev->config.evergreen.max_threads = 248;
  1559. rdev->config.evergreen.max_gs_threads = 32;
  1560. rdev->config.evergreen.max_stack_entries = 512;
  1561. rdev->config.evergreen.sx_num_of_sets = 4;
  1562. rdev->config.evergreen.sx_max_export_size = 256;
  1563. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1564. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1565. rdev->config.evergreen.max_hw_contexts = 8;
  1566. rdev->config.evergreen.sq_num_cf_insts = 2;
  1567. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1568. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1569. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1570. break;
  1571. case CHIP_JUNIPER:
  1572. rdev->config.evergreen.num_ses = 1;
  1573. rdev->config.evergreen.max_pipes = 4;
  1574. rdev->config.evergreen.max_tile_pipes = 4;
  1575. rdev->config.evergreen.max_simds = 10;
  1576. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1577. rdev->config.evergreen.max_gprs = 256;
  1578. rdev->config.evergreen.max_threads = 248;
  1579. rdev->config.evergreen.max_gs_threads = 32;
  1580. rdev->config.evergreen.max_stack_entries = 512;
  1581. rdev->config.evergreen.sx_num_of_sets = 4;
  1582. rdev->config.evergreen.sx_max_export_size = 256;
  1583. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1584. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1585. rdev->config.evergreen.max_hw_contexts = 8;
  1586. rdev->config.evergreen.sq_num_cf_insts = 2;
  1587. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1588. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1589. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1590. break;
  1591. case CHIP_REDWOOD:
  1592. rdev->config.evergreen.num_ses = 1;
  1593. rdev->config.evergreen.max_pipes = 4;
  1594. rdev->config.evergreen.max_tile_pipes = 4;
  1595. rdev->config.evergreen.max_simds = 5;
  1596. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1597. rdev->config.evergreen.max_gprs = 256;
  1598. rdev->config.evergreen.max_threads = 248;
  1599. rdev->config.evergreen.max_gs_threads = 32;
  1600. rdev->config.evergreen.max_stack_entries = 256;
  1601. rdev->config.evergreen.sx_num_of_sets = 4;
  1602. rdev->config.evergreen.sx_max_export_size = 256;
  1603. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1604. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1605. rdev->config.evergreen.max_hw_contexts = 8;
  1606. rdev->config.evergreen.sq_num_cf_insts = 2;
  1607. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1608. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1609. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1610. break;
  1611. case CHIP_CEDAR:
  1612. default:
  1613. rdev->config.evergreen.num_ses = 1;
  1614. rdev->config.evergreen.max_pipes = 2;
  1615. rdev->config.evergreen.max_tile_pipes = 2;
  1616. rdev->config.evergreen.max_simds = 2;
  1617. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1618. rdev->config.evergreen.max_gprs = 256;
  1619. rdev->config.evergreen.max_threads = 192;
  1620. rdev->config.evergreen.max_gs_threads = 16;
  1621. rdev->config.evergreen.max_stack_entries = 256;
  1622. rdev->config.evergreen.sx_num_of_sets = 4;
  1623. rdev->config.evergreen.sx_max_export_size = 128;
  1624. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1625. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1626. rdev->config.evergreen.max_hw_contexts = 4;
  1627. rdev->config.evergreen.sq_num_cf_insts = 1;
  1628. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1629. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1630. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1631. break;
  1632. case CHIP_PALM:
  1633. rdev->config.evergreen.num_ses = 1;
  1634. rdev->config.evergreen.max_pipes = 2;
  1635. rdev->config.evergreen.max_tile_pipes = 2;
  1636. rdev->config.evergreen.max_simds = 2;
  1637. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1638. rdev->config.evergreen.max_gprs = 256;
  1639. rdev->config.evergreen.max_threads = 192;
  1640. rdev->config.evergreen.max_gs_threads = 16;
  1641. rdev->config.evergreen.max_stack_entries = 256;
  1642. rdev->config.evergreen.sx_num_of_sets = 4;
  1643. rdev->config.evergreen.sx_max_export_size = 128;
  1644. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1645. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1646. rdev->config.evergreen.max_hw_contexts = 4;
  1647. rdev->config.evergreen.sq_num_cf_insts = 1;
  1648. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1649. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1650. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1651. break;
  1652. case CHIP_SUMO:
  1653. rdev->config.evergreen.num_ses = 1;
  1654. rdev->config.evergreen.max_pipes = 4;
  1655. rdev->config.evergreen.max_tile_pipes = 2;
  1656. if (rdev->pdev->device == 0x9648)
  1657. rdev->config.evergreen.max_simds = 3;
  1658. else if ((rdev->pdev->device == 0x9647) ||
  1659. (rdev->pdev->device == 0x964a))
  1660. rdev->config.evergreen.max_simds = 4;
  1661. else
  1662. rdev->config.evergreen.max_simds = 5;
  1663. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1664. rdev->config.evergreen.max_gprs = 256;
  1665. rdev->config.evergreen.max_threads = 248;
  1666. rdev->config.evergreen.max_gs_threads = 32;
  1667. rdev->config.evergreen.max_stack_entries = 256;
  1668. rdev->config.evergreen.sx_num_of_sets = 4;
  1669. rdev->config.evergreen.sx_max_export_size = 256;
  1670. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1671. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1672. rdev->config.evergreen.max_hw_contexts = 8;
  1673. rdev->config.evergreen.sq_num_cf_insts = 2;
  1674. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1675. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1676. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1677. break;
  1678. case CHIP_SUMO2:
  1679. rdev->config.evergreen.num_ses = 1;
  1680. rdev->config.evergreen.max_pipes = 4;
  1681. rdev->config.evergreen.max_tile_pipes = 4;
  1682. rdev->config.evergreen.max_simds = 2;
  1683. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1684. rdev->config.evergreen.max_gprs = 256;
  1685. rdev->config.evergreen.max_threads = 248;
  1686. rdev->config.evergreen.max_gs_threads = 32;
  1687. rdev->config.evergreen.max_stack_entries = 512;
  1688. rdev->config.evergreen.sx_num_of_sets = 4;
  1689. rdev->config.evergreen.sx_max_export_size = 256;
  1690. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1691. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1692. rdev->config.evergreen.max_hw_contexts = 8;
  1693. rdev->config.evergreen.sq_num_cf_insts = 2;
  1694. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1695. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1696. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1697. break;
  1698. case CHIP_BARTS:
  1699. rdev->config.evergreen.num_ses = 2;
  1700. rdev->config.evergreen.max_pipes = 4;
  1701. rdev->config.evergreen.max_tile_pipes = 8;
  1702. rdev->config.evergreen.max_simds = 7;
  1703. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1704. rdev->config.evergreen.max_gprs = 256;
  1705. rdev->config.evergreen.max_threads = 248;
  1706. rdev->config.evergreen.max_gs_threads = 32;
  1707. rdev->config.evergreen.max_stack_entries = 512;
  1708. rdev->config.evergreen.sx_num_of_sets = 4;
  1709. rdev->config.evergreen.sx_max_export_size = 256;
  1710. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1711. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1712. rdev->config.evergreen.max_hw_contexts = 8;
  1713. rdev->config.evergreen.sq_num_cf_insts = 2;
  1714. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1715. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1716. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1717. break;
  1718. case CHIP_TURKS:
  1719. rdev->config.evergreen.num_ses = 1;
  1720. rdev->config.evergreen.max_pipes = 4;
  1721. rdev->config.evergreen.max_tile_pipes = 4;
  1722. rdev->config.evergreen.max_simds = 6;
  1723. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1724. rdev->config.evergreen.max_gprs = 256;
  1725. rdev->config.evergreen.max_threads = 248;
  1726. rdev->config.evergreen.max_gs_threads = 32;
  1727. rdev->config.evergreen.max_stack_entries = 256;
  1728. rdev->config.evergreen.sx_num_of_sets = 4;
  1729. rdev->config.evergreen.sx_max_export_size = 256;
  1730. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1731. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1732. rdev->config.evergreen.max_hw_contexts = 8;
  1733. rdev->config.evergreen.sq_num_cf_insts = 2;
  1734. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1735. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1736. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1737. break;
  1738. case CHIP_CAICOS:
  1739. rdev->config.evergreen.num_ses = 1;
  1740. rdev->config.evergreen.max_pipes = 4;
  1741. rdev->config.evergreen.max_tile_pipes = 2;
  1742. rdev->config.evergreen.max_simds = 2;
  1743. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1744. rdev->config.evergreen.max_gprs = 256;
  1745. rdev->config.evergreen.max_threads = 192;
  1746. rdev->config.evergreen.max_gs_threads = 16;
  1747. rdev->config.evergreen.max_stack_entries = 256;
  1748. rdev->config.evergreen.sx_num_of_sets = 4;
  1749. rdev->config.evergreen.sx_max_export_size = 128;
  1750. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1751. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1752. rdev->config.evergreen.max_hw_contexts = 4;
  1753. rdev->config.evergreen.sq_num_cf_insts = 1;
  1754. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1755. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1756. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1757. break;
  1758. }
  1759. /* Initialize HDP */
  1760. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1761. WREG32((0x2c14 + j), 0x00000000);
  1762. WREG32((0x2c18 + j), 0x00000000);
  1763. WREG32((0x2c1c + j), 0x00000000);
  1764. WREG32((0x2c20 + j), 0x00000000);
  1765. WREG32((0x2c24 + j), 0x00000000);
  1766. }
  1767. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1768. evergreen_fix_pci_max_read_req_size(rdev);
  1769. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1770. cc_gc_shader_pipe_config |=
  1771. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1772. & EVERGREEN_MAX_PIPES_MASK);
  1773. cc_gc_shader_pipe_config |=
  1774. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1775. & EVERGREEN_MAX_SIMDS_MASK);
  1776. cc_rb_backend_disable =
  1777. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1778. & EVERGREEN_MAX_BACKENDS_MASK);
  1779. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1780. if ((rdev->family == CHIP_PALM) ||
  1781. (rdev->family == CHIP_SUMO) ||
  1782. (rdev->family == CHIP_SUMO2))
  1783. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1784. else
  1785. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1786. switch (rdev->config.evergreen.max_tile_pipes) {
  1787. case 1:
  1788. default:
  1789. gb_addr_config |= NUM_PIPES(0);
  1790. break;
  1791. case 2:
  1792. gb_addr_config |= NUM_PIPES(1);
  1793. break;
  1794. case 4:
  1795. gb_addr_config |= NUM_PIPES(2);
  1796. break;
  1797. case 8:
  1798. gb_addr_config |= NUM_PIPES(3);
  1799. break;
  1800. }
  1801. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1802. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1803. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1804. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1805. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1806. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1807. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1808. gb_addr_config |= ROW_SIZE(2);
  1809. else
  1810. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1811. if (rdev->ddev->pdev->device == 0x689e) {
  1812. u32 efuse_straps_4;
  1813. u32 efuse_straps_3;
  1814. u8 efuse_box_bit_131_124;
  1815. WREG32(RCU_IND_INDEX, 0x204);
  1816. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1817. WREG32(RCU_IND_INDEX, 0x203);
  1818. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1819. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1820. switch(efuse_box_bit_131_124) {
  1821. case 0x00:
  1822. gb_backend_map = 0x76543210;
  1823. break;
  1824. case 0x55:
  1825. gb_backend_map = 0x77553311;
  1826. break;
  1827. case 0x56:
  1828. gb_backend_map = 0x77553300;
  1829. break;
  1830. case 0x59:
  1831. gb_backend_map = 0x77552211;
  1832. break;
  1833. case 0x66:
  1834. gb_backend_map = 0x77443300;
  1835. break;
  1836. case 0x99:
  1837. gb_backend_map = 0x66552211;
  1838. break;
  1839. case 0x5a:
  1840. gb_backend_map = 0x77552200;
  1841. break;
  1842. case 0xaa:
  1843. gb_backend_map = 0x66442200;
  1844. break;
  1845. case 0x95:
  1846. gb_backend_map = 0x66553311;
  1847. break;
  1848. default:
  1849. DRM_ERROR("bad backend map, using default\n");
  1850. gb_backend_map =
  1851. evergreen_get_tile_pipe_to_backend_map(rdev,
  1852. rdev->config.evergreen.max_tile_pipes,
  1853. rdev->config.evergreen.max_backends,
  1854. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1855. rdev->config.evergreen.max_backends) &
  1856. EVERGREEN_MAX_BACKENDS_MASK));
  1857. break;
  1858. }
  1859. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1860. u32 efuse_straps_3;
  1861. u8 efuse_box_bit_127_124;
  1862. WREG32(RCU_IND_INDEX, 0x203);
  1863. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1864. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1865. switch(efuse_box_bit_127_124) {
  1866. case 0x0:
  1867. gb_backend_map = 0x00003210;
  1868. break;
  1869. case 0x5:
  1870. case 0x6:
  1871. case 0x9:
  1872. case 0xa:
  1873. gb_backend_map = 0x00003311;
  1874. break;
  1875. default:
  1876. DRM_ERROR("bad backend map, using default\n");
  1877. gb_backend_map =
  1878. evergreen_get_tile_pipe_to_backend_map(rdev,
  1879. rdev->config.evergreen.max_tile_pipes,
  1880. rdev->config.evergreen.max_backends,
  1881. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1882. rdev->config.evergreen.max_backends) &
  1883. EVERGREEN_MAX_BACKENDS_MASK));
  1884. break;
  1885. }
  1886. } else {
  1887. switch (rdev->family) {
  1888. case CHIP_CYPRESS:
  1889. case CHIP_HEMLOCK:
  1890. case CHIP_BARTS:
  1891. gb_backend_map = 0x66442200;
  1892. break;
  1893. case CHIP_JUNIPER:
  1894. gb_backend_map = 0x00002200;
  1895. break;
  1896. default:
  1897. gb_backend_map =
  1898. evergreen_get_tile_pipe_to_backend_map(rdev,
  1899. rdev->config.evergreen.max_tile_pipes,
  1900. rdev->config.evergreen.max_backends,
  1901. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1902. rdev->config.evergreen.max_backends) &
  1903. EVERGREEN_MAX_BACKENDS_MASK));
  1904. }
  1905. }
  1906. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1907. * not have bank info, so create a custom tiling dword.
  1908. * bits 3:0 num_pipes
  1909. * bits 7:4 num_banks
  1910. * bits 11:8 group_size
  1911. * bits 15:12 row_size
  1912. */
  1913. rdev->config.evergreen.tile_config = 0;
  1914. switch (rdev->config.evergreen.max_tile_pipes) {
  1915. case 1:
  1916. default:
  1917. rdev->config.evergreen.tile_config |= (0 << 0);
  1918. break;
  1919. case 2:
  1920. rdev->config.evergreen.tile_config |= (1 << 0);
  1921. break;
  1922. case 4:
  1923. rdev->config.evergreen.tile_config |= (2 << 0);
  1924. break;
  1925. case 8:
  1926. rdev->config.evergreen.tile_config |= (3 << 0);
  1927. break;
  1928. }
  1929. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1930. if (rdev->flags & RADEON_IS_IGP)
  1931. rdev->config.evergreen.tile_config |= 1 << 4;
  1932. else
  1933. rdev->config.evergreen.tile_config |=
  1934. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1935. rdev->config.evergreen.tile_config |=
  1936. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1937. rdev->config.evergreen.tile_config |=
  1938. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1939. rdev->config.evergreen.backend_map = gb_backend_map;
  1940. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1941. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1942. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1943. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1944. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1945. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1946. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1947. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1948. u32 sp = cc_gc_shader_pipe_config;
  1949. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1950. if (i == num_shader_engines) {
  1951. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1952. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1953. }
  1954. WREG32(GRBM_GFX_INDEX, gfx);
  1955. WREG32(RLC_GFX_INDEX, gfx);
  1956. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1957. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1958. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1959. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1960. }
  1961. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1962. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1963. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1964. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1965. WREG32(CGTS_TCC_DISABLE, 0);
  1966. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1967. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1968. /* set HW defaults for 3D engine */
  1969. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1970. ROQ_IB2_START(0x2b)));
  1971. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1972. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1973. SYNC_GRADIENT |
  1974. SYNC_WALKER |
  1975. SYNC_ALIGNER));
  1976. sx_debug_1 = RREG32(SX_DEBUG_1);
  1977. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1978. WREG32(SX_DEBUG_1, sx_debug_1);
  1979. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1980. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1981. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1982. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1983. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1984. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1985. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1986. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1987. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1988. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1989. WREG32(VGT_NUM_INSTANCES, 1);
  1990. WREG32(SPI_CONFIG_CNTL, 0);
  1991. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1992. WREG32(CP_PERFMON_CNTL, 0);
  1993. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1994. FETCH_FIFO_HIWATER(0x4) |
  1995. DONE_FIFO_HIWATER(0xe0) |
  1996. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1997. sq_config = RREG32(SQ_CONFIG);
  1998. sq_config &= ~(PS_PRIO(3) |
  1999. VS_PRIO(3) |
  2000. GS_PRIO(3) |
  2001. ES_PRIO(3));
  2002. sq_config |= (VC_ENABLE |
  2003. EXPORT_SRC_C |
  2004. PS_PRIO(0) |
  2005. VS_PRIO(1) |
  2006. GS_PRIO(2) |
  2007. ES_PRIO(3));
  2008. switch (rdev->family) {
  2009. case CHIP_CEDAR:
  2010. case CHIP_PALM:
  2011. case CHIP_SUMO:
  2012. case CHIP_SUMO2:
  2013. case CHIP_CAICOS:
  2014. /* no vertex cache */
  2015. sq_config &= ~VC_ENABLE;
  2016. break;
  2017. default:
  2018. break;
  2019. }
  2020. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  2021. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  2022. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  2023. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  2024. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2025. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2026. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2027. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2028. switch (rdev->family) {
  2029. case CHIP_CEDAR:
  2030. case CHIP_PALM:
  2031. case CHIP_SUMO:
  2032. case CHIP_SUMO2:
  2033. ps_thread_count = 96;
  2034. break;
  2035. default:
  2036. ps_thread_count = 128;
  2037. break;
  2038. }
  2039. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  2040. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2041. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2042. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2043. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2044. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2045. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2046. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2047. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2048. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2049. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2050. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2051. WREG32(SQ_CONFIG, sq_config);
  2052. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2053. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2054. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2055. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2056. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2057. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2058. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2059. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2060. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2061. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2062. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2063. FORCE_EOV_MAX_REZ_CNT(255)));
  2064. switch (rdev->family) {
  2065. case CHIP_CEDAR:
  2066. case CHIP_PALM:
  2067. case CHIP_SUMO:
  2068. case CHIP_SUMO2:
  2069. case CHIP_CAICOS:
  2070. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2071. break;
  2072. default:
  2073. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2074. break;
  2075. }
  2076. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2077. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2078. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2079. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2080. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2081. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2082. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2083. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2084. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2085. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2086. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2087. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2088. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2089. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2090. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2091. /* clear render buffer base addresses */
  2092. WREG32(CB_COLOR0_BASE, 0);
  2093. WREG32(CB_COLOR1_BASE, 0);
  2094. WREG32(CB_COLOR2_BASE, 0);
  2095. WREG32(CB_COLOR3_BASE, 0);
  2096. WREG32(CB_COLOR4_BASE, 0);
  2097. WREG32(CB_COLOR5_BASE, 0);
  2098. WREG32(CB_COLOR6_BASE, 0);
  2099. WREG32(CB_COLOR7_BASE, 0);
  2100. WREG32(CB_COLOR8_BASE, 0);
  2101. WREG32(CB_COLOR9_BASE, 0);
  2102. WREG32(CB_COLOR10_BASE, 0);
  2103. WREG32(CB_COLOR11_BASE, 0);
  2104. /* set the shader const cache sizes to 0 */
  2105. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2106. WREG32(i, 0);
  2107. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2108. WREG32(i, 0);
  2109. tmp = RREG32(HDP_MISC_CNTL);
  2110. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2111. WREG32(HDP_MISC_CNTL, tmp);
  2112. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2113. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2114. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2115. udelay(50);
  2116. }
  2117. int evergreen_mc_init(struct radeon_device *rdev)
  2118. {
  2119. u32 tmp;
  2120. int chansize, numchan;
  2121. /* Get VRAM informations */
  2122. rdev->mc.vram_is_ddr = true;
  2123. if ((rdev->family == CHIP_PALM) ||
  2124. (rdev->family == CHIP_SUMO) ||
  2125. (rdev->family == CHIP_SUMO2))
  2126. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2127. else
  2128. tmp = RREG32(MC_ARB_RAMCFG);
  2129. if (tmp & CHANSIZE_OVERRIDE) {
  2130. chansize = 16;
  2131. } else if (tmp & CHANSIZE_MASK) {
  2132. chansize = 64;
  2133. } else {
  2134. chansize = 32;
  2135. }
  2136. tmp = RREG32(MC_SHARED_CHMAP);
  2137. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2138. case 0:
  2139. default:
  2140. numchan = 1;
  2141. break;
  2142. case 1:
  2143. numchan = 2;
  2144. break;
  2145. case 2:
  2146. numchan = 4;
  2147. break;
  2148. case 3:
  2149. numchan = 8;
  2150. break;
  2151. }
  2152. rdev->mc.vram_width = numchan * chansize;
  2153. /* Could aper size report 0 ? */
  2154. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2155. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2156. /* Setup GPU memory space */
  2157. if ((rdev->family == CHIP_PALM) ||
  2158. (rdev->family == CHIP_SUMO) ||
  2159. (rdev->family == CHIP_SUMO2)) {
  2160. /* size in bytes on fusion */
  2161. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2162. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2163. } else {
  2164. /* size in MB on evergreen/cayman/tn */
  2165. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2166. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2167. }
  2168. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2169. r700_vram_gtt_location(rdev, &rdev->mc);
  2170. radeon_update_bandwidth_info(rdev);
  2171. return 0;
  2172. }
  2173. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2174. {
  2175. u32 srbm_status;
  2176. u32 grbm_status;
  2177. u32 grbm_status_se0, grbm_status_se1;
  2178. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2179. int r;
  2180. srbm_status = RREG32(SRBM_STATUS);
  2181. grbm_status = RREG32(GRBM_STATUS);
  2182. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2183. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2184. if (!(grbm_status & GUI_ACTIVE)) {
  2185. r100_gpu_lockup_update(lockup, ring);
  2186. return false;
  2187. }
  2188. /* force CP activities */
  2189. r = radeon_ring_lock(rdev, ring, 2);
  2190. if (!r) {
  2191. /* PACKET2 NOP */
  2192. radeon_ring_write(ring, 0x80000000);
  2193. radeon_ring_write(ring, 0x80000000);
  2194. radeon_ring_unlock_commit(rdev, ring);
  2195. }
  2196. ring->rptr = RREG32(CP_RB_RPTR);
  2197. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  2198. }
  2199. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2200. {
  2201. struct evergreen_mc_save save;
  2202. u32 grbm_reset = 0;
  2203. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2204. return 0;
  2205. dev_info(rdev->dev, "GPU softreset \n");
  2206. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2207. RREG32(GRBM_STATUS));
  2208. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2209. RREG32(GRBM_STATUS_SE0));
  2210. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2211. RREG32(GRBM_STATUS_SE1));
  2212. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2213. RREG32(SRBM_STATUS));
  2214. evergreen_mc_stop(rdev, &save);
  2215. if (evergreen_mc_wait_for_idle(rdev)) {
  2216. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2217. }
  2218. /* Disable CP parsing/prefetching */
  2219. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2220. /* reset all the gfx blocks */
  2221. grbm_reset = (SOFT_RESET_CP |
  2222. SOFT_RESET_CB |
  2223. SOFT_RESET_DB |
  2224. SOFT_RESET_PA |
  2225. SOFT_RESET_SC |
  2226. SOFT_RESET_SPI |
  2227. SOFT_RESET_SH |
  2228. SOFT_RESET_SX |
  2229. SOFT_RESET_TC |
  2230. SOFT_RESET_TA |
  2231. SOFT_RESET_VC |
  2232. SOFT_RESET_VGT);
  2233. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2234. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2235. (void)RREG32(GRBM_SOFT_RESET);
  2236. udelay(50);
  2237. WREG32(GRBM_SOFT_RESET, 0);
  2238. (void)RREG32(GRBM_SOFT_RESET);
  2239. /* Wait a little for things to settle down */
  2240. udelay(50);
  2241. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2242. RREG32(GRBM_STATUS));
  2243. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2244. RREG32(GRBM_STATUS_SE0));
  2245. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2246. RREG32(GRBM_STATUS_SE1));
  2247. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2248. RREG32(SRBM_STATUS));
  2249. evergreen_mc_resume(rdev, &save);
  2250. return 0;
  2251. }
  2252. int evergreen_asic_reset(struct radeon_device *rdev)
  2253. {
  2254. return evergreen_gpu_soft_reset(rdev);
  2255. }
  2256. /* Interrupts */
  2257. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2258. {
  2259. switch (crtc) {
  2260. case 0:
  2261. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2262. case 1:
  2263. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2264. case 2:
  2265. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2266. case 3:
  2267. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2268. case 4:
  2269. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2270. case 5:
  2271. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2272. default:
  2273. return 0;
  2274. }
  2275. }
  2276. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2277. {
  2278. u32 tmp;
  2279. if (rdev->family >= CHIP_CAYMAN) {
  2280. cayman_cp_int_cntl_setup(rdev, 0,
  2281. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2282. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2283. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2284. } else
  2285. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2286. WREG32(GRBM_INT_CNTL, 0);
  2287. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2288. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2289. if (rdev->num_crtc >= 4) {
  2290. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2291. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2292. }
  2293. if (rdev->num_crtc >= 6) {
  2294. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2295. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2296. }
  2297. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2298. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2299. if (rdev->num_crtc >= 4) {
  2300. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2301. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2302. }
  2303. if (rdev->num_crtc >= 6) {
  2304. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2305. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2306. }
  2307. /* only one DAC on DCE6 */
  2308. if (!ASIC_IS_DCE6(rdev))
  2309. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2310. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2311. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2312. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2313. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2314. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2315. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2316. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2317. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2318. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2319. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2320. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2321. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2322. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2323. }
  2324. int evergreen_irq_set(struct radeon_device *rdev)
  2325. {
  2326. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2327. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2328. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2329. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2330. u32 grbm_int_cntl = 0;
  2331. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2332. if (!rdev->irq.installed) {
  2333. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2334. return -EINVAL;
  2335. }
  2336. /* don't enable anything if the ih is disabled */
  2337. if (!rdev->ih.enabled) {
  2338. r600_disable_interrupts(rdev);
  2339. /* force the active interrupt state to all disabled */
  2340. evergreen_disable_interrupt_state(rdev);
  2341. return 0;
  2342. }
  2343. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2344. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2345. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2346. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2347. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2348. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2349. if (rdev->family >= CHIP_CAYMAN) {
  2350. /* enable CP interrupts on all rings */
  2351. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2352. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2353. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2354. }
  2355. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
  2356. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2357. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2358. }
  2359. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
  2360. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2361. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2362. }
  2363. } else {
  2364. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2365. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2366. cp_int_cntl |= RB_INT_ENABLE;
  2367. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2368. }
  2369. }
  2370. if (rdev->irq.crtc_vblank_int[0] ||
  2371. rdev->irq.pflip[0]) {
  2372. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2373. crtc1 |= VBLANK_INT_MASK;
  2374. }
  2375. if (rdev->irq.crtc_vblank_int[1] ||
  2376. rdev->irq.pflip[1]) {
  2377. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2378. crtc2 |= VBLANK_INT_MASK;
  2379. }
  2380. if (rdev->irq.crtc_vblank_int[2] ||
  2381. rdev->irq.pflip[2]) {
  2382. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2383. crtc3 |= VBLANK_INT_MASK;
  2384. }
  2385. if (rdev->irq.crtc_vblank_int[3] ||
  2386. rdev->irq.pflip[3]) {
  2387. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2388. crtc4 |= VBLANK_INT_MASK;
  2389. }
  2390. if (rdev->irq.crtc_vblank_int[4] ||
  2391. rdev->irq.pflip[4]) {
  2392. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2393. crtc5 |= VBLANK_INT_MASK;
  2394. }
  2395. if (rdev->irq.crtc_vblank_int[5] ||
  2396. rdev->irq.pflip[5]) {
  2397. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2398. crtc6 |= VBLANK_INT_MASK;
  2399. }
  2400. if (rdev->irq.hpd[0]) {
  2401. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2402. hpd1 |= DC_HPDx_INT_EN;
  2403. }
  2404. if (rdev->irq.hpd[1]) {
  2405. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2406. hpd2 |= DC_HPDx_INT_EN;
  2407. }
  2408. if (rdev->irq.hpd[2]) {
  2409. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2410. hpd3 |= DC_HPDx_INT_EN;
  2411. }
  2412. if (rdev->irq.hpd[3]) {
  2413. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2414. hpd4 |= DC_HPDx_INT_EN;
  2415. }
  2416. if (rdev->irq.hpd[4]) {
  2417. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2418. hpd5 |= DC_HPDx_INT_EN;
  2419. }
  2420. if (rdev->irq.hpd[5]) {
  2421. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2422. hpd6 |= DC_HPDx_INT_EN;
  2423. }
  2424. if (rdev->irq.gui_idle) {
  2425. DRM_DEBUG("gui idle\n");
  2426. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2427. }
  2428. if (rdev->family >= CHIP_CAYMAN) {
  2429. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2430. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2431. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2432. } else
  2433. WREG32(CP_INT_CNTL, cp_int_cntl);
  2434. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2435. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2436. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2437. if (rdev->num_crtc >= 4) {
  2438. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2439. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2440. }
  2441. if (rdev->num_crtc >= 6) {
  2442. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2443. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2444. }
  2445. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2446. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2447. if (rdev->num_crtc >= 4) {
  2448. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2449. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2450. }
  2451. if (rdev->num_crtc >= 6) {
  2452. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2453. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2454. }
  2455. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2456. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2457. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2458. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2459. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2460. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2461. return 0;
  2462. }
  2463. static void evergreen_irq_ack(struct radeon_device *rdev)
  2464. {
  2465. u32 tmp;
  2466. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2467. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2468. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2469. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2470. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2471. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2472. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2473. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2474. if (rdev->num_crtc >= 4) {
  2475. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2476. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2477. }
  2478. if (rdev->num_crtc >= 6) {
  2479. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2480. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2481. }
  2482. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2483. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2484. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2485. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2486. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2487. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2488. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2489. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2490. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2491. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2492. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2493. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2494. if (rdev->num_crtc >= 4) {
  2495. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2496. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2497. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2498. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2499. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2500. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2501. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2502. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2503. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2504. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2505. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2506. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2507. }
  2508. if (rdev->num_crtc >= 6) {
  2509. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2510. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2511. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2512. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2513. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2514. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2515. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2516. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2517. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2518. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2519. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2520. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2521. }
  2522. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2523. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2524. tmp |= DC_HPDx_INT_ACK;
  2525. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2526. }
  2527. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2528. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2529. tmp |= DC_HPDx_INT_ACK;
  2530. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2531. }
  2532. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2533. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2534. tmp |= DC_HPDx_INT_ACK;
  2535. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2536. }
  2537. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2538. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2539. tmp |= DC_HPDx_INT_ACK;
  2540. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2541. }
  2542. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2543. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2544. tmp |= DC_HPDx_INT_ACK;
  2545. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2546. }
  2547. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2548. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2549. tmp |= DC_HPDx_INT_ACK;
  2550. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2551. }
  2552. }
  2553. void evergreen_irq_disable(struct radeon_device *rdev)
  2554. {
  2555. r600_disable_interrupts(rdev);
  2556. /* Wait and acknowledge irq */
  2557. mdelay(1);
  2558. evergreen_irq_ack(rdev);
  2559. evergreen_disable_interrupt_state(rdev);
  2560. }
  2561. void evergreen_irq_suspend(struct radeon_device *rdev)
  2562. {
  2563. evergreen_irq_disable(rdev);
  2564. r600_rlc_stop(rdev);
  2565. }
  2566. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2567. {
  2568. u32 wptr, tmp;
  2569. if (rdev->wb.enabled)
  2570. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2571. else
  2572. wptr = RREG32(IH_RB_WPTR);
  2573. if (wptr & RB_OVERFLOW) {
  2574. /* When a ring buffer overflow happen start parsing interrupt
  2575. * from the last not overwritten vector (wptr + 16). Hopefully
  2576. * this should allow us to catchup.
  2577. */
  2578. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2579. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2580. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2581. tmp = RREG32(IH_RB_CNTL);
  2582. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2583. WREG32(IH_RB_CNTL, tmp);
  2584. }
  2585. return (wptr & rdev->ih.ptr_mask);
  2586. }
  2587. int evergreen_irq_process(struct radeon_device *rdev)
  2588. {
  2589. u32 wptr;
  2590. u32 rptr;
  2591. u32 src_id, src_data;
  2592. u32 ring_index;
  2593. unsigned long flags;
  2594. bool queue_hotplug = false;
  2595. if (!rdev->ih.enabled || rdev->shutdown)
  2596. return IRQ_NONE;
  2597. wptr = evergreen_get_ih_wptr(rdev);
  2598. rptr = rdev->ih.rptr;
  2599. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2600. spin_lock_irqsave(&rdev->ih.lock, flags);
  2601. if (rptr == wptr) {
  2602. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2603. return IRQ_NONE;
  2604. }
  2605. restart_ih:
  2606. /* Order reading of wptr vs. reading of IH ring data */
  2607. rmb();
  2608. /* display interrupts */
  2609. evergreen_irq_ack(rdev);
  2610. rdev->ih.wptr = wptr;
  2611. while (rptr != wptr) {
  2612. /* wptr/rptr are in bytes! */
  2613. ring_index = rptr / 4;
  2614. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2615. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2616. switch (src_id) {
  2617. case 1: /* D1 vblank/vline */
  2618. switch (src_data) {
  2619. case 0: /* D1 vblank */
  2620. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2621. if (rdev->irq.crtc_vblank_int[0]) {
  2622. drm_handle_vblank(rdev->ddev, 0);
  2623. rdev->pm.vblank_sync = true;
  2624. wake_up(&rdev->irq.vblank_queue);
  2625. }
  2626. if (rdev->irq.pflip[0])
  2627. radeon_crtc_handle_flip(rdev, 0);
  2628. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2629. DRM_DEBUG("IH: D1 vblank\n");
  2630. }
  2631. break;
  2632. case 1: /* D1 vline */
  2633. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2634. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2635. DRM_DEBUG("IH: D1 vline\n");
  2636. }
  2637. break;
  2638. default:
  2639. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2640. break;
  2641. }
  2642. break;
  2643. case 2: /* D2 vblank/vline */
  2644. switch (src_data) {
  2645. case 0: /* D2 vblank */
  2646. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2647. if (rdev->irq.crtc_vblank_int[1]) {
  2648. drm_handle_vblank(rdev->ddev, 1);
  2649. rdev->pm.vblank_sync = true;
  2650. wake_up(&rdev->irq.vblank_queue);
  2651. }
  2652. if (rdev->irq.pflip[1])
  2653. radeon_crtc_handle_flip(rdev, 1);
  2654. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2655. DRM_DEBUG("IH: D2 vblank\n");
  2656. }
  2657. break;
  2658. case 1: /* D2 vline */
  2659. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2660. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2661. DRM_DEBUG("IH: D2 vline\n");
  2662. }
  2663. break;
  2664. default:
  2665. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2666. break;
  2667. }
  2668. break;
  2669. case 3: /* D3 vblank/vline */
  2670. switch (src_data) {
  2671. case 0: /* D3 vblank */
  2672. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2673. if (rdev->irq.crtc_vblank_int[2]) {
  2674. drm_handle_vblank(rdev->ddev, 2);
  2675. rdev->pm.vblank_sync = true;
  2676. wake_up(&rdev->irq.vblank_queue);
  2677. }
  2678. if (rdev->irq.pflip[2])
  2679. radeon_crtc_handle_flip(rdev, 2);
  2680. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2681. DRM_DEBUG("IH: D3 vblank\n");
  2682. }
  2683. break;
  2684. case 1: /* D3 vline */
  2685. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2686. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2687. DRM_DEBUG("IH: D3 vline\n");
  2688. }
  2689. break;
  2690. default:
  2691. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2692. break;
  2693. }
  2694. break;
  2695. case 4: /* D4 vblank/vline */
  2696. switch (src_data) {
  2697. case 0: /* D4 vblank */
  2698. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2699. if (rdev->irq.crtc_vblank_int[3]) {
  2700. drm_handle_vblank(rdev->ddev, 3);
  2701. rdev->pm.vblank_sync = true;
  2702. wake_up(&rdev->irq.vblank_queue);
  2703. }
  2704. if (rdev->irq.pflip[3])
  2705. radeon_crtc_handle_flip(rdev, 3);
  2706. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2707. DRM_DEBUG("IH: D4 vblank\n");
  2708. }
  2709. break;
  2710. case 1: /* D4 vline */
  2711. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2712. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2713. DRM_DEBUG("IH: D4 vline\n");
  2714. }
  2715. break;
  2716. default:
  2717. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2718. break;
  2719. }
  2720. break;
  2721. case 5: /* D5 vblank/vline */
  2722. switch (src_data) {
  2723. case 0: /* D5 vblank */
  2724. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2725. if (rdev->irq.crtc_vblank_int[4]) {
  2726. drm_handle_vblank(rdev->ddev, 4);
  2727. rdev->pm.vblank_sync = true;
  2728. wake_up(&rdev->irq.vblank_queue);
  2729. }
  2730. if (rdev->irq.pflip[4])
  2731. radeon_crtc_handle_flip(rdev, 4);
  2732. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2733. DRM_DEBUG("IH: D5 vblank\n");
  2734. }
  2735. break;
  2736. case 1: /* D5 vline */
  2737. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2738. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2739. DRM_DEBUG("IH: D5 vline\n");
  2740. }
  2741. break;
  2742. default:
  2743. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2744. break;
  2745. }
  2746. break;
  2747. case 6: /* D6 vblank/vline */
  2748. switch (src_data) {
  2749. case 0: /* D6 vblank */
  2750. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2751. if (rdev->irq.crtc_vblank_int[5]) {
  2752. drm_handle_vblank(rdev->ddev, 5);
  2753. rdev->pm.vblank_sync = true;
  2754. wake_up(&rdev->irq.vblank_queue);
  2755. }
  2756. if (rdev->irq.pflip[5])
  2757. radeon_crtc_handle_flip(rdev, 5);
  2758. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2759. DRM_DEBUG("IH: D6 vblank\n");
  2760. }
  2761. break;
  2762. case 1: /* D6 vline */
  2763. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2764. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2765. DRM_DEBUG("IH: D6 vline\n");
  2766. }
  2767. break;
  2768. default:
  2769. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2770. break;
  2771. }
  2772. break;
  2773. case 42: /* HPD hotplug */
  2774. switch (src_data) {
  2775. case 0:
  2776. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2777. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2778. queue_hotplug = true;
  2779. DRM_DEBUG("IH: HPD1\n");
  2780. }
  2781. break;
  2782. case 1:
  2783. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2784. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2785. queue_hotplug = true;
  2786. DRM_DEBUG("IH: HPD2\n");
  2787. }
  2788. break;
  2789. case 2:
  2790. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2791. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2792. queue_hotplug = true;
  2793. DRM_DEBUG("IH: HPD3\n");
  2794. }
  2795. break;
  2796. case 3:
  2797. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2798. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2799. queue_hotplug = true;
  2800. DRM_DEBUG("IH: HPD4\n");
  2801. }
  2802. break;
  2803. case 4:
  2804. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2805. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2806. queue_hotplug = true;
  2807. DRM_DEBUG("IH: HPD5\n");
  2808. }
  2809. break;
  2810. case 5:
  2811. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2812. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2813. queue_hotplug = true;
  2814. DRM_DEBUG("IH: HPD6\n");
  2815. }
  2816. break;
  2817. default:
  2818. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2819. break;
  2820. }
  2821. break;
  2822. case 176: /* CP_INT in ring buffer */
  2823. case 177: /* CP_INT in IB1 */
  2824. case 178: /* CP_INT in IB2 */
  2825. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2826. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2827. break;
  2828. case 181: /* CP EOP event */
  2829. DRM_DEBUG("IH: CP EOP\n");
  2830. if (rdev->family >= CHIP_CAYMAN) {
  2831. switch (src_data) {
  2832. case 0:
  2833. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2834. break;
  2835. case 1:
  2836. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2837. break;
  2838. case 2:
  2839. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2840. break;
  2841. }
  2842. } else
  2843. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2844. break;
  2845. case 233: /* GUI IDLE */
  2846. DRM_DEBUG("IH: GUI idle\n");
  2847. rdev->pm.gui_idle = true;
  2848. wake_up(&rdev->irq.idle_queue);
  2849. break;
  2850. default:
  2851. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2852. break;
  2853. }
  2854. /* wptr/rptr are in bytes! */
  2855. rptr += 16;
  2856. rptr &= rdev->ih.ptr_mask;
  2857. }
  2858. /* make sure wptr hasn't changed while processing */
  2859. wptr = evergreen_get_ih_wptr(rdev);
  2860. if (wptr != rdev->ih.wptr)
  2861. goto restart_ih;
  2862. if (queue_hotplug)
  2863. schedule_work(&rdev->hotplug_work);
  2864. rdev->ih.rptr = rptr;
  2865. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2866. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2867. return IRQ_HANDLED;
  2868. }
  2869. static int evergreen_startup(struct radeon_device *rdev)
  2870. {
  2871. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2872. int r;
  2873. /* enable pcie gen2 link */
  2874. evergreen_pcie_gen2_enable(rdev);
  2875. if (ASIC_IS_DCE5(rdev)) {
  2876. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2877. r = ni_init_microcode(rdev);
  2878. if (r) {
  2879. DRM_ERROR("Failed to load firmware!\n");
  2880. return r;
  2881. }
  2882. }
  2883. r = ni_mc_load_microcode(rdev);
  2884. if (r) {
  2885. DRM_ERROR("Failed to load MC firmware!\n");
  2886. return r;
  2887. }
  2888. } else {
  2889. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2890. r = r600_init_microcode(rdev);
  2891. if (r) {
  2892. DRM_ERROR("Failed to load firmware!\n");
  2893. return r;
  2894. }
  2895. }
  2896. }
  2897. r = r600_vram_scratch_init(rdev);
  2898. if (r)
  2899. return r;
  2900. evergreen_mc_program(rdev);
  2901. if (rdev->flags & RADEON_IS_AGP) {
  2902. evergreen_agp_enable(rdev);
  2903. } else {
  2904. r = evergreen_pcie_gart_enable(rdev);
  2905. if (r)
  2906. return r;
  2907. }
  2908. evergreen_gpu_init(rdev);
  2909. r = evergreen_blit_init(rdev);
  2910. if (r) {
  2911. r600_blit_fini(rdev);
  2912. rdev->asic->copy.copy = NULL;
  2913. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2914. }
  2915. /* allocate wb buffer */
  2916. r = radeon_wb_init(rdev);
  2917. if (r)
  2918. return r;
  2919. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2920. if (r) {
  2921. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2922. return r;
  2923. }
  2924. /* Enable IRQ */
  2925. r = r600_irq_init(rdev);
  2926. if (r) {
  2927. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2928. radeon_irq_kms_fini(rdev);
  2929. return r;
  2930. }
  2931. evergreen_irq_set(rdev);
  2932. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2933. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2934. 0, 0xfffff, RADEON_CP_PACKET2);
  2935. if (r)
  2936. return r;
  2937. r = evergreen_cp_load_microcode(rdev);
  2938. if (r)
  2939. return r;
  2940. r = evergreen_cp_resume(rdev);
  2941. if (r)
  2942. return r;
  2943. r = radeon_ib_pool_start(rdev);
  2944. if (r)
  2945. return r;
  2946. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2947. if (r) {
  2948. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2949. rdev->accel_working = false;
  2950. return r;
  2951. }
  2952. r = r600_audio_init(rdev);
  2953. if (r) {
  2954. DRM_ERROR("radeon: audio init failed\n");
  2955. return r;
  2956. }
  2957. return 0;
  2958. }
  2959. int evergreen_resume(struct radeon_device *rdev)
  2960. {
  2961. int r;
  2962. /* reset the asic, the gfx blocks are often in a bad state
  2963. * after the driver is unloaded or after a resume
  2964. */
  2965. if (radeon_asic_reset(rdev))
  2966. dev_warn(rdev->dev, "GPU reset failed !\n");
  2967. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2968. * posting will perform necessary task to bring back GPU into good
  2969. * shape.
  2970. */
  2971. /* post card */
  2972. atom_asic_init(rdev->mode_info.atom_context);
  2973. rdev->accel_working = true;
  2974. r = evergreen_startup(rdev);
  2975. if (r) {
  2976. DRM_ERROR("evergreen startup failed on resume\n");
  2977. rdev->accel_working = false;
  2978. return r;
  2979. }
  2980. return r;
  2981. }
  2982. int evergreen_suspend(struct radeon_device *rdev)
  2983. {
  2984. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2985. r600_audio_fini(rdev);
  2986. /* FIXME: we should wait for ring to be empty */
  2987. radeon_ib_pool_suspend(rdev);
  2988. r600_blit_suspend(rdev);
  2989. r700_cp_stop(rdev);
  2990. ring->ready = false;
  2991. evergreen_irq_suspend(rdev);
  2992. radeon_wb_disable(rdev);
  2993. evergreen_pcie_gart_disable(rdev);
  2994. return 0;
  2995. }
  2996. /* Plan is to move initialization in that function and use
  2997. * helper function so that radeon_device_init pretty much
  2998. * do nothing more than calling asic specific function. This
  2999. * should also allow to remove a bunch of callback function
  3000. * like vram_info.
  3001. */
  3002. int evergreen_init(struct radeon_device *rdev)
  3003. {
  3004. int r;
  3005. /* This don't do much */
  3006. r = radeon_gem_init(rdev);
  3007. if (r)
  3008. return r;
  3009. /* Read BIOS */
  3010. if (!radeon_get_bios(rdev)) {
  3011. if (ASIC_IS_AVIVO(rdev))
  3012. return -EINVAL;
  3013. }
  3014. /* Must be an ATOMBIOS */
  3015. if (!rdev->is_atom_bios) {
  3016. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3017. return -EINVAL;
  3018. }
  3019. r = radeon_atombios_init(rdev);
  3020. if (r)
  3021. return r;
  3022. /* reset the asic, the gfx blocks are often in a bad state
  3023. * after the driver is unloaded or after a resume
  3024. */
  3025. if (radeon_asic_reset(rdev))
  3026. dev_warn(rdev->dev, "GPU reset failed !\n");
  3027. /* Post card if necessary */
  3028. if (!radeon_card_posted(rdev)) {
  3029. if (!rdev->bios) {
  3030. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3031. return -EINVAL;
  3032. }
  3033. DRM_INFO("GPU not posted. posting now...\n");
  3034. atom_asic_init(rdev->mode_info.atom_context);
  3035. }
  3036. /* Initialize scratch registers */
  3037. r600_scratch_init(rdev);
  3038. /* Initialize surface registers */
  3039. radeon_surface_init(rdev);
  3040. /* Initialize clocks */
  3041. radeon_get_clock_info(rdev->ddev);
  3042. /* Fence driver */
  3043. r = radeon_fence_driver_init(rdev);
  3044. if (r)
  3045. return r;
  3046. /* initialize AGP */
  3047. if (rdev->flags & RADEON_IS_AGP) {
  3048. r = radeon_agp_init(rdev);
  3049. if (r)
  3050. radeon_agp_disable(rdev);
  3051. }
  3052. /* initialize memory controller */
  3053. r = evergreen_mc_init(rdev);
  3054. if (r)
  3055. return r;
  3056. /* Memory manager */
  3057. r = radeon_bo_init(rdev);
  3058. if (r)
  3059. return r;
  3060. r = radeon_irq_kms_init(rdev);
  3061. if (r)
  3062. return r;
  3063. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3064. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3065. rdev->ih.ring_obj = NULL;
  3066. r600_ih_ring_init(rdev, 64 * 1024);
  3067. r = r600_pcie_gart_init(rdev);
  3068. if (r)
  3069. return r;
  3070. r = radeon_ib_pool_init(rdev);
  3071. rdev->accel_working = true;
  3072. if (r) {
  3073. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3074. rdev->accel_working = false;
  3075. }
  3076. r = evergreen_startup(rdev);
  3077. if (r) {
  3078. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3079. r700_cp_fini(rdev);
  3080. r600_irq_fini(rdev);
  3081. radeon_wb_fini(rdev);
  3082. r100_ib_fini(rdev);
  3083. radeon_irq_kms_fini(rdev);
  3084. evergreen_pcie_gart_fini(rdev);
  3085. rdev->accel_working = false;
  3086. }
  3087. /* Don't start up if the MC ucode is missing on BTC parts.
  3088. * The default clocks and voltages before the MC ucode
  3089. * is loaded are not suffient for advanced operations.
  3090. */
  3091. if (ASIC_IS_DCE5(rdev)) {
  3092. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3093. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3094. return -EINVAL;
  3095. }
  3096. }
  3097. return 0;
  3098. }
  3099. void evergreen_fini(struct radeon_device *rdev)
  3100. {
  3101. r600_audio_fini(rdev);
  3102. r600_blit_fini(rdev);
  3103. r700_cp_fini(rdev);
  3104. r600_irq_fini(rdev);
  3105. radeon_wb_fini(rdev);
  3106. r100_ib_fini(rdev);
  3107. radeon_irq_kms_fini(rdev);
  3108. evergreen_pcie_gart_fini(rdev);
  3109. r600_vram_scratch_fini(rdev);
  3110. radeon_gem_fini(rdev);
  3111. radeon_semaphore_driver_fini(rdev);
  3112. radeon_fence_driver_fini(rdev);
  3113. radeon_agp_fini(rdev);
  3114. radeon_bo_fini(rdev);
  3115. radeon_atombios_fini(rdev);
  3116. kfree(rdev->bios);
  3117. rdev->bios = NULL;
  3118. }
  3119. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3120. {
  3121. u32 link_width_cntl, speed_cntl;
  3122. if (radeon_pcie_gen2 == 0)
  3123. return;
  3124. if (rdev->flags & RADEON_IS_IGP)
  3125. return;
  3126. if (!(rdev->flags & RADEON_IS_PCIE))
  3127. return;
  3128. /* x2 cards have a special sequence */
  3129. if (ASIC_IS_X2(rdev))
  3130. return;
  3131. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3132. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3133. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3134. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3135. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3136. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3137. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3138. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3139. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3140. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3141. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3142. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3143. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3144. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3145. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3146. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3147. speed_cntl |= LC_GEN2_EN_STRAP;
  3148. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3149. } else {
  3150. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3151. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3152. if (1)
  3153. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3154. else
  3155. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3156. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3157. }
  3158. }