atombios_encoders.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  56. struct drm_display_mode *mode,
  57. struct drm_display_mode *adjusted_mode)
  58. {
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_device *dev = encoder->dev;
  61. struct radeon_device *rdev = dev->dev_private;
  62. /* set the active encoder to connector routing */
  63. radeon_encoder_set_active_device(encoder);
  64. drm_mode_set_crtcinfo(adjusted_mode, 0);
  65. /* hw bug */
  66. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  67. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  68. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  69. /* get the native mode for LVDS */
  70. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  71. radeon_panel_mode_fixup(encoder, adjusted_mode);
  72. /* get the native mode for TV */
  73. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  74. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  75. if (tv_dac) {
  76. if (tv_dac->tv_std == TV_STD_NTSC ||
  77. tv_dac->tv_std == TV_STD_NTSC_J ||
  78. tv_dac->tv_std == TV_STD_PAL_M)
  79. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  80. else
  81. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  82. }
  83. }
  84. if (ASIC_IS_DCE3(rdev) &&
  85. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  86. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  87. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  88. radeon_dp_set_link_config(connector, mode);
  89. }
  90. return true;
  91. }
  92. static void
  93. atombios_dac_setup(struct drm_encoder *encoder, int action)
  94. {
  95. struct drm_device *dev = encoder->dev;
  96. struct radeon_device *rdev = dev->dev_private;
  97. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  98. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  99. int index = 0;
  100. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  101. memset(&args, 0, sizeof(args));
  102. switch (radeon_encoder->encoder_id) {
  103. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  105. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  106. break;
  107. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  109. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  110. break;
  111. }
  112. args.ucAction = action;
  113. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  114. args.ucDacStandard = ATOM_DAC1_PS2;
  115. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  116. args.ucDacStandard = ATOM_DAC1_CV;
  117. else {
  118. switch (dac_info->tv_std) {
  119. case TV_STD_PAL:
  120. case TV_STD_PAL_M:
  121. case TV_STD_SCART_PAL:
  122. case TV_STD_SECAM:
  123. case TV_STD_PAL_CN:
  124. args.ucDacStandard = ATOM_DAC1_PAL;
  125. break;
  126. case TV_STD_NTSC:
  127. case TV_STD_NTSC_J:
  128. case TV_STD_PAL_60:
  129. default:
  130. args.ucDacStandard = ATOM_DAC1_NTSC;
  131. break;
  132. }
  133. }
  134. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  135. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  136. }
  137. static void
  138. atombios_tv_setup(struct drm_encoder *encoder, int action)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  143. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  144. int index = 0;
  145. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  146. memset(&args, 0, sizeof(args));
  147. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  148. args.sTVEncoder.ucAction = action;
  149. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  150. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  151. else {
  152. switch (dac_info->tv_std) {
  153. case TV_STD_NTSC:
  154. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  155. break;
  156. case TV_STD_PAL:
  157. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  158. break;
  159. case TV_STD_PAL_M:
  160. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  161. break;
  162. case TV_STD_PAL_60:
  163. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  164. break;
  165. case TV_STD_NTSC_J:
  166. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  167. break;
  168. case TV_STD_SCART_PAL:
  169. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  170. break;
  171. case TV_STD_SECAM:
  172. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  173. break;
  174. case TV_STD_PAL_CN:
  175. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  176. break;
  177. default:
  178. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  179. break;
  180. }
  181. }
  182. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  183. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  184. }
  185. union dvo_encoder_control {
  186. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  187. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  188. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  189. };
  190. void
  191. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  192. {
  193. struct drm_device *dev = encoder->dev;
  194. struct radeon_device *rdev = dev->dev_private;
  195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  196. union dvo_encoder_control args;
  197. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  198. uint8_t frev, crev;
  199. memset(&args, 0, sizeof(args));
  200. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  201. return;
  202. switch (frev) {
  203. case 1:
  204. switch (crev) {
  205. case 1:
  206. /* R4xx, R5xx */
  207. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  208. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  209. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  210. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  211. break;
  212. case 2:
  213. /* RS600/690/740 */
  214. args.dvo.sDVOEncoder.ucAction = action;
  215. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  216. /* DFP1, CRT1, TV1 depending on the type of port */
  217. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  218. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  219. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  220. break;
  221. case 3:
  222. /* R6xx */
  223. args.dvo_v3.ucAction = action;
  224. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  225. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  226. break;
  227. default:
  228. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  229. break;
  230. }
  231. break;
  232. default:
  233. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  234. break;
  235. }
  236. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  237. }
  238. union lvds_encoder_control {
  239. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  240. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  241. };
  242. void
  243. atombios_digital_setup(struct drm_encoder *encoder, int action)
  244. {
  245. struct drm_device *dev = encoder->dev;
  246. struct radeon_device *rdev = dev->dev_private;
  247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  248. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  249. union lvds_encoder_control args;
  250. int index = 0;
  251. int hdmi_detected = 0;
  252. uint8_t frev, crev;
  253. if (!dig)
  254. return;
  255. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  256. hdmi_detected = 1;
  257. memset(&args, 0, sizeof(args));
  258. switch (radeon_encoder->encoder_id) {
  259. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  260. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  261. break;
  262. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  263. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  264. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  265. break;
  266. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  267. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  268. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  269. else
  270. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  271. break;
  272. }
  273. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  274. return;
  275. switch (frev) {
  276. case 1:
  277. case 2:
  278. switch (crev) {
  279. case 1:
  280. args.v1.ucMisc = 0;
  281. args.v1.ucAction = action;
  282. if (hdmi_detected)
  283. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  284. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  285. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  286. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  287. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  288. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  289. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  290. } else {
  291. if (dig->linkb)
  292. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  293. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  294. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  295. /*if (pScrn->rgbBits == 8) */
  296. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  297. }
  298. break;
  299. case 2:
  300. case 3:
  301. args.v2.ucMisc = 0;
  302. args.v2.ucAction = action;
  303. if (crev == 3) {
  304. if (dig->coherent_mode)
  305. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  306. }
  307. if (hdmi_detected)
  308. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  309. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  310. args.v2.ucTruncate = 0;
  311. args.v2.ucSpatial = 0;
  312. args.v2.ucTemporal = 0;
  313. args.v2.ucFRC = 0;
  314. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  315. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  316. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  317. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  318. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  319. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  320. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  321. }
  322. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  323. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  324. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  325. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  326. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  327. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  328. }
  329. } else {
  330. if (dig->linkb)
  331. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  332. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  333. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  334. }
  335. break;
  336. default:
  337. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  338. break;
  339. }
  340. break;
  341. default:
  342. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  343. break;
  344. }
  345. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  346. }
  347. int
  348. atombios_get_encoder_mode(struct drm_encoder *encoder)
  349. {
  350. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  351. struct drm_connector *connector;
  352. struct radeon_connector *radeon_connector;
  353. struct radeon_connector_atom_dig *dig_connector;
  354. /* dp bridges are always DP */
  355. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  356. return ATOM_ENCODER_MODE_DP;
  357. /* DVO is always DVO */
  358. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  359. return ATOM_ENCODER_MODE_DVO;
  360. connector = radeon_get_connector_for_encoder(encoder);
  361. /* if we don't have an active device yet, just use one of
  362. * the connectors tied to the encoder.
  363. */
  364. if (!connector)
  365. connector = radeon_get_connector_for_encoder_init(encoder);
  366. radeon_connector = to_radeon_connector(connector);
  367. switch (connector->connector_type) {
  368. case DRM_MODE_CONNECTOR_DVII:
  369. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  370. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  371. radeon_audio)
  372. return ATOM_ENCODER_MODE_HDMI;
  373. else if (radeon_connector->use_digital)
  374. return ATOM_ENCODER_MODE_DVI;
  375. else
  376. return ATOM_ENCODER_MODE_CRT;
  377. break;
  378. case DRM_MODE_CONNECTOR_DVID:
  379. case DRM_MODE_CONNECTOR_HDMIA:
  380. default:
  381. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  382. radeon_audio)
  383. return ATOM_ENCODER_MODE_HDMI;
  384. else
  385. return ATOM_ENCODER_MODE_DVI;
  386. break;
  387. case DRM_MODE_CONNECTOR_LVDS:
  388. return ATOM_ENCODER_MODE_LVDS;
  389. break;
  390. case DRM_MODE_CONNECTOR_DisplayPort:
  391. dig_connector = radeon_connector->con_priv;
  392. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  393. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  394. return ATOM_ENCODER_MODE_DP;
  395. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  396. radeon_audio)
  397. return ATOM_ENCODER_MODE_HDMI;
  398. else
  399. return ATOM_ENCODER_MODE_DVI;
  400. break;
  401. case DRM_MODE_CONNECTOR_eDP:
  402. return ATOM_ENCODER_MODE_DP;
  403. case DRM_MODE_CONNECTOR_DVIA:
  404. case DRM_MODE_CONNECTOR_VGA:
  405. return ATOM_ENCODER_MODE_CRT;
  406. break;
  407. case DRM_MODE_CONNECTOR_Composite:
  408. case DRM_MODE_CONNECTOR_SVIDEO:
  409. case DRM_MODE_CONNECTOR_9PinDIN:
  410. /* fix me */
  411. return ATOM_ENCODER_MODE_TV;
  412. /*return ATOM_ENCODER_MODE_CV;*/
  413. break;
  414. }
  415. }
  416. /*
  417. * DIG Encoder/Transmitter Setup
  418. *
  419. * DCE 3.0/3.1
  420. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  421. * Supports up to 3 digital outputs
  422. * - 2 DIG encoder blocks.
  423. * DIG1 can drive UNIPHY link A or link B
  424. * DIG2 can drive UNIPHY link B or LVTMA
  425. *
  426. * DCE 3.2
  427. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  428. * Supports up to 5 digital outputs
  429. * - 2 DIG encoder blocks.
  430. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  431. *
  432. * DCE 4.0/5.0/6.0
  433. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  434. * Supports up to 6 digital outputs
  435. * - 6 DIG encoder blocks.
  436. * - DIG to PHY mapping is hardcoded
  437. * DIG1 drives UNIPHY0 link A, A+B
  438. * DIG2 drives UNIPHY0 link B
  439. * DIG3 drives UNIPHY1 link A, A+B
  440. * DIG4 drives UNIPHY1 link B
  441. * DIG5 drives UNIPHY2 link A, A+B
  442. * DIG6 drives UNIPHY2 link B
  443. *
  444. * DCE 4.1
  445. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  446. * Supports up to 6 digital outputs
  447. * - 2 DIG encoder blocks.
  448. * llano
  449. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  450. * ontario
  451. * DIG1 drives UNIPHY0/1/2 link A
  452. * DIG2 drives UNIPHY0/1/2 link B
  453. *
  454. * Routing
  455. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  456. * Examples:
  457. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  458. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  459. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  460. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  461. */
  462. union dig_encoder_control {
  463. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  464. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  465. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  466. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  467. };
  468. void
  469. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  470. {
  471. struct drm_device *dev = encoder->dev;
  472. struct radeon_device *rdev = dev->dev_private;
  473. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  474. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  475. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  476. union dig_encoder_control args;
  477. int index = 0;
  478. uint8_t frev, crev;
  479. int dp_clock = 0;
  480. int dp_lane_count = 0;
  481. int hpd_id = RADEON_HPD_NONE;
  482. int bpc = 8;
  483. if (connector) {
  484. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  485. struct radeon_connector_atom_dig *dig_connector =
  486. radeon_connector->con_priv;
  487. dp_clock = dig_connector->dp_clock;
  488. dp_lane_count = dig_connector->dp_lane_count;
  489. hpd_id = radeon_connector->hpd.hpd;
  490. /* bpc = connector->display_info.bpc; */
  491. }
  492. /* no dig encoder assigned */
  493. if (dig->dig_encoder == -1)
  494. return;
  495. memset(&args, 0, sizeof(args));
  496. if (ASIC_IS_DCE4(rdev))
  497. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  498. else {
  499. if (dig->dig_encoder)
  500. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  501. else
  502. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  503. }
  504. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  505. return;
  506. switch (frev) {
  507. case 1:
  508. switch (crev) {
  509. case 1:
  510. args.v1.ucAction = action;
  511. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  512. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  513. args.v3.ucPanelMode = panel_mode;
  514. else
  515. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  516. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  517. args.v1.ucLaneNum = dp_lane_count;
  518. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  519. args.v1.ucLaneNum = 8;
  520. else
  521. args.v1.ucLaneNum = 4;
  522. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  523. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  524. switch (radeon_encoder->encoder_id) {
  525. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  526. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  527. break;
  528. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  529. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  530. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  531. break;
  532. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  533. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  534. break;
  535. }
  536. if (dig->linkb)
  537. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  538. else
  539. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  540. break;
  541. case 2:
  542. case 3:
  543. args.v3.ucAction = action;
  544. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  545. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  546. args.v3.ucPanelMode = panel_mode;
  547. else
  548. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  549. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  550. args.v3.ucLaneNum = dp_lane_count;
  551. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  552. args.v3.ucLaneNum = 8;
  553. else
  554. args.v3.ucLaneNum = 4;
  555. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  556. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  557. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  558. switch (bpc) {
  559. case 0:
  560. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  561. break;
  562. case 6:
  563. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  564. break;
  565. case 8:
  566. default:
  567. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  568. break;
  569. case 10:
  570. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  571. break;
  572. case 12:
  573. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  574. break;
  575. case 16:
  576. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  577. break;
  578. }
  579. break;
  580. case 4:
  581. args.v4.ucAction = action;
  582. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  583. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  584. args.v4.ucPanelMode = panel_mode;
  585. else
  586. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  587. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  588. args.v4.ucLaneNum = dp_lane_count;
  589. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  590. args.v4.ucLaneNum = 8;
  591. else
  592. args.v4.ucLaneNum = 4;
  593. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  594. if (dp_clock == 270000)
  595. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  596. else if (dp_clock == 540000)
  597. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  598. }
  599. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  600. switch (bpc) {
  601. case 0:
  602. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  603. break;
  604. case 6:
  605. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  606. break;
  607. case 8:
  608. default:
  609. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  610. break;
  611. case 10:
  612. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  613. break;
  614. case 12:
  615. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  616. break;
  617. case 16:
  618. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  619. break;
  620. }
  621. if (hpd_id == RADEON_HPD_NONE)
  622. args.v4.ucHPD_ID = 0;
  623. else
  624. args.v4.ucHPD_ID = hpd_id + 1;
  625. break;
  626. default:
  627. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  628. break;
  629. }
  630. break;
  631. default:
  632. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  633. break;
  634. }
  635. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  636. }
  637. union dig_transmitter_control {
  638. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  639. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  640. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  641. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  642. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  643. };
  644. void
  645. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  646. {
  647. struct drm_device *dev = encoder->dev;
  648. struct radeon_device *rdev = dev->dev_private;
  649. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  650. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  651. struct drm_connector *connector;
  652. union dig_transmitter_control args;
  653. int index = 0;
  654. uint8_t frev, crev;
  655. bool is_dp = false;
  656. int pll_id = 0;
  657. int dp_clock = 0;
  658. int dp_lane_count = 0;
  659. int connector_object_id = 0;
  660. int igp_lane_info = 0;
  661. int dig_encoder = dig->dig_encoder;
  662. int hpd_id = RADEON_HPD_NONE;
  663. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  664. connector = radeon_get_connector_for_encoder_init(encoder);
  665. /* just needed to avoid bailing in the encoder check. the encoder
  666. * isn't used for init
  667. */
  668. dig_encoder = 0;
  669. } else
  670. connector = radeon_get_connector_for_encoder(encoder);
  671. if (connector) {
  672. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  673. struct radeon_connector_atom_dig *dig_connector =
  674. radeon_connector->con_priv;
  675. hpd_id = radeon_connector->hpd.hpd;
  676. dp_clock = dig_connector->dp_clock;
  677. dp_lane_count = dig_connector->dp_lane_count;
  678. connector_object_id =
  679. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  680. igp_lane_info = dig_connector->igp_lane_info;
  681. }
  682. if (encoder->crtc) {
  683. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  684. pll_id = radeon_crtc->pll_id;
  685. }
  686. /* no dig encoder assigned */
  687. if (dig_encoder == -1)
  688. return;
  689. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  690. is_dp = true;
  691. memset(&args, 0, sizeof(args));
  692. switch (radeon_encoder->encoder_id) {
  693. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  694. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  695. break;
  696. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  697. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  698. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  699. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  700. break;
  701. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  702. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  703. break;
  704. }
  705. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  706. return;
  707. switch (frev) {
  708. case 1:
  709. switch (crev) {
  710. case 1:
  711. args.v1.ucAction = action;
  712. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  713. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  714. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  715. args.v1.asMode.ucLaneSel = lane_num;
  716. args.v1.asMode.ucLaneSet = lane_set;
  717. } else {
  718. if (is_dp)
  719. args.v1.usPixelClock =
  720. cpu_to_le16(dp_clock / 10);
  721. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  722. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  723. else
  724. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  725. }
  726. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  727. if (dig_encoder)
  728. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  729. else
  730. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  731. if ((rdev->flags & RADEON_IS_IGP) &&
  732. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  733. if (is_dp ||
  734. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  735. if (igp_lane_info & 0x1)
  736. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  737. else if (igp_lane_info & 0x2)
  738. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  739. else if (igp_lane_info & 0x4)
  740. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  741. else if (igp_lane_info & 0x8)
  742. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  743. } else {
  744. if (igp_lane_info & 0x3)
  745. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  746. else if (igp_lane_info & 0xc)
  747. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  748. }
  749. }
  750. if (dig->linkb)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  752. else
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  754. if (is_dp)
  755. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  756. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  757. if (dig->coherent_mode)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  759. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  760. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  761. }
  762. break;
  763. case 2:
  764. args.v2.ucAction = action;
  765. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  766. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  767. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  768. args.v2.asMode.ucLaneSel = lane_num;
  769. args.v2.asMode.ucLaneSet = lane_set;
  770. } else {
  771. if (is_dp)
  772. args.v2.usPixelClock =
  773. cpu_to_le16(dp_clock / 10);
  774. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  775. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  776. else
  777. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  778. }
  779. args.v2.acConfig.ucEncoderSel = dig_encoder;
  780. if (dig->linkb)
  781. args.v2.acConfig.ucLinkSel = 1;
  782. switch (radeon_encoder->encoder_id) {
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  784. args.v2.acConfig.ucTransmitterSel = 0;
  785. break;
  786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  787. args.v2.acConfig.ucTransmitterSel = 1;
  788. break;
  789. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  790. args.v2.acConfig.ucTransmitterSel = 2;
  791. break;
  792. }
  793. if (is_dp) {
  794. args.v2.acConfig.fCoherentMode = 1;
  795. args.v2.acConfig.fDPConnector = 1;
  796. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  797. if (dig->coherent_mode)
  798. args.v2.acConfig.fCoherentMode = 1;
  799. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  800. args.v2.acConfig.fDualLinkConnector = 1;
  801. }
  802. break;
  803. case 3:
  804. args.v3.ucAction = action;
  805. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  806. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  807. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  808. args.v3.asMode.ucLaneSel = lane_num;
  809. args.v3.asMode.ucLaneSet = lane_set;
  810. } else {
  811. if (is_dp)
  812. args.v3.usPixelClock =
  813. cpu_to_le16(dp_clock / 10);
  814. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  815. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  816. else
  817. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  818. }
  819. if (is_dp)
  820. args.v3.ucLaneNum = dp_lane_count;
  821. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  822. args.v3.ucLaneNum = 8;
  823. else
  824. args.v3.ucLaneNum = 4;
  825. if (dig->linkb)
  826. args.v3.acConfig.ucLinkSel = 1;
  827. if (dig_encoder & 1)
  828. args.v3.acConfig.ucEncoderSel = 1;
  829. /* Select the PLL for the PHY
  830. * DP PHY should be clocked from external src if there is
  831. * one.
  832. */
  833. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  834. if (is_dp && rdev->clock.dp_extclk)
  835. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  836. else
  837. args.v3.acConfig.ucRefClkSource = pll_id;
  838. switch (radeon_encoder->encoder_id) {
  839. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  840. args.v3.acConfig.ucTransmitterSel = 0;
  841. break;
  842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  843. args.v3.acConfig.ucTransmitterSel = 1;
  844. break;
  845. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  846. args.v3.acConfig.ucTransmitterSel = 2;
  847. break;
  848. }
  849. if (is_dp)
  850. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  851. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  852. if (dig->coherent_mode)
  853. args.v3.acConfig.fCoherentMode = 1;
  854. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  855. args.v3.acConfig.fDualLinkConnector = 1;
  856. }
  857. break;
  858. case 4:
  859. args.v4.ucAction = action;
  860. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  861. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  862. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  863. args.v4.asMode.ucLaneSel = lane_num;
  864. args.v4.asMode.ucLaneSet = lane_set;
  865. } else {
  866. if (is_dp)
  867. args.v4.usPixelClock =
  868. cpu_to_le16(dp_clock / 10);
  869. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  870. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  871. else
  872. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  873. }
  874. if (is_dp)
  875. args.v4.ucLaneNum = dp_lane_count;
  876. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  877. args.v4.ucLaneNum = 8;
  878. else
  879. args.v4.ucLaneNum = 4;
  880. if (dig->linkb)
  881. args.v4.acConfig.ucLinkSel = 1;
  882. if (dig_encoder & 1)
  883. args.v4.acConfig.ucEncoderSel = 1;
  884. /* Select the PLL for the PHY
  885. * DP PHY should be clocked from external src if there is
  886. * one.
  887. */
  888. /* On DCE5 DCPLL usually generates the DP ref clock */
  889. if (is_dp) {
  890. if (rdev->clock.dp_extclk)
  891. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  892. else
  893. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  894. } else
  895. args.v4.acConfig.ucRefClkSource = pll_id;
  896. switch (radeon_encoder->encoder_id) {
  897. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  898. args.v4.acConfig.ucTransmitterSel = 0;
  899. break;
  900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  901. args.v4.acConfig.ucTransmitterSel = 1;
  902. break;
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  904. args.v4.acConfig.ucTransmitterSel = 2;
  905. break;
  906. }
  907. if (is_dp)
  908. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  909. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  910. if (dig->coherent_mode)
  911. args.v4.acConfig.fCoherentMode = 1;
  912. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  913. args.v4.acConfig.fDualLinkConnector = 1;
  914. }
  915. break;
  916. case 5:
  917. args.v5.ucAction = action;
  918. if (is_dp)
  919. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  920. else
  921. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  922. switch (radeon_encoder->encoder_id) {
  923. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  924. if (dig->linkb)
  925. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  926. else
  927. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  928. break;
  929. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  930. if (dig->linkb)
  931. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  932. else
  933. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  934. break;
  935. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  936. if (dig->linkb)
  937. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  938. else
  939. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  940. break;
  941. }
  942. if (is_dp)
  943. args.v5.ucLaneNum = dp_lane_count;
  944. else if (radeon_encoder->pixel_clock > 165000)
  945. args.v5.ucLaneNum = 8;
  946. else
  947. args.v5.ucLaneNum = 4;
  948. args.v5.ucConnObjId = connector_object_id;
  949. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  950. if (is_dp && rdev->clock.dp_extclk)
  951. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  952. else
  953. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  954. if (is_dp)
  955. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  956. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  957. if (dig->coherent_mode)
  958. args.v5.asConfig.ucCoherentMode = 1;
  959. }
  960. if (hpd_id == RADEON_HPD_NONE)
  961. args.v5.asConfig.ucHPDSel = 0;
  962. else
  963. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  964. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  965. args.v5.ucDPLaneSet = lane_set;
  966. break;
  967. default:
  968. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  969. break;
  970. }
  971. break;
  972. default:
  973. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  974. break;
  975. }
  976. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  977. }
  978. bool
  979. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  980. {
  981. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  982. struct drm_device *dev = radeon_connector->base.dev;
  983. struct radeon_device *rdev = dev->dev_private;
  984. union dig_transmitter_control args;
  985. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  986. uint8_t frev, crev;
  987. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  988. goto done;
  989. if (!ASIC_IS_DCE4(rdev))
  990. goto done;
  991. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  992. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  993. goto done;
  994. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  995. goto done;
  996. memset(&args, 0, sizeof(args));
  997. args.v1.ucAction = action;
  998. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  999. /* wait for the panel to power up */
  1000. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1001. int i;
  1002. for (i = 0; i < 300; i++) {
  1003. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1004. return true;
  1005. mdelay(1);
  1006. }
  1007. return false;
  1008. }
  1009. done:
  1010. return true;
  1011. }
  1012. union external_encoder_control {
  1013. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1014. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1015. };
  1016. static void
  1017. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1018. struct drm_encoder *ext_encoder,
  1019. int action)
  1020. {
  1021. struct drm_device *dev = encoder->dev;
  1022. struct radeon_device *rdev = dev->dev_private;
  1023. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1024. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1025. union external_encoder_control args;
  1026. struct drm_connector *connector;
  1027. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1028. u8 frev, crev;
  1029. int dp_clock = 0;
  1030. int dp_lane_count = 0;
  1031. int connector_object_id = 0;
  1032. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1033. int bpc = 8;
  1034. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1035. connector = radeon_get_connector_for_encoder_init(encoder);
  1036. else
  1037. connector = radeon_get_connector_for_encoder(encoder);
  1038. if (connector) {
  1039. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1040. struct radeon_connector_atom_dig *dig_connector =
  1041. radeon_connector->con_priv;
  1042. dp_clock = dig_connector->dp_clock;
  1043. dp_lane_count = dig_connector->dp_lane_count;
  1044. connector_object_id =
  1045. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1046. /* bpc = connector->display_info.bpc; */
  1047. }
  1048. memset(&args, 0, sizeof(args));
  1049. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1050. return;
  1051. switch (frev) {
  1052. case 1:
  1053. /* no params on frev 1 */
  1054. break;
  1055. case 2:
  1056. switch (crev) {
  1057. case 1:
  1058. case 2:
  1059. args.v1.sDigEncoder.ucAction = action;
  1060. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1061. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1062. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1063. if (dp_clock == 270000)
  1064. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1065. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1066. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1067. args.v1.sDigEncoder.ucLaneNum = 8;
  1068. else
  1069. args.v1.sDigEncoder.ucLaneNum = 4;
  1070. break;
  1071. case 3:
  1072. args.v3.sExtEncoder.ucAction = action;
  1073. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1074. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1075. else
  1076. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1077. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1078. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1079. if (dp_clock == 270000)
  1080. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1081. else if (dp_clock == 540000)
  1082. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1083. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1084. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1085. args.v3.sExtEncoder.ucLaneNum = 8;
  1086. else
  1087. args.v3.sExtEncoder.ucLaneNum = 4;
  1088. switch (ext_enum) {
  1089. case GRAPH_OBJECT_ENUM_ID1:
  1090. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1091. break;
  1092. case GRAPH_OBJECT_ENUM_ID2:
  1093. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1094. break;
  1095. case GRAPH_OBJECT_ENUM_ID3:
  1096. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1097. break;
  1098. }
  1099. switch (bpc) {
  1100. case 0:
  1101. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1102. break;
  1103. case 6:
  1104. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1105. break;
  1106. case 8:
  1107. default:
  1108. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1109. break;
  1110. case 10:
  1111. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1112. break;
  1113. case 12:
  1114. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1115. break;
  1116. case 16:
  1117. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1118. break;
  1119. }
  1120. break;
  1121. default:
  1122. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1123. return;
  1124. }
  1125. break;
  1126. default:
  1127. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1128. return;
  1129. }
  1130. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1131. }
  1132. static void
  1133. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1134. {
  1135. struct drm_device *dev = encoder->dev;
  1136. struct radeon_device *rdev = dev->dev_private;
  1137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1138. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1139. ENABLE_YUV_PS_ALLOCATION args;
  1140. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1141. uint32_t temp, reg;
  1142. memset(&args, 0, sizeof(args));
  1143. if (rdev->family >= CHIP_R600)
  1144. reg = R600_BIOS_3_SCRATCH;
  1145. else
  1146. reg = RADEON_BIOS_3_SCRATCH;
  1147. /* XXX: fix up scratch reg handling */
  1148. temp = RREG32(reg);
  1149. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1150. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1151. (radeon_crtc->crtc_id << 18)));
  1152. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1153. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1154. else
  1155. WREG32(reg, 0);
  1156. if (enable)
  1157. args.ucEnable = ATOM_ENABLE;
  1158. args.ucCRTC = radeon_crtc->crtc_id;
  1159. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1160. WREG32(reg, temp);
  1161. }
  1162. static void
  1163. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1164. {
  1165. struct drm_device *dev = encoder->dev;
  1166. struct radeon_device *rdev = dev->dev_private;
  1167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1168. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1169. int index = 0;
  1170. memset(&args, 0, sizeof(args));
  1171. switch (radeon_encoder->encoder_id) {
  1172. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1173. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1174. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1175. break;
  1176. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1177. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1178. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1179. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1180. break;
  1181. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1182. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1183. break;
  1184. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1185. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1186. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1187. else
  1188. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1189. break;
  1190. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1191. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1192. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1193. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1194. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1195. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1196. else
  1197. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1198. break;
  1199. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1200. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1201. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1202. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1203. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1204. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1205. else
  1206. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1207. break;
  1208. default:
  1209. return;
  1210. }
  1211. switch (mode) {
  1212. case DRM_MODE_DPMS_ON:
  1213. args.ucAction = ATOM_ENABLE;
  1214. /* workaround for DVOOutputControl on some RS690 systems */
  1215. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1216. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1217. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1218. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1219. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1220. } else
  1221. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1222. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1223. args.ucAction = ATOM_LCD_BLON;
  1224. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1225. }
  1226. break;
  1227. case DRM_MODE_DPMS_STANDBY:
  1228. case DRM_MODE_DPMS_SUSPEND:
  1229. case DRM_MODE_DPMS_OFF:
  1230. args.ucAction = ATOM_DISABLE;
  1231. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1232. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1233. args.ucAction = ATOM_LCD_BLOFF;
  1234. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1235. }
  1236. break;
  1237. }
  1238. }
  1239. static void
  1240. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1241. {
  1242. struct drm_device *dev = encoder->dev;
  1243. struct radeon_device *rdev = dev->dev_private;
  1244. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1245. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1246. struct radeon_connector *radeon_connector = NULL;
  1247. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1248. if (connector) {
  1249. radeon_connector = to_radeon_connector(connector);
  1250. radeon_dig_connector = radeon_connector->con_priv;
  1251. }
  1252. switch (mode) {
  1253. case DRM_MODE_DPMS_ON:
  1254. /* some early dce3.2 boards have a bug in their transmitter control table */
  1255. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730) ||
  1256. ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1257. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1258. else
  1259. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1260. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1261. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1262. atombios_set_edp_panel_power(connector,
  1263. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1264. radeon_dig_connector->edp_on = true;
  1265. }
  1266. radeon_dp_link_train(encoder, connector);
  1267. if (ASIC_IS_DCE4(rdev))
  1268. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1269. }
  1270. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1271. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1272. break;
  1273. case DRM_MODE_DPMS_STANDBY:
  1274. case DRM_MODE_DPMS_SUSPEND:
  1275. case DRM_MODE_DPMS_OFF:
  1276. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1277. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1278. else
  1279. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1280. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1281. if (ASIC_IS_DCE4(rdev))
  1282. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1283. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1284. atombios_set_edp_panel_power(connector,
  1285. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1286. radeon_dig_connector->edp_on = false;
  1287. }
  1288. }
  1289. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1290. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1291. break;
  1292. }
  1293. }
  1294. static void
  1295. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1296. struct drm_encoder *ext_encoder,
  1297. int mode)
  1298. {
  1299. struct drm_device *dev = encoder->dev;
  1300. struct radeon_device *rdev = dev->dev_private;
  1301. switch (mode) {
  1302. case DRM_MODE_DPMS_ON:
  1303. default:
  1304. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1305. atombios_external_encoder_setup(encoder, ext_encoder,
  1306. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1307. atombios_external_encoder_setup(encoder, ext_encoder,
  1308. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1309. } else
  1310. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1311. break;
  1312. case DRM_MODE_DPMS_STANDBY:
  1313. case DRM_MODE_DPMS_SUSPEND:
  1314. case DRM_MODE_DPMS_OFF:
  1315. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1316. atombios_external_encoder_setup(encoder, ext_encoder,
  1317. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1318. atombios_external_encoder_setup(encoder, ext_encoder,
  1319. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1320. } else
  1321. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1322. break;
  1323. }
  1324. }
  1325. static void
  1326. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1327. {
  1328. struct drm_device *dev = encoder->dev;
  1329. struct radeon_device *rdev = dev->dev_private;
  1330. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1331. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1332. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1333. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1334. radeon_encoder->active_device);
  1335. switch (radeon_encoder->encoder_id) {
  1336. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1337. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1338. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1339. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1340. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1341. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1342. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1343. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1344. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1345. break;
  1346. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1347. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1348. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1350. radeon_atom_encoder_dpms_dig(encoder, mode);
  1351. break;
  1352. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1353. if (ASIC_IS_DCE5(rdev)) {
  1354. switch (mode) {
  1355. case DRM_MODE_DPMS_ON:
  1356. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1357. break;
  1358. case DRM_MODE_DPMS_STANDBY:
  1359. case DRM_MODE_DPMS_SUSPEND:
  1360. case DRM_MODE_DPMS_OFF:
  1361. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1362. break;
  1363. }
  1364. } else if (ASIC_IS_DCE3(rdev))
  1365. radeon_atom_encoder_dpms_dig(encoder, mode);
  1366. else
  1367. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1368. break;
  1369. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1370. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1371. if (ASIC_IS_DCE5(rdev)) {
  1372. switch (mode) {
  1373. case DRM_MODE_DPMS_ON:
  1374. atombios_dac_setup(encoder, ATOM_ENABLE);
  1375. break;
  1376. case DRM_MODE_DPMS_STANDBY:
  1377. case DRM_MODE_DPMS_SUSPEND:
  1378. case DRM_MODE_DPMS_OFF:
  1379. atombios_dac_setup(encoder, ATOM_DISABLE);
  1380. break;
  1381. }
  1382. } else
  1383. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1384. break;
  1385. default:
  1386. return;
  1387. }
  1388. if (ext_encoder)
  1389. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1390. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1391. }
  1392. union crtc_source_param {
  1393. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1394. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1395. };
  1396. static void
  1397. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1398. {
  1399. struct drm_device *dev = encoder->dev;
  1400. struct radeon_device *rdev = dev->dev_private;
  1401. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1402. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1403. union crtc_source_param args;
  1404. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1405. uint8_t frev, crev;
  1406. struct radeon_encoder_atom_dig *dig;
  1407. memset(&args, 0, sizeof(args));
  1408. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1409. return;
  1410. switch (frev) {
  1411. case 1:
  1412. switch (crev) {
  1413. case 1:
  1414. default:
  1415. if (ASIC_IS_AVIVO(rdev))
  1416. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1417. else {
  1418. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1419. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1420. } else {
  1421. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1422. }
  1423. }
  1424. switch (radeon_encoder->encoder_id) {
  1425. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1426. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1427. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1428. break;
  1429. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1430. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1431. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1432. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1433. else
  1434. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1435. break;
  1436. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1437. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1438. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1439. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1440. break;
  1441. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1442. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1443. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1444. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1445. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1446. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1447. else
  1448. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1449. break;
  1450. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1451. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1452. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1453. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1454. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1455. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1456. else
  1457. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1458. break;
  1459. }
  1460. break;
  1461. case 2:
  1462. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1463. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1464. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1465. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1466. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1467. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1468. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1469. else
  1470. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1471. } else
  1472. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1473. switch (radeon_encoder->encoder_id) {
  1474. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1475. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1476. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1477. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1478. dig = radeon_encoder->enc_priv;
  1479. switch (dig->dig_encoder) {
  1480. case 0:
  1481. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1482. break;
  1483. case 1:
  1484. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1485. break;
  1486. case 2:
  1487. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1488. break;
  1489. case 3:
  1490. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1491. break;
  1492. case 4:
  1493. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1494. break;
  1495. case 5:
  1496. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1497. break;
  1498. }
  1499. break;
  1500. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1501. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1502. break;
  1503. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1504. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1505. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1506. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1507. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1508. else
  1509. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1510. break;
  1511. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1512. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1513. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1514. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1515. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1516. else
  1517. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1518. break;
  1519. }
  1520. break;
  1521. }
  1522. break;
  1523. default:
  1524. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1525. return;
  1526. }
  1527. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1528. /* update scratch regs with new routing */
  1529. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1530. }
  1531. static void
  1532. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1533. struct drm_display_mode *mode)
  1534. {
  1535. struct drm_device *dev = encoder->dev;
  1536. struct radeon_device *rdev = dev->dev_private;
  1537. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1538. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1539. /* Funky macbooks */
  1540. if ((dev->pdev->device == 0x71C5) &&
  1541. (dev->pdev->subsystem_vendor == 0x106b) &&
  1542. (dev->pdev->subsystem_device == 0x0080)) {
  1543. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1544. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1545. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1546. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1547. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1548. }
  1549. }
  1550. /* set scaler clears this on some chips */
  1551. if (ASIC_IS_AVIVO(rdev) &&
  1552. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1553. if (ASIC_IS_DCE4(rdev)) {
  1554. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1555. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1556. EVERGREEN_INTERLEAVE_EN);
  1557. else
  1558. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1559. } else {
  1560. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1561. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1562. AVIVO_D1MODE_INTERLEAVE_EN);
  1563. else
  1564. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1565. }
  1566. }
  1567. }
  1568. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1569. {
  1570. struct drm_device *dev = encoder->dev;
  1571. struct radeon_device *rdev = dev->dev_private;
  1572. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1573. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1574. struct drm_encoder *test_encoder;
  1575. struct radeon_encoder_atom_dig *dig;
  1576. uint32_t dig_enc_in_use = 0;
  1577. /* DCE4/5 */
  1578. if (ASIC_IS_DCE4(rdev)) {
  1579. dig = radeon_encoder->enc_priv;
  1580. if (ASIC_IS_DCE41(rdev)) {
  1581. /* ontario follows DCE4 */
  1582. if (rdev->family == CHIP_PALM) {
  1583. if (dig->linkb)
  1584. return 1;
  1585. else
  1586. return 0;
  1587. } else
  1588. /* llano follows DCE3.2 */
  1589. return radeon_crtc->crtc_id;
  1590. } else {
  1591. switch (radeon_encoder->encoder_id) {
  1592. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1593. if (dig->linkb)
  1594. return 1;
  1595. else
  1596. return 0;
  1597. break;
  1598. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1599. if (dig->linkb)
  1600. return 3;
  1601. else
  1602. return 2;
  1603. break;
  1604. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1605. if (dig->linkb)
  1606. return 5;
  1607. else
  1608. return 4;
  1609. break;
  1610. }
  1611. }
  1612. }
  1613. /* on DCE32 and encoder can driver any block so just crtc id */
  1614. if (ASIC_IS_DCE32(rdev)) {
  1615. return radeon_crtc->crtc_id;
  1616. }
  1617. /* on DCE3 - LVTMA can only be driven by DIGB */
  1618. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1619. struct radeon_encoder *radeon_test_encoder;
  1620. if (encoder == test_encoder)
  1621. continue;
  1622. if (!radeon_encoder_is_digital(test_encoder))
  1623. continue;
  1624. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1625. dig = radeon_test_encoder->enc_priv;
  1626. if (dig->dig_encoder >= 0)
  1627. dig_enc_in_use |= (1 << dig->dig_encoder);
  1628. }
  1629. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1630. if (dig_enc_in_use & 0x2)
  1631. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1632. return 1;
  1633. }
  1634. if (!(dig_enc_in_use & 1))
  1635. return 0;
  1636. return 1;
  1637. }
  1638. /* This only needs to be called once at startup */
  1639. void
  1640. radeon_atom_encoder_init(struct radeon_device *rdev)
  1641. {
  1642. struct drm_device *dev = rdev->ddev;
  1643. struct drm_encoder *encoder;
  1644. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1645. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1646. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1647. switch (radeon_encoder->encoder_id) {
  1648. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1649. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1650. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1651. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1652. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1653. break;
  1654. default:
  1655. break;
  1656. }
  1657. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1658. atombios_external_encoder_setup(encoder, ext_encoder,
  1659. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1660. }
  1661. }
  1662. static void
  1663. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1664. struct drm_display_mode *mode,
  1665. struct drm_display_mode *adjusted_mode)
  1666. {
  1667. struct drm_device *dev = encoder->dev;
  1668. struct radeon_device *rdev = dev->dev_private;
  1669. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1670. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1671. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1672. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1673. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1674. atombios_yuv_setup(encoder, true);
  1675. else
  1676. atombios_yuv_setup(encoder, false);
  1677. }
  1678. switch (radeon_encoder->encoder_id) {
  1679. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1680. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1681. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1682. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1683. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1684. break;
  1685. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1686. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1687. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1688. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1689. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1690. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1691. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1692. if (!connector)
  1693. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1694. else
  1695. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1696. /* setup and enable the encoder */
  1697. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1698. atombios_dig_encoder_setup(encoder,
  1699. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1700. dig->panel_mode);
  1701. } else if (ASIC_IS_DCE4(rdev)) {
  1702. /* disable the transmitter */
  1703. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1704. /* setup and enable the encoder */
  1705. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1706. /* enable the transmitter */
  1707. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1708. } else {
  1709. /* disable the encoder and transmitter */
  1710. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1711. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1712. /* setup and enable the encoder and transmitter */
  1713. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1714. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1715. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1716. }
  1717. break;
  1718. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1719. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1720. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1721. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1722. break;
  1723. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1724. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1725. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1726. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1727. atombios_dac_setup(encoder, ATOM_ENABLE);
  1728. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1729. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1730. atombios_tv_setup(encoder, ATOM_ENABLE);
  1731. else
  1732. atombios_tv_setup(encoder, ATOM_DISABLE);
  1733. }
  1734. break;
  1735. }
  1736. if (ext_encoder) {
  1737. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1738. atombios_external_encoder_setup(encoder, ext_encoder,
  1739. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1740. else
  1741. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1742. }
  1743. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1744. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1745. r600_hdmi_enable(encoder);
  1746. r600_hdmi_setmode(encoder, adjusted_mode);
  1747. }
  1748. }
  1749. static bool
  1750. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1751. {
  1752. struct drm_device *dev = encoder->dev;
  1753. struct radeon_device *rdev = dev->dev_private;
  1754. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1755. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1756. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1757. ATOM_DEVICE_CV_SUPPORT |
  1758. ATOM_DEVICE_CRT_SUPPORT)) {
  1759. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1760. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1761. uint8_t frev, crev;
  1762. memset(&args, 0, sizeof(args));
  1763. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1764. return false;
  1765. args.sDacload.ucMisc = 0;
  1766. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1767. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1768. args.sDacload.ucDacType = ATOM_DAC_A;
  1769. else
  1770. args.sDacload.ucDacType = ATOM_DAC_B;
  1771. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1772. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1773. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1774. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1775. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1776. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1777. if (crev >= 3)
  1778. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1779. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1780. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1781. if (crev >= 3)
  1782. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1783. }
  1784. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1785. return true;
  1786. } else
  1787. return false;
  1788. }
  1789. static enum drm_connector_status
  1790. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1791. {
  1792. struct drm_device *dev = encoder->dev;
  1793. struct radeon_device *rdev = dev->dev_private;
  1794. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1795. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1796. uint32_t bios_0_scratch;
  1797. if (!atombios_dac_load_detect(encoder, connector)) {
  1798. DRM_DEBUG_KMS("detect returned false \n");
  1799. return connector_status_unknown;
  1800. }
  1801. if (rdev->family >= CHIP_R600)
  1802. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1803. else
  1804. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1805. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1806. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1807. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1808. return connector_status_connected;
  1809. }
  1810. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1811. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1812. return connector_status_connected;
  1813. }
  1814. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1815. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1816. return connector_status_connected;
  1817. }
  1818. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1819. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1820. return connector_status_connected; /* CTV */
  1821. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1822. return connector_status_connected; /* STV */
  1823. }
  1824. return connector_status_disconnected;
  1825. }
  1826. static enum drm_connector_status
  1827. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1828. {
  1829. struct drm_device *dev = encoder->dev;
  1830. struct radeon_device *rdev = dev->dev_private;
  1831. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1832. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1833. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1834. u32 bios_0_scratch;
  1835. if (!ASIC_IS_DCE4(rdev))
  1836. return connector_status_unknown;
  1837. if (!ext_encoder)
  1838. return connector_status_unknown;
  1839. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1840. return connector_status_unknown;
  1841. /* load detect on the dp bridge */
  1842. atombios_external_encoder_setup(encoder, ext_encoder,
  1843. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1844. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1845. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1846. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1847. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1848. return connector_status_connected;
  1849. }
  1850. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1851. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1852. return connector_status_connected;
  1853. }
  1854. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1855. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1856. return connector_status_connected;
  1857. }
  1858. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1859. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1860. return connector_status_connected; /* CTV */
  1861. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1862. return connector_status_connected; /* STV */
  1863. }
  1864. return connector_status_disconnected;
  1865. }
  1866. void
  1867. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1868. {
  1869. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1870. if (ext_encoder)
  1871. /* ddc_setup on the dp bridge */
  1872. atombios_external_encoder_setup(encoder, ext_encoder,
  1873. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1874. }
  1875. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1876. {
  1877. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1878. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1879. if ((radeon_encoder->active_device &
  1880. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1881. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1882. ENCODER_OBJECT_ID_NONE)) {
  1883. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1884. if (dig)
  1885. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1886. }
  1887. radeon_atom_output_lock(encoder, true);
  1888. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1889. if (connector) {
  1890. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1891. /* select the clock/data port if it uses a router */
  1892. if (radeon_connector->router.cd_valid)
  1893. radeon_router_select_cd_port(radeon_connector);
  1894. /* turn eDP panel on for mode set */
  1895. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1896. atombios_set_edp_panel_power(connector,
  1897. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1898. }
  1899. /* this is needed for the pll/ss setup to work correctly in some cases */
  1900. atombios_set_encoder_crtc_source(encoder);
  1901. }
  1902. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1903. {
  1904. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1905. radeon_atom_output_lock(encoder, false);
  1906. }
  1907. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1908. {
  1909. struct drm_device *dev = encoder->dev;
  1910. struct radeon_device *rdev = dev->dev_private;
  1911. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1912. struct radeon_encoder_atom_dig *dig;
  1913. /* check for pre-DCE3 cards with shared encoders;
  1914. * can't really use the links individually, so don't disable
  1915. * the encoder if it's in use by another connector
  1916. */
  1917. if (!ASIC_IS_DCE3(rdev)) {
  1918. struct drm_encoder *other_encoder;
  1919. struct radeon_encoder *other_radeon_encoder;
  1920. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1921. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1922. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1923. drm_helper_encoder_in_use(other_encoder))
  1924. goto disable_done;
  1925. }
  1926. }
  1927. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1928. switch (radeon_encoder->encoder_id) {
  1929. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1930. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1931. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1932. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1933. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1934. break;
  1935. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1936. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1937. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1939. if (ASIC_IS_DCE4(rdev))
  1940. /* disable the transmitter */
  1941. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1942. else {
  1943. /* disable the encoder and transmitter */
  1944. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1945. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1946. }
  1947. break;
  1948. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1949. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1950. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1951. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1952. break;
  1953. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1954. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1955. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1956. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1957. atombios_dac_setup(encoder, ATOM_DISABLE);
  1958. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1959. atombios_tv_setup(encoder, ATOM_DISABLE);
  1960. break;
  1961. }
  1962. disable_done:
  1963. if (radeon_encoder_is_digital(encoder)) {
  1964. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1965. r600_hdmi_disable(encoder);
  1966. dig = radeon_encoder->enc_priv;
  1967. dig->dig_encoder = -1;
  1968. }
  1969. radeon_encoder->active_device = 0;
  1970. }
  1971. /* these are handled by the primary encoders */
  1972. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1973. {
  1974. }
  1975. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1976. {
  1977. }
  1978. static void
  1979. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1980. struct drm_display_mode *mode,
  1981. struct drm_display_mode *adjusted_mode)
  1982. {
  1983. }
  1984. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1985. {
  1986. }
  1987. static void
  1988. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1989. {
  1990. }
  1991. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1992. struct drm_display_mode *mode,
  1993. struct drm_display_mode *adjusted_mode)
  1994. {
  1995. return true;
  1996. }
  1997. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1998. .dpms = radeon_atom_ext_dpms,
  1999. .mode_fixup = radeon_atom_ext_mode_fixup,
  2000. .prepare = radeon_atom_ext_prepare,
  2001. .mode_set = radeon_atom_ext_mode_set,
  2002. .commit = radeon_atom_ext_commit,
  2003. .disable = radeon_atom_ext_disable,
  2004. /* no detect for TMDS/LVDS yet */
  2005. };
  2006. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2007. .dpms = radeon_atom_encoder_dpms,
  2008. .mode_fixup = radeon_atom_mode_fixup,
  2009. .prepare = radeon_atom_encoder_prepare,
  2010. .mode_set = radeon_atom_encoder_mode_set,
  2011. .commit = radeon_atom_encoder_commit,
  2012. .disable = radeon_atom_encoder_disable,
  2013. .detect = radeon_atom_dig_detect,
  2014. };
  2015. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2016. .dpms = radeon_atom_encoder_dpms,
  2017. .mode_fixup = radeon_atom_mode_fixup,
  2018. .prepare = radeon_atom_encoder_prepare,
  2019. .mode_set = radeon_atom_encoder_mode_set,
  2020. .commit = radeon_atom_encoder_commit,
  2021. .detect = radeon_atom_dac_detect,
  2022. };
  2023. void radeon_enc_destroy(struct drm_encoder *encoder)
  2024. {
  2025. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2026. kfree(radeon_encoder->enc_priv);
  2027. drm_encoder_cleanup(encoder);
  2028. kfree(radeon_encoder);
  2029. }
  2030. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2031. .destroy = radeon_enc_destroy,
  2032. };
  2033. struct radeon_encoder_atom_dac *
  2034. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2035. {
  2036. struct drm_device *dev = radeon_encoder->base.dev;
  2037. struct radeon_device *rdev = dev->dev_private;
  2038. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2039. if (!dac)
  2040. return NULL;
  2041. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2042. return dac;
  2043. }
  2044. struct radeon_encoder_atom_dig *
  2045. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2046. {
  2047. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2048. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2049. if (!dig)
  2050. return NULL;
  2051. /* coherent mode by default */
  2052. dig->coherent_mode = true;
  2053. dig->dig_encoder = -1;
  2054. if (encoder_enum == 2)
  2055. dig->linkb = true;
  2056. else
  2057. dig->linkb = false;
  2058. return dig;
  2059. }
  2060. void
  2061. radeon_add_atom_encoder(struct drm_device *dev,
  2062. uint32_t encoder_enum,
  2063. uint32_t supported_device,
  2064. u16 caps)
  2065. {
  2066. struct radeon_device *rdev = dev->dev_private;
  2067. struct drm_encoder *encoder;
  2068. struct radeon_encoder *radeon_encoder;
  2069. /* see if we already added it */
  2070. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2071. radeon_encoder = to_radeon_encoder(encoder);
  2072. if (radeon_encoder->encoder_enum == encoder_enum) {
  2073. radeon_encoder->devices |= supported_device;
  2074. return;
  2075. }
  2076. }
  2077. /* add a new one */
  2078. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2079. if (!radeon_encoder)
  2080. return;
  2081. encoder = &radeon_encoder->base;
  2082. switch (rdev->num_crtc) {
  2083. case 1:
  2084. encoder->possible_crtcs = 0x1;
  2085. break;
  2086. case 2:
  2087. default:
  2088. encoder->possible_crtcs = 0x3;
  2089. break;
  2090. case 4:
  2091. encoder->possible_crtcs = 0xf;
  2092. break;
  2093. case 6:
  2094. encoder->possible_crtcs = 0x3f;
  2095. break;
  2096. }
  2097. radeon_encoder->enc_priv = NULL;
  2098. radeon_encoder->encoder_enum = encoder_enum;
  2099. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2100. radeon_encoder->devices = supported_device;
  2101. radeon_encoder->rmx_type = RMX_OFF;
  2102. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2103. radeon_encoder->is_ext_encoder = false;
  2104. radeon_encoder->caps = caps;
  2105. switch (radeon_encoder->encoder_id) {
  2106. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2107. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2109. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2110. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2111. radeon_encoder->rmx_type = RMX_FULL;
  2112. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2113. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2114. } else {
  2115. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2116. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2117. }
  2118. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2119. break;
  2120. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2121. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2122. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2123. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2124. break;
  2125. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2126. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2127. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2128. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2129. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2130. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2131. break;
  2132. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2133. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2134. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2135. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2136. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2137. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2138. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2139. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2140. radeon_encoder->rmx_type = RMX_FULL;
  2141. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2142. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2143. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2144. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2145. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2146. } else {
  2147. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2148. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2149. }
  2150. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2151. break;
  2152. case ENCODER_OBJECT_ID_SI170B:
  2153. case ENCODER_OBJECT_ID_CH7303:
  2154. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2155. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2156. case ENCODER_OBJECT_ID_TITFP513:
  2157. case ENCODER_OBJECT_ID_VT1623:
  2158. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2159. case ENCODER_OBJECT_ID_TRAVIS:
  2160. case ENCODER_OBJECT_ID_NUTMEG:
  2161. /* these are handled by the primary encoders */
  2162. radeon_encoder->is_ext_encoder = true;
  2163. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2164. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2165. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2166. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2167. else
  2168. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2169. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2170. break;
  2171. }
  2172. }