atombios_dp.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. #include "drm_dp_helper.h"
  32. /* move these to drm_dp_helper.c/h */
  33. #define DP_LINK_CONFIGURATION_SIZE 9
  34. #define DP_LINK_STATUS_SIZE 6
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0 + 4;
  62. args.v1.lpDataOut = 16 + 4;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret == -EBUSY)
  112. continue;
  113. else if (ret < 0)
  114. return ret;
  115. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  116. return send_bytes;
  117. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  118. udelay(400);
  119. else
  120. return -EIO;
  121. }
  122. return -EIO;
  123. }
  124. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *recv, int recv_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. u8 msg[4];
  129. int msg_bytes = 4;
  130. u8 ack;
  131. int ret;
  132. unsigned retry;
  133. msg[0] = address;
  134. msg[1] = address >> 8;
  135. msg[2] = AUX_NATIVE_READ << 4;
  136. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  137. for (retry = 0; retry < 4; retry++) {
  138. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  139. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  140. if (ret == -EBUSY)
  141. continue;
  142. else if (ret < 0)
  143. return ret;
  144. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  145. return ret;
  146. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  147. udelay(400);
  148. else if (ret == 0)
  149. return -EPROTO;
  150. else
  151. return -EIO;
  152. }
  153. return -EIO;
  154. }
  155. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  156. u16 reg, u8 val)
  157. {
  158. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  159. }
  160. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  161. u16 reg)
  162. {
  163. u8 val = 0;
  164. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  165. return val;
  166. }
  167. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  168. u8 write_byte, u8 *read_byte)
  169. {
  170. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  171. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  172. u16 address = algo_data->address;
  173. u8 msg[5];
  174. u8 reply[2];
  175. unsigned retry;
  176. int msg_bytes;
  177. int reply_bytes = 1;
  178. int ret;
  179. u8 ack;
  180. /* Set up the command byte */
  181. if (mode & MODE_I2C_READ)
  182. msg[2] = AUX_I2C_READ << 4;
  183. else
  184. msg[2] = AUX_I2C_WRITE << 4;
  185. if (!(mode & MODE_I2C_STOP))
  186. msg[2] |= AUX_I2C_MOT << 4;
  187. msg[0] = address;
  188. msg[1] = address >> 8;
  189. switch (mode) {
  190. case MODE_I2C_WRITE:
  191. msg_bytes = 5;
  192. msg[3] = msg_bytes << 4;
  193. msg[4] = write_byte;
  194. break;
  195. case MODE_I2C_READ:
  196. msg_bytes = 4;
  197. msg[3] = msg_bytes << 4;
  198. break;
  199. default:
  200. msg_bytes = 4;
  201. msg[3] = 3 << 4;
  202. break;
  203. }
  204. for (retry = 0; retry < 4; retry++) {
  205. ret = radeon_process_aux_ch(auxch,
  206. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  207. if (ret == -EBUSY)
  208. continue;
  209. else if (ret < 0) {
  210. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  211. return ret;
  212. }
  213. switch (ack & AUX_NATIVE_REPLY_MASK) {
  214. case AUX_NATIVE_REPLY_ACK:
  215. /* I2C-over-AUX Reply field is only valid
  216. * when paired with AUX ACK.
  217. */
  218. break;
  219. case AUX_NATIVE_REPLY_NACK:
  220. DRM_DEBUG_KMS("aux_ch native nack\n");
  221. return -EREMOTEIO;
  222. case AUX_NATIVE_REPLY_DEFER:
  223. DRM_DEBUG_KMS("aux_ch native defer\n");
  224. udelay(400);
  225. continue;
  226. default:
  227. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  228. return -EREMOTEIO;
  229. }
  230. switch (ack & AUX_I2C_REPLY_MASK) {
  231. case AUX_I2C_REPLY_ACK:
  232. if (mode == MODE_I2C_READ)
  233. *read_byte = reply[0];
  234. return ret;
  235. case AUX_I2C_REPLY_NACK:
  236. DRM_DEBUG_KMS("aux_i2c nack\n");
  237. return -EREMOTEIO;
  238. case AUX_I2C_REPLY_DEFER:
  239. DRM_DEBUG_KMS("aux_i2c defer\n");
  240. udelay(400);
  241. break;
  242. default:
  243. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  244. return -EREMOTEIO;
  245. }
  246. }
  247. DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
  248. return -EREMOTEIO;
  249. }
  250. /***** general DP utility functions *****/
  251. static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
  252. {
  253. return link_status[r - DP_LANE0_1_STATUS];
  254. }
  255. static u8 dp_get_lane_status(u8 link_status[DP_LINK_STATUS_SIZE],
  256. int lane)
  257. {
  258. int i = DP_LANE0_1_STATUS + (lane >> 1);
  259. int s = (lane & 1) * 4;
  260. u8 l = dp_link_status(link_status, i);
  261. return (l >> s) & 0xf;
  262. }
  263. static bool dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  264. int lane_count)
  265. {
  266. int lane;
  267. u8 lane_status;
  268. for (lane = 0; lane < lane_count; lane++) {
  269. lane_status = dp_get_lane_status(link_status, lane);
  270. if ((lane_status & DP_LANE_CR_DONE) == 0)
  271. return false;
  272. }
  273. return true;
  274. }
  275. static bool dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  276. int lane_count)
  277. {
  278. u8 lane_align;
  279. u8 lane_status;
  280. int lane;
  281. lane_align = dp_link_status(link_status,
  282. DP_LANE_ALIGN_STATUS_UPDATED);
  283. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  284. return false;
  285. for (lane = 0; lane < lane_count; lane++) {
  286. lane_status = dp_get_lane_status(link_status, lane);
  287. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  288. return false;
  289. }
  290. return true;
  291. }
  292. static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  293. int lane)
  294. {
  295. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  296. int s = ((lane & 1) ?
  297. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  298. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  299. u8 l = dp_link_status(link_status, i);
  300. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  301. }
  302. static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  303. int lane)
  304. {
  305. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  306. int s = ((lane & 1) ?
  307. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  308. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  309. u8 l = dp_link_status(link_status, i);
  310. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  311. }
  312. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  313. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  314. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  315. int lane_count,
  316. u8 train_set[4])
  317. {
  318. u8 v = 0;
  319. u8 p = 0;
  320. int lane;
  321. for (lane = 0; lane < lane_count; lane++) {
  322. u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
  323. u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
  324. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  325. lane,
  326. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  327. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  328. if (this_v > v)
  329. v = this_v;
  330. if (this_p > p)
  331. p = this_p;
  332. }
  333. if (v >= DP_VOLTAGE_MAX)
  334. v |= DP_TRAIN_MAX_SWING_REACHED;
  335. if (p >= DP_PRE_EMPHASIS_MAX)
  336. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  337. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  338. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  339. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  340. for (lane = 0; lane < 4; lane++)
  341. train_set[lane] = v | p;
  342. }
  343. /* convert bits per color to bits per pixel */
  344. /* get bpc from the EDID */
  345. static int convert_bpc_to_bpp(int bpc)
  346. {
  347. #if 0
  348. if (bpc == 0)
  349. return 24;
  350. else
  351. return bpc * 3;
  352. #endif
  353. return 24;
  354. }
  355. /* get the max pix clock supported by the link rate and lane num */
  356. static int dp_get_max_dp_pix_clock(int link_rate,
  357. int lane_num,
  358. int bpp)
  359. {
  360. return (link_rate * lane_num * 8) / bpp;
  361. }
  362. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  363. {
  364. switch (dpcd[DP_MAX_LINK_RATE]) {
  365. case DP_LINK_BW_1_62:
  366. default:
  367. return 162000;
  368. case DP_LINK_BW_2_7:
  369. return 270000;
  370. case DP_LINK_BW_5_4:
  371. return 540000;
  372. }
  373. }
  374. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  375. {
  376. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  377. }
  378. static u8 dp_get_dp_link_rate_coded(int link_rate)
  379. {
  380. switch (link_rate) {
  381. case 162000:
  382. default:
  383. return DP_LINK_BW_1_62;
  384. case 270000:
  385. return DP_LINK_BW_2_7;
  386. case 540000:
  387. return DP_LINK_BW_5_4;
  388. }
  389. }
  390. /***** radeon specific DP functions *****/
  391. /* First get the min lane# when low rate is used according to pixel clock
  392. * (prefer low rate), second check max lane# supported by DP panel,
  393. * if the max lane# < low rate lane# then use max lane# instead.
  394. */
  395. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  396. u8 dpcd[DP_DPCD_SIZE],
  397. int pix_clock)
  398. {
  399. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  400. int max_link_rate = dp_get_max_link_rate(dpcd);
  401. int max_lane_num = dp_get_max_lane_number(dpcd);
  402. int lane_num;
  403. int max_dp_pix_clock;
  404. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  405. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  406. if (pix_clock <= max_dp_pix_clock)
  407. break;
  408. }
  409. return lane_num;
  410. }
  411. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  412. u8 dpcd[DP_DPCD_SIZE],
  413. int pix_clock)
  414. {
  415. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  416. int lane_num, max_pix_clock;
  417. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  418. ENCODER_OBJECT_ID_NUTMEG)
  419. return 270000;
  420. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  421. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  422. if (pix_clock <= max_pix_clock)
  423. return 162000;
  424. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  425. if (pix_clock <= max_pix_clock)
  426. return 270000;
  427. if (radeon_connector_is_dp12_capable(connector)) {
  428. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  429. if (pix_clock <= max_pix_clock)
  430. return 540000;
  431. }
  432. return dp_get_max_link_rate(dpcd);
  433. }
  434. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  435. int action, int dp_clock,
  436. u8 ucconfig, u8 lane_num)
  437. {
  438. DP_ENCODER_SERVICE_PARAMETERS args;
  439. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  440. memset(&args, 0, sizeof(args));
  441. args.ucLinkClock = dp_clock / 10;
  442. args.ucConfig = ucconfig;
  443. args.ucAction = action;
  444. args.ucLaneNum = lane_num;
  445. args.ucStatus = 0;
  446. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  447. return args.ucStatus;
  448. }
  449. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  450. {
  451. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  452. struct drm_device *dev = radeon_connector->base.dev;
  453. struct radeon_device *rdev = dev->dev_private;
  454. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  455. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  456. }
  457. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  458. {
  459. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  460. u8 msg[25];
  461. int ret, i;
  462. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  463. if (ret > 0) {
  464. memcpy(dig_connector->dpcd, msg, 8);
  465. DRM_DEBUG_KMS("DPCD: ");
  466. for (i = 0; i < 8; i++)
  467. DRM_DEBUG_KMS("%02x ", msg[i]);
  468. DRM_DEBUG_KMS("\n");
  469. return true;
  470. }
  471. dig_connector->dpcd[0] = 0;
  472. return false;
  473. }
  474. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  475. struct drm_connector *connector)
  476. {
  477. struct drm_device *dev = encoder->dev;
  478. struct radeon_device *rdev = dev->dev_private;
  479. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  480. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  481. if (!ASIC_IS_DCE4(rdev))
  482. return panel_mode;
  483. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  484. ENCODER_OBJECT_ID_NUTMEG)
  485. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  486. else if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  487. ENCODER_OBJECT_ID_TRAVIS) {
  488. u8 id[6];
  489. int i;
  490. for (i = 0; i < 6; i++)
  491. id[i] = radeon_read_dpcd_reg(radeon_connector, 0x503 + i);
  492. if (id[0] == 0x73 &&
  493. id[1] == 0x69 &&
  494. id[2] == 0x76 &&
  495. id[3] == 0x61 &&
  496. id[4] == 0x72 &&
  497. id[5] == 0x54)
  498. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  499. else
  500. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  501. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  502. u8 tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  503. if (tmp & 1)
  504. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  505. }
  506. return panel_mode;
  507. }
  508. void radeon_dp_set_link_config(struct drm_connector *connector,
  509. struct drm_display_mode *mode)
  510. {
  511. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  512. struct radeon_connector_atom_dig *dig_connector;
  513. if (!radeon_connector->con_priv)
  514. return;
  515. dig_connector = radeon_connector->con_priv;
  516. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  517. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  518. dig_connector->dp_clock =
  519. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  520. dig_connector->dp_lane_count =
  521. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  522. }
  523. }
  524. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  525. struct drm_display_mode *mode)
  526. {
  527. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  528. struct radeon_connector_atom_dig *dig_connector;
  529. int dp_clock;
  530. if (!radeon_connector->con_priv)
  531. return MODE_CLOCK_HIGH;
  532. dig_connector = radeon_connector->con_priv;
  533. dp_clock =
  534. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  535. if ((dp_clock == 540000) &&
  536. (!radeon_connector_is_dp12_capable(connector)))
  537. return MODE_CLOCK_HIGH;
  538. return MODE_OK;
  539. }
  540. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  541. u8 link_status[DP_LINK_STATUS_SIZE])
  542. {
  543. int ret;
  544. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  545. link_status, DP_LINK_STATUS_SIZE, 100);
  546. if (ret <= 0) {
  547. DRM_ERROR("displayport link status failed\n");
  548. return false;
  549. }
  550. DRM_DEBUG_KMS("link status %02x %02x %02x %02x %02x %02x\n",
  551. link_status[0], link_status[1], link_status[2],
  552. link_status[3], link_status[4], link_status[5]);
  553. return true;
  554. }
  555. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  556. {
  557. u8 link_status[DP_LINK_STATUS_SIZE];
  558. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  559. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  560. return false;
  561. if (dp_channel_eq_ok(link_status, dig->dp_lane_count))
  562. return false;
  563. return true;
  564. }
  565. struct radeon_dp_link_train_info {
  566. struct radeon_device *rdev;
  567. struct drm_encoder *encoder;
  568. struct drm_connector *connector;
  569. struct radeon_connector *radeon_connector;
  570. int enc_id;
  571. int dp_clock;
  572. int dp_lane_count;
  573. int rd_interval;
  574. bool tp3_supported;
  575. u8 dpcd[8];
  576. u8 train_set[4];
  577. u8 link_status[DP_LINK_STATUS_SIZE];
  578. u8 tries;
  579. bool use_dpencoder;
  580. };
  581. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  582. {
  583. /* set the initial vs/emph on the source */
  584. atombios_dig_transmitter_setup(dp_info->encoder,
  585. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  586. 0, dp_info->train_set[0]); /* sets all lanes at once */
  587. /* set the vs/emph on the sink */
  588. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  589. dp_info->train_set, dp_info->dp_lane_count, 0);
  590. }
  591. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  592. {
  593. int rtp = 0;
  594. /* set training pattern on the source */
  595. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  596. switch (tp) {
  597. case DP_TRAINING_PATTERN_1:
  598. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  599. break;
  600. case DP_TRAINING_PATTERN_2:
  601. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  602. break;
  603. case DP_TRAINING_PATTERN_3:
  604. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  605. break;
  606. }
  607. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  608. } else {
  609. switch (tp) {
  610. case DP_TRAINING_PATTERN_1:
  611. rtp = 0;
  612. break;
  613. case DP_TRAINING_PATTERN_2:
  614. rtp = 1;
  615. break;
  616. }
  617. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  618. dp_info->dp_clock, dp_info->enc_id, rtp);
  619. }
  620. /* enable training pattern on the sink */
  621. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  622. }
  623. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  624. {
  625. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  626. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  627. u8 tmp;
  628. /* power up the sink */
  629. if (dp_info->dpcd[0] >= 0x11)
  630. radeon_write_dpcd_reg(dp_info->radeon_connector,
  631. DP_SET_POWER, DP_SET_POWER_D0);
  632. /* possibly enable downspread on the sink */
  633. if (dp_info->dpcd[3] & 0x1)
  634. radeon_write_dpcd_reg(dp_info->radeon_connector,
  635. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  636. else
  637. radeon_write_dpcd_reg(dp_info->radeon_connector,
  638. DP_DOWNSPREAD_CTRL, 0);
  639. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  640. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  641. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  642. }
  643. /* set the lane count on the sink */
  644. tmp = dp_info->dp_lane_count;
  645. if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
  646. dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
  647. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  648. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  649. /* set the link rate on the sink */
  650. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  651. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  652. /* start training on the source */
  653. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  654. atombios_dig_encoder_setup(dp_info->encoder,
  655. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  656. else
  657. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  658. dp_info->dp_clock, dp_info->enc_id, 0);
  659. /* disable the training pattern on the sink */
  660. radeon_write_dpcd_reg(dp_info->radeon_connector,
  661. DP_TRAINING_PATTERN_SET,
  662. DP_TRAINING_PATTERN_DISABLE);
  663. return 0;
  664. }
  665. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  666. {
  667. udelay(400);
  668. /* disable the training pattern on the sink */
  669. radeon_write_dpcd_reg(dp_info->radeon_connector,
  670. DP_TRAINING_PATTERN_SET,
  671. DP_TRAINING_PATTERN_DISABLE);
  672. /* disable the training pattern on the source */
  673. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  674. atombios_dig_encoder_setup(dp_info->encoder,
  675. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  676. else
  677. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  678. dp_info->dp_clock, dp_info->enc_id, 0);
  679. return 0;
  680. }
  681. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  682. {
  683. bool clock_recovery;
  684. u8 voltage;
  685. int i;
  686. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  687. memset(dp_info->train_set, 0, 4);
  688. radeon_dp_update_vs_emph(dp_info);
  689. udelay(400);
  690. /* clock recovery loop */
  691. clock_recovery = false;
  692. dp_info->tries = 0;
  693. voltage = 0xff;
  694. while (1) {
  695. if (dp_info->rd_interval == 0)
  696. udelay(100);
  697. else
  698. mdelay(dp_info->rd_interval * 4);
  699. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  700. break;
  701. if (dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  702. clock_recovery = true;
  703. break;
  704. }
  705. for (i = 0; i < dp_info->dp_lane_count; i++) {
  706. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  707. break;
  708. }
  709. if (i == dp_info->dp_lane_count) {
  710. DRM_ERROR("clock recovery reached max voltage\n");
  711. break;
  712. }
  713. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  714. ++dp_info->tries;
  715. if (dp_info->tries == 5) {
  716. DRM_ERROR("clock recovery tried 5 times\n");
  717. break;
  718. }
  719. } else
  720. dp_info->tries = 0;
  721. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  722. /* Compute new train_set as requested by sink */
  723. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  724. radeon_dp_update_vs_emph(dp_info);
  725. }
  726. if (!clock_recovery) {
  727. DRM_ERROR("clock recovery failed\n");
  728. return -1;
  729. } else {
  730. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  731. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  732. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  733. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  734. return 0;
  735. }
  736. }
  737. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  738. {
  739. bool channel_eq;
  740. if (dp_info->tp3_supported)
  741. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  742. else
  743. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  744. /* channel equalization loop */
  745. dp_info->tries = 0;
  746. channel_eq = false;
  747. while (1) {
  748. if (dp_info->rd_interval == 0)
  749. udelay(400);
  750. else
  751. mdelay(dp_info->rd_interval * 4);
  752. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  753. break;
  754. if (dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  755. channel_eq = true;
  756. break;
  757. }
  758. /* Try 5 times */
  759. if (dp_info->tries > 5) {
  760. DRM_ERROR("channel eq failed: 5 tries\n");
  761. break;
  762. }
  763. /* Compute new train_set as requested by sink */
  764. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  765. radeon_dp_update_vs_emph(dp_info);
  766. dp_info->tries++;
  767. }
  768. if (!channel_eq) {
  769. DRM_ERROR("channel eq failed\n");
  770. return -1;
  771. } else {
  772. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  773. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  774. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  775. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  776. return 0;
  777. }
  778. }
  779. void radeon_dp_link_train(struct drm_encoder *encoder,
  780. struct drm_connector *connector)
  781. {
  782. struct drm_device *dev = encoder->dev;
  783. struct radeon_device *rdev = dev->dev_private;
  784. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  785. struct radeon_encoder_atom_dig *dig;
  786. struct radeon_connector *radeon_connector;
  787. struct radeon_connector_atom_dig *dig_connector;
  788. struct radeon_dp_link_train_info dp_info;
  789. int index;
  790. u8 tmp, frev, crev;
  791. if (!radeon_encoder->enc_priv)
  792. return;
  793. dig = radeon_encoder->enc_priv;
  794. radeon_connector = to_radeon_connector(connector);
  795. if (!radeon_connector->con_priv)
  796. return;
  797. dig_connector = radeon_connector->con_priv;
  798. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  799. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  800. return;
  801. /* DPEncoderService newer than 1.1 can't program properly the
  802. * training pattern. When facing such version use the
  803. * DIGXEncoderControl (X== 1 | 2)
  804. */
  805. dp_info.use_dpencoder = true;
  806. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  807. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  808. if (crev > 1) {
  809. dp_info.use_dpencoder = false;
  810. }
  811. }
  812. dp_info.enc_id = 0;
  813. if (dig->dig_encoder)
  814. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  815. else
  816. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  817. if (dig->linkb)
  818. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  819. else
  820. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  821. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  822. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  823. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  824. dp_info.tp3_supported = true;
  825. else
  826. dp_info.tp3_supported = false;
  827. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  828. dp_info.rdev = rdev;
  829. dp_info.encoder = encoder;
  830. dp_info.connector = connector;
  831. dp_info.radeon_connector = radeon_connector;
  832. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  833. dp_info.dp_clock = dig_connector->dp_clock;
  834. if (radeon_dp_link_train_init(&dp_info))
  835. goto done;
  836. if (radeon_dp_link_train_cr(&dp_info))
  837. goto done;
  838. if (radeon_dp_link_train_ce(&dp_info))
  839. goto done;
  840. done:
  841. if (radeon_dp_link_train_finish(&dp_info))
  842. return;
  843. }