nvc0_graph.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "nouveau_drv.h"
  28. #include "nouveau_mm.h"
  29. #include "nvc0_graph.h"
  30. #include "nvc0_grhub.fuc.h"
  31. #include "nvc0_grgpc.fuc.h"
  32. static void
  33. nvc0_graph_ctxctl_debug_unit(struct drm_device *dev, u32 base)
  34. {
  35. NV_INFO(dev, "PGRAPH: %06x - done 0x%08x\n", base,
  36. nv_rd32(dev, base + 0x400));
  37. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  38. nv_rd32(dev, base + 0x800), nv_rd32(dev, base + 0x804),
  39. nv_rd32(dev, base + 0x808), nv_rd32(dev, base + 0x80c));
  40. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  41. nv_rd32(dev, base + 0x810), nv_rd32(dev, base + 0x814),
  42. nv_rd32(dev, base + 0x818), nv_rd32(dev, base + 0x81c));
  43. }
  44. static void
  45. nvc0_graph_ctxctl_debug(struct drm_device *dev)
  46. {
  47. u32 gpcnr = nv_rd32(dev, 0x409604) & 0xffff;
  48. u32 gpc;
  49. nvc0_graph_ctxctl_debug_unit(dev, 0x409000);
  50. for (gpc = 0; gpc < gpcnr; gpc++)
  51. nvc0_graph_ctxctl_debug_unit(dev, 0x502000 + (gpc * 0x8000));
  52. }
  53. static int
  54. nvc0_graph_load_context(struct nouveau_channel *chan)
  55. {
  56. struct drm_device *dev = chan->dev;
  57. nv_wr32(dev, 0x409840, 0x00000030);
  58. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  59. nv_wr32(dev, 0x409504, 0x00000003);
  60. if (!nv_wait(dev, 0x409800, 0x00000010, 0x00000010))
  61. NV_ERROR(dev, "PGRAPH: load_ctx timeout\n");
  62. return 0;
  63. }
  64. static int
  65. nvc0_graph_unload_context_to(struct drm_device *dev, u64 chan)
  66. {
  67. nv_wr32(dev, 0x409840, 0x00000003);
  68. nv_wr32(dev, 0x409500, 0x80000000 | chan >> 12);
  69. nv_wr32(dev, 0x409504, 0x00000009);
  70. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000000)) {
  71. NV_ERROR(dev, "PGRAPH: unload_ctx timeout\n");
  72. return -EBUSY;
  73. }
  74. return 0;
  75. }
  76. static int
  77. nvc0_graph_construct_context(struct nouveau_channel *chan)
  78. {
  79. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  80. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  81. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  82. struct drm_device *dev = chan->dev;
  83. int ret, i;
  84. u32 *ctx;
  85. ctx = kmalloc(priv->grctx_size, GFP_KERNEL);
  86. if (!ctx)
  87. return -ENOMEM;
  88. if (!nouveau_ctxfw) {
  89. nv_wr32(dev, 0x409840, 0x80000000);
  90. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  91. nv_wr32(dev, 0x409504, 0x00000001);
  92. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  93. NV_ERROR(dev, "PGRAPH: HUB_SET_CHAN timeout\n");
  94. nvc0_graph_ctxctl_debug(dev);
  95. ret = -EBUSY;
  96. goto err;
  97. }
  98. } else {
  99. nvc0_graph_load_context(chan);
  100. nv_wo32(grch->grctx, 0x1c, 1);
  101. nv_wo32(grch->grctx, 0x20, 0);
  102. nv_wo32(grch->grctx, 0x28, 0);
  103. nv_wo32(grch->grctx, 0x2c, 0);
  104. dev_priv->engine.instmem.flush(dev);
  105. }
  106. ret = nvc0_grctx_generate(chan);
  107. if (ret)
  108. goto err;
  109. if (!nouveau_ctxfw) {
  110. nv_wr32(dev, 0x409840, 0x80000000);
  111. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  112. nv_wr32(dev, 0x409504, 0x00000002);
  113. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  114. NV_ERROR(dev, "PGRAPH: HUB_CTX_SAVE timeout\n");
  115. nvc0_graph_ctxctl_debug(dev);
  116. ret = -EBUSY;
  117. goto err;
  118. }
  119. } else {
  120. ret = nvc0_graph_unload_context_to(dev, chan->ramin->vinst);
  121. if (ret)
  122. goto err;
  123. }
  124. for (i = 0; i < priv->grctx_size; i += 4)
  125. ctx[i / 4] = nv_ro32(grch->grctx, i);
  126. priv->grctx_vals = ctx;
  127. return 0;
  128. err:
  129. kfree(ctx);
  130. return ret;
  131. }
  132. static int
  133. nvc0_graph_create_context_mmio_list(struct nouveau_channel *chan)
  134. {
  135. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  136. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  137. struct drm_device *dev = chan->dev;
  138. struct drm_nouveau_private *dev_priv = dev->dev_private;
  139. int i = 0, gpc, tp, ret;
  140. ret = nouveau_gpuobj_new(dev, chan, 0x2000, 256, NVOBJ_FLAG_VM,
  141. &grch->unk408004);
  142. if (ret)
  143. return ret;
  144. ret = nouveau_gpuobj_new(dev, chan, 0x8000, 256, NVOBJ_FLAG_VM,
  145. &grch->unk40800c);
  146. if (ret)
  147. return ret;
  148. ret = nouveau_gpuobj_new(dev, chan, 384 * 1024, 4096,
  149. NVOBJ_FLAG_VM | NVOBJ_FLAG_VM_USER,
  150. &grch->unk418810);
  151. if (ret)
  152. return ret;
  153. ret = nouveau_gpuobj_new(dev, chan, 0x1000, 0, NVOBJ_FLAG_VM,
  154. &grch->mmio);
  155. if (ret)
  156. return ret;
  157. nv_wo32(grch->mmio, i++ * 4, 0x00408004);
  158. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  159. nv_wo32(grch->mmio, i++ * 4, 0x00408008);
  160. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  161. nv_wo32(grch->mmio, i++ * 4, 0x0040800c);
  162. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  163. nv_wo32(grch->mmio, i++ * 4, 0x00408010);
  164. nv_wo32(grch->mmio, i++ * 4, 0x80000000);
  165. nv_wo32(grch->mmio, i++ * 4, 0x00418810);
  166. nv_wo32(grch->mmio, i++ * 4, 0x80000000 | grch->unk418810->linst >> 12);
  167. nv_wo32(grch->mmio, i++ * 4, 0x00419848);
  168. nv_wo32(grch->mmio, i++ * 4, 0x10000000 | grch->unk418810->linst >> 12);
  169. nv_wo32(grch->mmio, i++ * 4, 0x00419004);
  170. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  171. nv_wo32(grch->mmio, i++ * 4, 0x00419008);
  172. nv_wo32(grch->mmio, i++ * 4, 0x00000000);
  173. nv_wo32(grch->mmio, i++ * 4, 0x00418808);
  174. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  175. nv_wo32(grch->mmio, i++ * 4, 0x0041880c);
  176. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  177. if (dev_priv->chipset != 0xc1) {
  178. u32 magic = 0x02180000;
  179. nv_wo32(grch->mmio, i++ * 4, 0x00405830);
  180. nv_wo32(grch->mmio, i++ * 4, magic);
  181. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  182. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  183. u32 reg = TP_UNIT(gpc, tp, 0x520);
  184. nv_wo32(grch->mmio, i++ * 4, reg);
  185. nv_wo32(grch->mmio, i++ * 4, magic);
  186. magic += 0x0324;
  187. }
  188. }
  189. } else {
  190. u32 magic = 0x02180000;
  191. nv_wo32(grch->mmio, i++ * 4, 0x00405830);
  192. nv_wo32(grch->mmio, i++ * 4, magic | 0x0000218);
  193. nv_wo32(grch->mmio, i++ * 4, 0x004064c4);
  194. nv_wo32(grch->mmio, i++ * 4, 0x0086ffff);
  195. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  196. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  197. u32 reg = TP_UNIT(gpc, tp, 0x520);
  198. nv_wo32(grch->mmio, i++ * 4, reg);
  199. nv_wo32(grch->mmio, i++ * 4, (1 << 28) | magic);
  200. magic += 0x0324;
  201. }
  202. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  203. u32 reg = TP_UNIT(gpc, tp, 0x544);
  204. nv_wo32(grch->mmio, i++ * 4, reg);
  205. nv_wo32(grch->mmio, i++ * 4, magic);
  206. magic += 0x0324;
  207. }
  208. }
  209. }
  210. grch->mmio_nr = i / 2;
  211. return 0;
  212. }
  213. static int
  214. nvc0_graph_context_new(struct nouveau_channel *chan, int engine)
  215. {
  216. struct drm_device *dev = chan->dev;
  217. struct drm_nouveau_private *dev_priv = dev->dev_private;
  218. struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
  219. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  220. struct nvc0_graph_chan *grch;
  221. struct nouveau_gpuobj *grctx;
  222. int ret, i;
  223. grch = kzalloc(sizeof(*grch), GFP_KERNEL);
  224. if (!grch)
  225. return -ENOMEM;
  226. chan->engctx[NVOBJ_ENGINE_GR] = grch;
  227. ret = nouveau_gpuobj_new(dev, chan, priv->grctx_size, 256,
  228. NVOBJ_FLAG_VM | NVOBJ_FLAG_ZERO_ALLOC,
  229. &grch->grctx);
  230. if (ret)
  231. goto error;
  232. grctx = grch->grctx;
  233. ret = nvc0_graph_create_context_mmio_list(chan);
  234. if (ret)
  235. goto error;
  236. nv_wo32(chan->ramin, 0x0210, lower_32_bits(grctx->linst) | 4);
  237. nv_wo32(chan->ramin, 0x0214, upper_32_bits(grctx->linst));
  238. pinstmem->flush(dev);
  239. if (!priv->grctx_vals) {
  240. ret = nvc0_graph_construct_context(chan);
  241. if (ret)
  242. goto error;
  243. }
  244. for (i = 0; i < priv->grctx_size; i += 4)
  245. nv_wo32(grctx, i, priv->grctx_vals[i / 4]);
  246. if (!nouveau_ctxfw) {
  247. nv_wo32(grctx, 0x00, grch->mmio_nr);
  248. nv_wo32(grctx, 0x04, grch->mmio->linst >> 8);
  249. } else {
  250. nv_wo32(grctx, 0xf4, 0);
  251. nv_wo32(grctx, 0xf8, 0);
  252. nv_wo32(grctx, 0x10, grch->mmio_nr);
  253. nv_wo32(grctx, 0x14, lower_32_bits(grch->mmio->linst));
  254. nv_wo32(grctx, 0x18, upper_32_bits(grch->mmio->linst));
  255. nv_wo32(grctx, 0x1c, 1);
  256. nv_wo32(grctx, 0x20, 0);
  257. nv_wo32(grctx, 0x28, 0);
  258. nv_wo32(grctx, 0x2c, 0);
  259. }
  260. pinstmem->flush(dev);
  261. return 0;
  262. error:
  263. priv->base.context_del(chan, engine);
  264. return ret;
  265. }
  266. static void
  267. nvc0_graph_context_del(struct nouveau_channel *chan, int engine)
  268. {
  269. struct nvc0_graph_chan *grch = chan->engctx[engine];
  270. nouveau_gpuobj_ref(NULL, &grch->mmio);
  271. nouveau_gpuobj_ref(NULL, &grch->unk418810);
  272. nouveau_gpuobj_ref(NULL, &grch->unk40800c);
  273. nouveau_gpuobj_ref(NULL, &grch->unk408004);
  274. nouveau_gpuobj_ref(NULL, &grch->grctx);
  275. chan->engctx[engine] = NULL;
  276. }
  277. static int
  278. nvc0_graph_object_new(struct nouveau_channel *chan, int engine,
  279. u32 handle, u16 class)
  280. {
  281. return 0;
  282. }
  283. static int
  284. nvc0_graph_fini(struct drm_device *dev, int engine, bool suspend)
  285. {
  286. return 0;
  287. }
  288. static void
  289. nvc0_graph_init_obj418880(struct drm_device *dev)
  290. {
  291. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  292. int i;
  293. nv_wr32(dev, GPC_BCAST(0x0880), 0x00000000);
  294. nv_wr32(dev, GPC_BCAST(0x08a4), 0x00000000);
  295. for (i = 0; i < 4; i++)
  296. nv_wr32(dev, GPC_BCAST(0x0888) + (i * 4), 0x00000000);
  297. nv_wr32(dev, GPC_BCAST(0x08b4), priv->unk4188b4->vinst >> 8);
  298. nv_wr32(dev, GPC_BCAST(0x08b8), priv->unk4188b8->vinst >> 8);
  299. }
  300. static void
  301. nvc0_graph_init_regs(struct drm_device *dev)
  302. {
  303. nv_wr32(dev, 0x400080, 0x003083c2);
  304. nv_wr32(dev, 0x400088, 0x00006fe7);
  305. nv_wr32(dev, 0x40008c, 0x00000000);
  306. nv_wr32(dev, 0x400090, 0x00000030);
  307. nv_wr32(dev, 0x40013c, 0x013901f7);
  308. nv_wr32(dev, 0x400140, 0x00000100);
  309. nv_wr32(dev, 0x400144, 0x00000000);
  310. nv_wr32(dev, 0x400148, 0x00000110);
  311. nv_wr32(dev, 0x400138, 0x00000000);
  312. nv_wr32(dev, 0x400130, 0x00000000);
  313. nv_wr32(dev, 0x400134, 0x00000000);
  314. nv_wr32(dev, 0x400124, 0x00000002);
  315. }
  316. static void
  317. nvc0_graph_init_gpc_0(struct drm_device *dev)
  318. {
  319. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  320. const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, priv->tp_total);
  321. u32 data[TP_MAX / 8];
  322. u8 tpnr[GPC_MAX];
  323. int i, gpc, tpc;
  324. nv_wr32(dev, TP_UNIT(0, 0, 0x5c), 1); /* affects TFB offset queries */
  325. /*
  326. * TP ROP UNKVAL(magic_not_rop_nr)
  327. * 450: 4/0/0/0 2 3
  328. * 460: 3/4/0/0 4 1
  329. * 465: 3/4/4/0 4 7
  330. * 470: 3/3/4/4 5 5
  331. * 480: 3/4/4/4 6 6
  332. */
  333. memset(data, 0x00, sizeof(data));
  334. memcpy(tpnr, priv->tp_nr, sizeof(priv->tp_nr));
  335. for (i = 0, gpc = -1; i < priv->tp_total; i++) {
  336. do {
  337. gpc = (gpc + 1) % priv->gpc_nr;
  338. } while (!tpnr[gpc]);
  339. tpc = priv->tp_nr[gpc] - tpnr[gpc]--;
  340. data[i / 8] |= tpc << ((i % 8) * 4);
  341. }
  342. nv_wr32(dev, GPC_BCAST(0x0980), data[0]);
  343. nv_wr32(dev, GPC_BCAST(0x0984), data[1]);
  344. nv_wr32(dev, GPC_BCAST(0x0988), data[2]);
  345. nv_wr32(dev, GPC_BCAST(0x098c), data[3]);
  346. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  347. nv_wr32(dev, GPC_UNIT(gpc, 0x0914), priv->magic_not_rop_nr << 8 |
  348. priv->tp_nr[gpc]);
  349. nv_wr32(dev, GPC_UNIT(gpc, 0x0910), 0x00040000 | priv->tp_total);
  350. nv_wr32(dev, GPC_UNIT(gpc, 0x0918), magicgpc918);
  351. }
  352. nv_wr32(dev, GPC_BCAST(0x1bd4), magicgpc918);
  353. nv_wr32(dev, GPC_BCAST(0x08ac), nv_rd32(dev, 0x100800));
  354. }
  355. static void
  356. nvc0_graph_init_units(struct drm_device *dev)
  357. {
  358. nv_wr32(dev, 0x409c24, 0x000f0000);
  359. nv_wr32(dev, 0x404000, 0xc0000000); /* DISPATCH */
  360. nv_wr32(dev, 0x404600, 0xc0000000); /* M2MF */
  361. nv_wr32(dev, 0x408030, 0xc0000000);
  362. nv_wr32(dev, 0x40601c, 0xc0000000);
  363. nv_wr32(dev, 0x404490, 0xc0000000); /* MACRO */
  364. nv_wr32(dev, 0x406018, 0xc0000000);
  365. nv_wr32(dev, 0x405840, 0xc0000000);
  366. nv_wr32(dev, 0x405844, 0x00ffffff);
  367. nv_mask(dev, 0x419cc0, 0x00000008, 0x00000008);
  368. nv_mask(dev, 0x419eb4, 0x00001000, 0x00001000);
  369. }
  370. static void
  371. nvc0_graph_init_gpc_1(struct drm_device *dev)
  372. {
  373. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  374. int gpc, tp;
  375. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  376. nv_wr32(dev, GPC_UNIT(gpc, 0x0420), 0xc0000000);
  377. nv_wr32(dev, GPC_UNIT(gpc, 0x0900), 0xc0000000);
  378. nv_wr32(dev, GPC_UNIT(gpc, 0x1028), 0xc0000000);
  379. nv_wr32(dev, GPC_UNIT(gpc, 0x0824), 0xc0000000);
  380. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  381. nv_wr32(dev, TP_UNIT(gpc, tp, 0x508), 0xffffffff);
  382. nv_wr32(dev, TP_UNIT(gpc, tp, 0x50c), 0xffffffff);
  383. nv_wr32(dev, TP_UNIT(gpc, tp, 0x224), 0xc0000000);
  384. nv_wr32(dev, TP_UNIT(gpc, tp, 0x48c), 0xc0000000);
  385. nv_wr32(dev, TP_UNIT(gpc, tp, 0x084), 0xc0000000);
  386. nv_wr32(dev, TP_UNIT(gpc, tp, 0x644), 0x001ffffe);
  387. nv_wr32(dev, TP_UNIT(gpc, tp, 0x64c), 0x0000000f);
  388. }
  389. nv_wr32(dev, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
  390. nv_wr32(dev, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
  391. }
  392. }
  393. static void
  394. nvc0_graph_init_rop(struct drm_device *dev)
  395. {
  396. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  397. int rop;
  398. for (rop = 0; rop < priv->rop_nr; rop++) {
  399. nv_wr32(dev, ROP_UNIT(rop, 0x144), 0xc0000000);
  400. nv_wr32(dev, ROP_UNIT(rop, 0x070), 0xc0000000);
  401. nv_wr32(dev, ROP_UNIT(rop, 0x204), 0xffffffff);
  402. nv_wr32(dev, ROP_UNIT(rop, 0x208), 0xffffffff);
  403. }
  404. }
  405. static void
  406. nvc0_graph_init_fuc(struct drm_device *dev, u32 fuc_base,
  407. struct nvc0_graph_fuc *code, struct nvc0_graph_fuc *data)
  408. {
  409. int i;
  410. nv_wr32(dev, fuc_base + 0x01c0, 0x01000000);
  411. for (i = 0; i < data->size / 4; i++)
  412. nv_wr32(dev, fuc_base + 0x01c4, data->data[i]);
  413. nv_wr32(dev, fuc_base + 0x0180, 0x01000000);
  414. for (i = 0; i < code->size / 4; i++) {
  415. if ((i & 0x3f) == 0)
  416. nv_wr32(dev, fuc_base + 0x0188, i >> 6);
  417. nv_wr32(dev, fuc_base + 0x0184, code->data[i]);
  418. }
  419. }
  420. static int
  421. nvc0_graph_init_ctxctl(struct drm_device *dev)
  422. {
  423. struct drm_nouveau_private *dev_priv = dev->dev_private;
  424. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  425. u32 r000260;
  426. int i;
  427. if (!nouveau_ctxfw) {
  428. /* load HUB microcode */
  429. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  430. nv_wr32(dev, 0x4091c0, 0x01000000);
  431. for (i = 0; i < sizeof(nvc0_grhub_data) / 4; i++)
  432. nv_wr32(dev, 0x4091c4, nvc0_grhub_data[i]);
  433. nv_wr32(dev, 0x409180, 0x01000000);
  434. for (i = 0; i < sizeof(nvc0_grhub_code) / 4; i++) {
  435. if ((i & 0x3f) == 0)
  436. nv_wr32(dev, 0x409188, i >> 6);
  437. nv_wr32(dev, 0x409184, nvc0_grhub_code[i]);
  438. }
  439. /* load GPC microcode */
  440. nv_wr32(dev, 0x41a1c0, 0x01000000);
  441. for (i = 0; i < sizeof(nvc0_grgpc_data) / 4; i++)
  442. nv_wr32(dev, 0x41a1c4, nvc0_grgpc_data[i]);
  443. nv_wr32(dev, 0x41a180, 0x01000000);
  444. for (i = 0; i < sizeof(nvc0_grgpc_code) / 4; i++) {
  445. if ((i & 0x3f) == 0)
  446. nv_wr32(dev, 0x41a188, i >> 6);
  447. nv_wr32(dev, 0x41a184, nvc0_grgpc_code[i]);
  448. }
  449. nv_wr32(dev, 0x000260, r000260);
  450. /* start HUB ucode running, it'll init the GPCs */
  451. nv_wr32(dev, 0x409800, dev_priv->chipset);
  452. nv_wr32(dev, 0x40910c, 0x00000000);
  453. nv_wr32(dev, 0x409100, 0x00000002);
  454. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  455. NV_ERROR(dev, "PGRAPH: HUB_INIT timed out\n");
  456. nvc0_graph_ctxctl_debug(dev);
  457. return -EBUSY;
  458. }
  459. priv->grctx_size = nv_rd32(dev, 0x409804);
  460. return 0;
  461. }
  462. /* load fuc microcode */
  463. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  464. nvc0_graph_init_fuc(dev, 0x409000, &priv->fuc409c, &priv->fuc409d);
  465. nvc0_graph_init_fuc(dev, 0x41a000, &priv->fuc41ac, &priv->fuc41ad);
  466. nv_wr32(dev, 0x000260, r000260);
  467. /* start both of them running */
  468. nv_wr32(dev, 0x409840, 0xffffffff);
  469. nv_wr32(dev, 0x41a10c, 0x00000000);
  470. nv_wr32(dev, 0x40910c, 0x00000000);
  471. nv_wr32(dev, 0x41a100, 0x00000002);
  472. nv_wr32(dev, 0x409100, 0x00000002);
  473. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000001))
  474. NV_INFO(dev, "0x409800 wait failed\n");
  475. nv_wr32(dev, 0x409840, 0xffffffff);
  476. nv_wr32(dev, 0x409500, 0x7fffffff);
  477. nv_wr32(dev, 0x409504, 0x00000021);
  478. nv_wr32(dev, 0x409840, 0xffffffff);
  479. nv_wr32(dev, 0x409500, 0x00000000);
  480. nv_wr32(dev, 0x409504, 0x00000010);
  481. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  482. NV_ERROR(dev, "fuc09 req 0x10 timeout\n");
  483. return -EBUSY;
  484. }
  485. priv->grctx_size = nv_rd32(dev, 0x409800);
  486. nv_wr32(dev, 0x409840, 0xffffffff);
  487. nv_wr32(dev, 0x409500, 0x00000000);
  488. nv_wr32(dev, 0x409504, 0x00000016);
  489. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  490. NV_ERROR(dev, "fuc09 req 0x16 timeout\n");
  491. return -EBUSY;
  492. }
  493. nv_wr32(dev, 0x409840, 0xffffffff);
  494. nv_wr32(dev, 0x409500, 0x00000000);
  495. nv_wr32(dev, 0x409504, 0x00000025);
  496. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  497. NV_ERROR(dev, "fuc09 req 0x25 timeout\n");
  498. return -EBUSY;
  499. }
  500. return 0;
  501. }
  502. static int
  503. nvc0_graph_init(struct drm_device *dev, int engine)
  504. {
  505. int ret;
  506. nv_mask(dev, 0x000200, 0x18001000, 0x00000000);
  507. nv_mask(dev, 0x000200, 0x18001000, 0x18001000);
  508. nvc0_graph_init_obj418880(dev);
  509. nvc0_graph_init_regs(dev);
  510. /*nvc0_graph_init_unitplemented_magics(dev);*/
  511. nvc0_graph_init_gpc_0(dev);
  512. /*nvc0_graph_init_unitplemented_c242(dev);*/
  513. nv_wr32(dev, 0x400500, 0x00010001);
  514. nv_wr32(dev, 0x400100, 0xffffffff);
  515. nv_wr32(dev, 0x40013c, 0xffffffff);
  516. nvc0_graph_init_units(dev);
  517. nvc0_graph_init_gpc_1(dev);
  518. nvc0_graph_init_rop(dev);
  519. nv_wr32(dev, 0x400108, 0xffffffff);
  520. nv_wr32(dev, 0x400138, 0xffffffff);
  521. nv_wr32(dev, 0x400118, 0xffffffff);
  522. nv_wr32(dev, 0x400130, 0xffffffff);
  523. nv_wr32(dev, 0x40011c, 0xffffffff);
  524. nv_wr32(dev, 0x400134, 0xffffffff);
  525. nv_wr32(dev, 0x400054, 0x34ce3464);
  526. ret = nvc0_graph_init_ctxctl(dev);
  527. if (ret)
  528. return ret;
  529. return 0;
  530. }
  531. int
  532. nvc0_graph_isr_chid(struct drm_device *dev, u64 inst)
  533. {
  534. struct drm_nouveau_private *dev_priv = dev->dev_private;
  535. struct nouveau_channel *chan;
  536. unsigned long flags;
  537. int i;
  538. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  539. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  540. chan = dev_priv->channels.ptr[i];
  541. if (!chan || !chan->ramin)
  542. continue;
  543. if (inst == chan->ramin->vinst)
  544. break;
  545. }
  546. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  547. return i;
  548. }
  549. static void
  550. nvc0_graph_ctxctl_isr(struct drm_device *dev)
  551. {
  552. u32 ustat = nv_rd32(dev, 0x409c18);
  553. if (ustat & 0x00000001)
  554. NV_INFO(dev, "PGRAPH: CTXCTRL ucode error\n");
  555. if (ustat & 0x00080000)
  556. NV_INFO(dev, "PGRAPH: CTXCTRL watchdog timeout\n");
  557. if (ustat & ~0x00080001)
  558. NV_INFO(dev, "PGRAPH: CTXCTRL 0x%08x\n", ustat);
  559. nvc0_graph_ctxctl_debug(dev);
  560. nv_wr32(dev, 0x409c20, ustat);
  561. }
  562. static void
  563. nvc0_graph_isr(struct drm_device *dev)
  564. {
  565. u64 inst = (u64)(nv_rd32(dev, 0x409b00) & 0x0fffffff) << 12;
  566. u32 chid = nvc0_graph_isr_chid(dev, inst);
  567. u32 stat = nv_rd32(dev, 0x400100);
  568. u32 addr = nv_rd32(dev, 0x400704);
  569. u32 mthd = (addr & 0x00003ffc);
  570. u32 subc = (addr & 0x00070000) >> 16;
  571. u32 data = nv_rd32(dev, 0x400708);
  572. u32 code = nv_rd32(dev, 0x400110);
  573. u32 class = nv_rd32(dev, 0x404200 + (subc * 4));
  574. if (stat & 0x00000010) {
  575. if (nouveau_gpuobj_mthd_call2(dev, chid, class, mthd, data)) {
  576. NV_INFO(dev, "PGRAPH: ILLEGAL_MTHD ch %d [0x%010llx] "
  577. "subc %d class 0x%04x mthd 0x%04x "
  578. "data 0x%08x\n",
  579. chid, inst, subc, class, mthd, data);
  580. }
  581. nv_wr32(dev, 0x400100, 0x00000010);
  582. stat &= ~0x00000010;
  583. }
  584. if (stat & 0x00000020) {
  585. NV_INFO(dev, "PGRAPH: ILLEGAL_CLASS ch %d [0x%010llx] subc %d "
  586. "class 0x%04x mthd 0x%04x data 0x%08x\n",
  587. chid, inst, subc, class, mthd, data);
  588. nv_wr32(dev, 0x400100, 0x00000020);
  589. stat &= ~0x00000020;
  590. }
  591. if (stat & 0x00100000) {
  592. NV_INFO(dev, "PGRAPH: DATA_ERROR [");
  593. nouveau_enum_print(nv50_data_error_names, code);
  594. printk("] ch %d [0x%010llx] subc %d class 0x%04x "
  595. "mthd 0x%04x data 0x%08x\n",
  596. chid, inst, subc, class, mthd, data);
  597. nv_wr32(dev, 0x400100, 0x00100000);
  598. stat &= ~0x00100000;
  599. }
  600. if (stat & 0x00200000) {
  601. u32 trap = nv_rd32(dev, 0x400108);
  602. NV_INFO(dev, "PGRAPH: TRAP ch %d status 0x%08x\n", chid, trap);
  603. nv_wr32(dev, 0x400108, trap);
  604. nv_wr32(dev, 0x400100, 0x00200000);
  605. stat &= ~0x00200000;
  606. }
  607. if (stat & 0x00080000) {
  608. nvc0_graph_ctxctl_isr(dev);
  609. nv_wr32(dev, 0x400100, 0x00080000);
  610. stat &= ~0x00080000;
  611. }
  612. if (stat) {
  613. NV_INFO(dev, "PGRAPH: unknown stat 0x%08x\n", stat);
  614. nv_wr32(dev, 0x400100, stat);
  615. }
  616. nv_wr32(dev, 0x400500, 0x00010001);
  617. }
  618. static int
  619. nvc0_graph_create_fw(struct drm_device *dev, const char *fwname,
  620. struct nvc0_graph_fuc *fuc)
  621. {
  622. struct drm_nouveau_private *dev_priv = dev->dev_private;
  623. const struct firmware *fw;
  624. char f[32];
  625. int ret;
  626. snprintf(f, sizeof(f), "nouveau/nv%02x_%s", dev_priv->chipset, fwname);
  627. ret = request_firmware(&fw, f, &dev->pdev->dev);
  628. if (ret) {
  629. snprintf(f, sizeof(f), "nouveau/%s", fwname);
  630. ret = request_firmware(&fw, f, &dev->pdev->dev);
  631. if (ret) {
  632. NV_ERROR(dev, "failed to load %s\n", fwname);
  633. return ret;
  634. }
  635. }
  636. fuc->size = fw->size;
  637. fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
  638. release_firmware(fw);
  639. return (fuc->data != NULL) ? 0 : -ENOMEM;
  640. }
  641. static void
  642. nvc0_graph_destroy_fw(struct nvc0_graph_fuc *fuc)
  643. {
  644. if (fuc->data) {
  645. kfree(fuc->data);
  646. fuc->data = NULL;
  647. }
  648. }
  649. static void
  650. nvc0_graph_destroy(struct drm_device *dev, int engine)
  651. {
  652. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  653. if (nouveau_ctxfw) {
  654. nvc0_graph_destroy_fw(&priv->fuc409c);
  655. nvc0_graph_destroy_fw(&priv->fuc409d);
  656. nvc0_graph_destroy_fw(&priv->fuc41ac);
  657. nvc0_graph_destroy_fw(&priv->fuc41ad);
  658. }
  659. nouveau_irq_unregister(dev, 12);
  660. nouveau_gpuobj_ref(NULL, &priv->unk4188b8);
  661. nouveau_gpuobj_ref(NULL, &priv->unk4188b4);
  662. if (priv->grctx_vals)
  663. kfree(priv->grctx_vals);
  664. NVOBJ_ENGINE_DEL(dev, GR);
  665. kfree(priv);
  666. }
  667. int
  668. nvc0_graph_create(struct drm_device *dev)
  669. {
  670. struct drm_nouveau_private *dev_priv = dev->dev_private;
  671. struct nvc0_graph_priv *priv;
  672. int ret, gpc, i;
  673. u32 fermi;
  674. fermi = nvc0_graph_class(dev);
  675. if (!fermi) {
  676. NV_ERROR(dev, "PGRAPH: unsupported chipset, please report!\n");
  677. return 0;
  678. }
  679. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  680. if (!priv)
  681. return -ENOMEM;
  682. priv->base.destroy = nvc0_graph_destroy;
  683. priv->base.init = nvc0_graph_init;
  684. priv->base.fini = nvc0_graph_fini;
  685. priv->base.context_new = nvc0_graph_context_new;
  686. priv->base.context_del = nvc0_graph_context_del;
  687. priv->base.object_new = nvc0_graph_object_new;
  688. NVOBJ_ENGINE_ADD(dev, GR, &priv->base);
  689. nouveau_irq_register(dev, 12, nvc0_graph_isr);
  690. if (nouveau_ctxfw) {
  691. NV_INFO(dev, "PGRAPH: using external firmware\n");
  692. if (nvc0_graph_create_fw(dev, "fuc409c", &priv->fuc409c) ||
  693. nvc0_graph_create_fw(dev, "fuc409d", &priv->fuc409d) ||
  694. nvc0_graph_create_fw(dev, "fuc41ac", &priv->fuc41ac) ||
  695. nvc0_graph_create_fw(dev, "fuc41ad", &priv->fuc41ad)) {
  696. ret = 0;
  697. goto error;
  698. }
  699. }
  700. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b4);
  701. if (ret)
  702. goto error;
  703. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b8);
  704. if (ret)
  705. goto error;
  706. for (i = 0; i < 0x1000; i += 4) {
  707. nv_wo32(priv->unk4188b4, i, 0x00000010);
  708. nv_wo32(priv->unk4188b8, i, 0x00000010);
  709. }
  710. priv->gpc_nr = nv_rd32(dev, 0x409604) & 0x0000001f;
  711. priv->rop_nr = (nv_rd32(dev, 0x409604) & 0x001f0000) >> 16;
  712. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  713. priv->tp_nr[gpc] = nv_rd32(dev, GPC_UNIT(gpc, 0x2608));
  714. priv->tp_total += priv->tp_nr[gpc];
  715. }
  716. /*XXX: these need figuring out... */
  717. switch (dev_priv->chipset) {
  718. case 0xc0:
  719. if (priv->tp_total == 11) { /* 465, 3/4/4/0, 4 */
  720. priv->magic_not_rop_nr = 0x07;
  721. } else
  722. if (priv->tp_total == 14) { /* 470, 3/3/4/4, 5 */
  723. priv->magic_not_rop_nr = 0x05;
  724. } else
  725. if (priv->tp_total == 15) { /* 480, 3/4/4/4, 6 */
  726. priv->magic_not_rop_nr = 0x06;
  727. }
  728. break;
  729. case 0xc3: /* 450, 4/0/0/0, 2 */
  730. priv->magic_not_rop_nr = 0x03;
  731. break;
  732. case 0xc4: /* 460, 3/4/0/0, 4 */
  733. priv->magic_not_rop_nr = 0x01;
  734. break;
  735. case 0xc1: /* 2/0/0/0, 1 */
  736. priv->magic_not_rop_nr = 0x01;
  737. break;
  738. case 0xc8: /* 4/4/3/4, 5 */
  739. priv->magic_not_rop_nr = 0x06;
  740. break;
  741. case 0xce: /* 4/4/0/0, 4 */
  742. priv->magic_not_rop_nr = 0x03;
  743. break;
  744. case 0xcf: /* 4/0/0/0, 3 */
  745. priv->magic_not_rop_nr = 0x03;
  746. break;
  747. case 0xd9: /* 1/0/0/0, 1 */
  748. priv->magic_not_rop_nr = 0x01;
  749. break;
  750. }
  751. if (!priv->magic_not_rop_nr) {
  752. NV_ERROR(dev, "PGRAPH: unknown config: %d/%d/%d/%d, %d\n",
  753. priv->tp_nr[0], priv->tp_nr[1], priv->tp_nr[2],
  754. priv->tp_nr[3], priv->rop_nr);
  755. priv->magic_not_rop_nr = 0x00;
  756. }
  757. NVOBJ_CLASS(dev, 0x902d, GR); /* 2D */
  758. NVOBJ_CLASS(dev, 0x9039, GR); /* M2MF */
  759. NVOBJ_CLASS(dev, 0x9097, GR); /* 3D */
  760. if (fermi >= 0x9197)
  761. NVOBJ_CLASS(dev, 0x9197, GR); /* 3D (NVC1-) */
  762. if (fermi >= 0x9297)
  763. NVOBJ_CLASS(dev, 0x9297, GR); /* 3D (NVC8-) */
  764. NVOBJ_CLASS(dev, 0x90c0, GR); /* COMPUTE */
  765. return 0;
  766. error:
  767. nvc0_graph_destroy(dev, NVOBJ_ENGINE_GR);
  768. return ret;
  769. }