nv10_fb.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. #include "drmP.h"
  2. #include "drm.h"
  3. #include "nouveau_drv.h"
  4. #include "nouveau_drm.h"
  5. void
  6. nv10_fb_init_tile_region(struct drm_device *dev, int i, uint32_t addr,
  7. uint32_t size, uint32_t pitch, uint32_t flags)
  8. {
  9. struct drm_nouveau_private *dev_priv = dev->dev_private;
  10. struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
  11. tile->addr = 0x80000000 | addr;
  12. tile->limit = max(1u, addr + size) - 1;
  13. tile->pitch = pitch;
  14. }
  15. void
  16. nv10_fb_free_tile_region(struct drm_device *dev, int i)
  17. {
  18. struct drm_nouveau_private *dev_priv = dev->dev_private;
  19. struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
  20. tile->addr = tile->limit = tile->pitch = tile->zcomp = 0;
  21. }
  22. void
  23. nv10_fb_set_tile_region(struct drm_device *dev, int i)
  24. {
  25. struct drm_nouveau_private *dev_priv = dev->dev_private;
  26. struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
  27. nv_wr32(dev, NV10_PFB_TLIMIT(i), tile->limit);
  28. nv_wr32(dev, NV10_PFB_TSIZE(i), tile->pitch);
  29. nv_wr32(dev, NV10_PFB_TILE(i), tile->addr);
  30. }
  31. int
  32. nv1a_fb_vram_init(struct drm_device *dev)
  33. {
  34. struct drm_nouveau_private *dev_priv = dev->dev_private;
  35. struct pci_dev *bridge;
  36. uint32_t mem, mib;
  37. bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
  38. if (!bridge) {
  39. NV_ERROR(dev, "no bridge device\n");
  40. return 0;
  41. }
  42. if (dev_priv->chipset == 0x1a) {
  43. pci_read_config_dword(bridge, 0x7c, &mem);
  44. mib = ((mem >> 6) & 31) + 1;
  45. } else {
  46. pci_read_config_dword(bridge, 0x84, &mem);
  47. mib = ((mem >> 4) & 127) + 1;
  48. }
  49. dev_priv->vram_size = mib * 1024 * 1024;
  50. return 0;
  51. }
  52. int
  53. nv10_fb_vram_init(struct drm_device *dev)
  54. {
  55. struct drm_nouveau_private *dev_priv = dev->dev_private;
  56. u32 fifo_data = nv_rd32(dev, NV04_PFB_FIFO_DATA);
  57. u32 cfg0 = nv_rd32(dev, 0x100200);
  58. dev_priv->vram_size = fifo_data & NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
  59. if (cfg0 & 0x00000001)
  60. dev_priv->vram_type = NV_MEM_TYPE_DDR1;
  61. else
  62. dev_priv->vram_type = NV_MEM_TYPE_SDRAM;
  63. return 0;
  64. }
  65. int
  66. nv10_fb_init(struct drm_device *dev)
  67. {
  68. struct drm_nouveau_private *dev_priv = dev->dev_private;
  69. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  70. int i;
  71. /* Turn all the tiling regions off. */
  72. pfb->num_tiles = NV10_PFB_TILE__SIZE;
  73. for (i = 0; i < pfb->num_tiles; i++)
  74. pfb->set_tile_region(dev, i);
  75. return 0;
  76. }
  77. void
  78. nv10_fb_takedown(struct drm_device *dev)
  79. {
  80. struct drm_nouveau_private *dev_priv = dev->dev_private;
  81. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  82. int i;
  83. for (i = 0; i < pfb->num_tiles; i++)
  84. pfb->free_tile_region(dev, i);
  85. }