nouveau_state.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. case 0xe0:
  478. engine->instmem.init = nvc0_instmem_init;
  479. engine->instmem.takedown = nvc0_instmem_takedown;
  480. engine->instmem.suspend = nvc0_instmem_suspend;
  481. engine->instmem.resume = nvc0_instmem_resume;
  482. engine->instmem.get = nv50_instmem_get;
  483. engine->instmem.put = nv50_instmem_put;
  484. engine->instmem.map = nv50_instmem_map;
  485. engine->instmem.unmap = nv50_instmem_unmap;
  486. engine->instmem.flush = nv84_instmem_flush;
  487. engine->mc.init = nv50_mc_init;
  488. engine->mc.takedown = nv50_mc_takedown;
  489. engine->timer.init = nv04_timer_init;
  490. engine->timer.read = nv04_timer_read;
  491. engine->timer.takedown = nv04_timer_takedown;
  492. engine->fb.init = nvc0_fb_init;
  493. engine->fb.takedown = nvc0_fb_takedown;
  494. engine->fifo.channels = 0;
  495. engine->fifo.init = nouveau_stub_init;
  496. engine->fifo.takedown = nouveau_stub_takedown;
  497. engine->fifo.disable = nvc0_fifo_disable;
  498. engine->fifo.enable = nvc0_fifo_enable;
  499. engine->fifo.reassign = nvc0_fifo_reassign;
  500. engine->fifo.unload_context = nouveau_stub_init;
  501. engine->display.early_init = nouveau_stub_init;
  502. engine->display.late_takedown = nouveau_stub_takedown;
  503. engine->display.create = nvd0_display_create;
  504. engine->display.destroy = nvd0_display_destroy;
  505. engine->display.init = nvd0_display_init;
  506. engine->display.fini = nvd0_display_fini;
  507. engine->gpio.init = nv50_gpio_init;
  508. engine->gpio.fini = nv50_gpio_fini;
  509. engine->gpio.drive = nvd0_gpio_drive;
  510. engine->gpio.sense = nvd0_gpio_sense;
  511. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  512. engine->vram.init = nvc0_vram_init;
  513. engine->vram.takedown = nv50_vram_fini;
  514. engine->vram.get = nvc0_vram_new;
  515. engine->vram.put = nv50_vram_del;
  516. engine->vram.flags_valid = nvc0_vram_flags_valid;
  517. break;
  518. default:
  519. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  520. return 1;
  521. }
  522. /* headless mode */
  523. if (nouveau_modeset == 2) {
  524. engine->display.early_init = nouveau_stub_init;
  525. engine->display.late_takedown = nouveau_stub_takedown;
  526. engine->display.create = nouveau_stub_init;
  527. engine->display.init = nouveau_stub_init;
  528. engine->display.destroy = nouveau_stub_takedown;
  529. }
  530. return 0;
  531. }
  532. static unsigned int
  533. nouveau_vga_set_decode(void *priv, bool state)
  534. {
  535. struct drm_device *dev = priv;
  536. struct drm_nouveau_private *dev_priv = dev->dev_private;
  537. if (dev_priv->chipset >= 0x40)
  538. nv_wr32(dev, 0x88054, state);
  539. else
  540. nv_wr32(dev, 0x1854, state);
  541. if (state)
  542. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  543. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  544. else
  545. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  546. }
  547. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  548. enum vga_switcheroo_state state)
  549. {
  550. struct drm_device *dev = pci_get_drvdata(pdev);
  551. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  552. if (state == VGA_SWITCHEROO_ON) {
  553. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  554. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  555. nouveau_pci_resume(pdev);
  556. drm_kms_helper_poll_enable(dev);
  557. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  558. } else {
  559. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  560. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  561. drm_kms_helper_poll_disable(dev);
  562. nouveau_switcheroo_optimus_dsm();
  563. nouveau_pci_suspend(pdev, pmm);
  564. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  565. }
  566. }
  567. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  568. {
  569. struct drm_device *dev = pci_get_drvdata(pdev);
  570. nouveau_fbcon_output_poll_changed(dev);
  571. }
  572. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  573. {
  574. struct drm_device *dev = pci_get_drvdata(pdev);
  575. bool can_switch;
  576. spin_lock(&dev->count_lock);
  577. can_switch = (dev->open_count == 0);
  578. spin_unlock(&dev->count_lock);
  579. return can_switch;
  580. }
  581. static void
  582. nouveau_card_channel_fini(struct drm_device *dev)
  583. {
  584. struct drm_nouveau_private *dev_priv = dev->dev_private;
  585. if (dev_priv->channel)
  586. nouveau_channel_put_unlocked(&dev_priv->channel);
  587. }
  588. static int
  589. nouveau_card_channel_init(struct drm_device *dev)
  590. {
  591. struct drm_nouveau_private *dev_priv = dev->dev_private;
  592. struct nouveau_channel *chan;
  593. int ret, oclass;
  594. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  595. dev_priv->channel = chan;
  596. if (ret)
  597. return ret;
  598. mutex_unlock(&dev_priv->channel->mutex);
  599. if (dev_priv->card_type <= NV_50) {
  600. if (dev_priv->card_type < NV_50)
  601. oclass = 0x0039;
  602. else
  603. oclass = 0x5039;
  604. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  605. if (ret)
  606. goto error;
  607. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  608. &chan->m2mf_ntfy);
  609. if (ret)
  610. goto error;
  611. ret = RING_SPACE(chan, 6);
  612. if (ret)
  613. goto error;
  614. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  615. OUT_RING (chan, NvM2MF);
  616. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  617. OUT_RING (chan, NvNotify0);
  618. OUT_RING (chan, chan->vram_handle);
  619. OUT_RING (chan, chan->gart_handle);
  620. } else
  621. if (dev_priv->card_type <= NV_C0) {
  622. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  623. if (ret)
  624. goto error;
  625. ret = RING_SPACE(chan, 2);
  626. if (ret)
  627. goto error;
  628. BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
  629. OUT_RING (chan, 0x00009039);
  630. }
  631. FIRE_RING (chan);
  632. error:
  633. if (ret)
  634. nouveau_card_channel_fini(dev);
  635. return ret;
  636. }
  637. int
  638. nouveau_card_init(struct drm_device *dev)
  639. {
  640. struct drm_nouveau_private *dev_priv = dev->dev_private;
  641. struct nouveau_engine *engine;
  642. int ret, e = 0;
  643. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  644. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  645. nouveau_switcheroo_reprobe,
  646. nouveau_switcheroo_can_switch);
  647. /* Initialise internal driver API hooks */
  648. ret = nouveau_init_engine_ptrs(dev);
  649. if (ret)
  650. goto out;
  651. engine = &dev_priv->engine;
  652. spin_lock_init(&dev_priv->channels.lock);
  653. spin_lock_init(&dev_priv->tile.lock);
  654. spin_lock_init(&dev_priv->context_switch_lock);
  655. spin_lock_init(&dev_priv->vm_lock);
  656. /* Make the CRTCs and I2C buses accessible */
  657. ret = engine->display.early_init(dev);
  658. if (ret)
  659. goto out;
  660. /* Parse BIOS tables / Run init tables if card not POSTed */
  661. ret = nouveau_bios_init(dev);
  662. if (ret)
  663. goto out_display_early;
  664. /* workaround an odd issue on nvc1 by disabling the device's
  665. * nosnoop capability. hopefully won't cause issues until a
  666. * better fix is found - assuming there is one...
  667. */
  668. if (dev_priv->chipset == 0xc1) {
  669. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  670. }
  671. /* PMC */
  672. ret = engine->mc.init(dev);
  673. if (ret)
  674. goto out_bios;
  675. /* PTIMER */
  676. ret = engine->timer.init(dev);
  677. if (ret)
  678. goto out_mc;
  679. /* PFB */
  680. ret = engine->fb.init(dev);
  681. if (ret)
  682. goto out_timer;
  683. ret = engine->vram.init(dev);
  684. if (ret)
  685. goto out_fb;
  686. /* PGPIO */
  687. ret = nouveau_gpio_create(dev);
  688. if (ret)
  689. goto out_vram;
  690. ret = nouveau_gpuobj_init(dev);
  691. if (ret)
  692. goto out_gpio;
  693. ret = engine->instmem.init(dev);
  694. if (ret)
  695. goto out_gpuobj;
  696. ret = nouveau_mem_vram_init(dev);
  697. if (ret)
  698. goto out_instmem;
  699. ret = nouveau_mem_gart_init(dev);
  700. if (ret)
  701. goto out_ttmvram;
  702. if (!dev_priv->noaccel) {
  703. switch (dev_priv->card_type) {
  704. case NV_04:
  705. nv04_graph_create(dev);
  706. break;
  707. case NV_10:
  708. nv10_graph_create(dev);
  709. break;
  710. case NV_20:
  711. case NV_30:
  712. nv20_graph_create(dev);
  713. break;
  714. case NV_40:
  715. nv40_graph_create(dev);
  716. break;
  717. case NV_50:
  718. nv50_graph_create(dev);
  719. break;
  720. case NV_C0:
  721. case NV_D0:
  722. nvc0_graph_create(dev);
  723. break;
  724. default:
  725. break;
  726. }
  727. switch (dev_priv->chipset) {
  728. case 0x84:
  729. case 0x86:
  730. case 0x92:
  731. case 0x94:
  732. case 0x96:
  733. case 0xa0:
  734. nv84_crypt_create(dev);
  735. break;
  736. case 0x98:
  737. case 0xaa:
  738. case 0xac:
  739. nv98_crypt_create(dev);
  740. break;
  741. }
  742. switch (dev_priv->card_type) {
  743. case NV_50:
  744. switch (dev_priv->chipset) {
  745. case 0xa3:
  746. case 0xa5:
  747. case 0xa8:
  748. case 0xaf:
  749. nva3_copy_create(dev);
  750. break;
  751. }
  752. break;
  753. case NV_C0:
  754. nvc0_copy_create(dev, 0);
  755. nvc0_copy_create(dev, 1);
  756. break;
  757. default:
  758. break;
  759. }
  760. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  761. nv84_bsp_create(dev);
  762. nv84_vp_create(dev);
  763. nv98_ppp_create(dev);
  764. } else
  765. if (dev_priv->chipset >= 0x84) {
  766. nv50_mpeg_create(dev);
  767. nv84_bsp_create(dev);
  768. nv84_vp_create(dev);
  769. } else
  770. if (dev_priv->chipset >= 0x50) {
  771. nv50_mpeg_create(dev);
  772. } else
  773. if (dev_priv->card_type == NV_40 ||
  774. dev_priv->chipset == 0x31 ||
  775. dev_priv->chipset == 0x34 ||
  776. dev_priv->chipset == 0x36) {
  777. nv31_mpeg_create(dev);
  778. }
  779. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  780. if (dev_priv->eng[e]) {
  781. ret = dev_priv->eng[e]->init(dev, e);
  782. if (ret)
  783. goto out_engine;
  784. }
  785. }
  786. /* PFIFO */
  787. ret = engine->fifo.init(dev);
  788. if (ret)
  789. goto out_engine;
  790. }
  791. ret = nouveau_irq_init(dev);
  792. if (ret)
  793. goto out_fifo;
  794. ret = nouveau_display_create(dev);
  795. if (ret)
  796. goto out_irq;
  797. nouveau_backlight_init(dev);
  798. nouveau_pm_init(dev);
  799. ret = nouveau_fence_init(dev);
  800. if (ret)
  801. goto out_pm;
  802. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  803. ret = nouveau_card_channel_init(dev);
  804. if (ret)
  805. goto out_fence;
  806. }
  807. if (dev->mode_config.num_crtc) {
  808. ret = nouveau_display_init(dev);
  809. if (ret)
  810. goto out_chan;
  811. nouveau_fbcon_init(dev);
  812. }
  813. return 0;
  814. out_chan:
  815. nouveau_card_channel_fini(dev);
  816. out_fence:
  817. nouveau_fence_fini(dev);
  818. out_pm:
  819. nouveau_pm_fini(dev);
  820. nouveau_backlight_exit(dev);
  821. nouveau_display_destroy(dev);
  822. out_irq:
  823. nouveau_irq_fini(dev);
  824. out_fifo:
  825. if (!dev_priv->noaccel)
  826. engine->fifo.takedown(dev);
  827. out_engine:
  828. if (!dev_priv->noaccel) {
  829. for (e = e - 1; e >= 0; e--) {
  830. if (!dev_priv->eng[e])
  831. continue;
  832. dev_priv->eng[e]->fini(dev, e, false);
  833. dev_priv->eng[e]->destroy(dev,e );
  834. }
  835. }
  836. nouveau_mem_gart_fini(dev);
  837. out_ttmvram:
  838. nouveau_mem_vram_fini(dev);
  839. out_instmem:
  840. engine->instmem.takedown(dev);
  841. out_gpuobj:
  842. nouveau_gpuobj_takedown(dev);
  843. out_gpio:
  844. nouveau_gpio_destroy(dev);
  845. out_vram:
  846. engine->vram.takedown(dev);
  847. out_fb:
  848. engine->fb.takedown(dev);
  849. out_timer:
  850. engine->timer.takedown(dev);
  851. out_mc:
  852. engine->mc.takedown(dev);
  853. out_bios:
  854. nouveau_bios_takedown(dev);
  855. out_display_early:
  856. engine->display.late_takedown(dev);
  857. out:
  858. vga_client_register(dev->pdev, NULL, NULL, NULL);
  859. return ret;
  860. }
  861. static void nouveau_card_takedown(struct drm_device *dev)
  862. {
  863. struct drm_nouveau_private *dev_priv = dev->dev_private;
  864. struct nouveau_engine *engine = &dev_priv->engine;
  865. int e;
  866. if (dev->mode_config.num_crtc) {
  867. nouveau_fbcon_fini(dev);
  868. nouveau_display_fini(dev);
  869. }
  870. nouveau_card_channel_fini(dev);
  871. nouveau_fence_fini(dev);
  872. nouveau_pm_fini(dev);
  873. nouveau_backlight_exit(dev);
  874. nouveau_display_destroy(dev);
  875. if (!dev_priv->noaccel) {
  876. engine->fifo.takedown(dev);
  877. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  878. if (dev_priv->eng[e]) {
  879. dev_priv->eng[e]->fini(dev, e, false);
  880. dev_priv->eng[e]->destroy(dev,e );
  881. }
  882. }
  883. }
  884. if (dev_priv->vga_ram) {
  885. nouveau_bo_unpin(dev_priv->vga_ram);
  886. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  887. }
  888. mutex_lock(&dev->struct_mutex);
  889. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  890. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  891. mutex_unlock(&dev->struct_mutex);
  892. nouveau_mem_gart_fini(dev);
  893. nouveau_mem_vram_fini(dev);
  894. engine->instmem.takedown(dev);
  895. nouveau_gpuobj_takedown(dev);
  896. nouveau_gpio_destroy(dev);
  897. engine->vram.takedown(dev);
  898. engine->fb.takedown(dev);
  899. engine->timer.takedown(dev);
  900. engine->mc.takedown(dev);
  901. nouveau_bios_takedown(dev);
  902. engine->display.late_takedown(dev);
  903. nouveau_irq_fini(dev);
  904. vga_client_register(dev->pdev, NULL, NULL, NULL);
  905. }
  906. int
  907. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  908. {
  909. struct drm_nouveau_private *dev_priv = dev->dev_private;
  910. struct nouveau_fpriv *fpriv;
  911. int ret;
  912. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  913. if (unlikely(!fpriv))
  914. return -ENOMEM;
  915. spin_lock_init(&fpriv->lock);
  916. INIT_LIST_HEAD(&fpriv->channels);
  917. if (dev_priv->card_type == NV_50) {
  918. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  919. &fpriv->vm);
  920. if (ret) {
  921. kfree(fpriv);
  922. return ret;
  923. }
  924. } else
  925. if (dev_priv->card_type >= NV_C0) {
  926. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  927. &fpriv->vm);
  928. if (ret) {
  929. kfree(fpriv);
  930. return ret;
  931. }
  932. }
  933. file_priv->driver_priv = fpriv;
  934. return 0;
  935. }
  936. /* here a client dies, release the stuff that was allocated for its
  937. * file_priv */
  938. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  939. {
  940. nouveau_channel_cleanup(dev, file_priv);
  941. }
  942. void
  943. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  944. {
  945. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  946. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  947. kfree(fpriv);
  948. }
  949. /* first module load, setup the mmio/fb mapping */
  950. /* KMS: we need mmio at load time, not when the first drm client opens. */
  951. int nouveau_firstopen(struct drm_device *dev)
  952. {
  953. return 0;
  954. }
  955. /* if we have an OF card, copy vbios to RAMIN */
  956. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  957. {
  958. #if defined(__powerpc__)
  959. int size, i;
  960. const uint32_t *bios;
  961. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  962. if (!dn) {
  963. NV_INFO(dev, "Unable to get the OF node\n");
  964. return;
  965. }
  966. bios = of_get_property(dn, "NVDA,BMP", &size);
  967. if (bios) {
  968. for (i = 0; i < size; i += 4)
  969. nv_wi32(dev, i, bios[i/4]);
  970. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  971. } else {
  972. NV_INFO(dev, "Unable to get the OF bios\n");
  973. }
  974. #endif
  975. }
  976. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  977. {
  978. struct pci_dev *pdev = dev->pdev;
  979. struct apertures_struct *aper = alloc_apertures(3);
  980. if (!aper)
  981. return NULL;
  982. aper->ranges[0].base = pci_resource_start(pdev, 1);
  983. aper->ranges[0].size = pci_resource_len(pdev, 1);
  984. aper->count = 1;
  985. if (pci_resource_len(pdev, 2)) {
  986. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  987. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  988. aper->count++;
  989. }
  990. if (pci_resource_len(pdev, 3)) {
  991. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  992. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  993. aper->count++;
  994. }
  995. return aper;
  996. }
  997. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  998. {
  999. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1000. bool primary = false;
  1001. dev_priv->apertures = nouveau_get_apertures(dev);
  1002. if (!dev_priv->apertures)
  1003. return -ENOMEM;
  1004. #ifdef CONFIG_X86
  1005. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1006. #endif
  1007. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  1008. return 0;
  1009. }
  1010. int nouveau_load(struct drm_device *dev, unsigned long flags)
  1011. {
  1012. struct drm_nouveau_private *dev_priv;
  1013. unsigned long long offset, length;
  1014. uint32_t reg0 = ~0, strap;
  1015. int ret;
  1016. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1017. if (!dev_priv) {
  1018. ret = -ENOMEM;
  1019. goto err_out;
  1020. }
  1021. dev->dev_private = dev_priv;
  1022. dev_priv->dev = dev;
  1023. pci_set_master(dev->pdev);
  1024. dev_priv->flags = flags & NOUVEAU_FLAGS;
  1025. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  1026. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  1027. /* first up, map the start of mmio and determine the chipset */
  1028. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  1029. if (dev_priv->mmio) {
  1030. #ifdef __BIG_ENDIAN
  1031. /* put the card into big-endian mode if it's not */
  1032. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  1033. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  1034. DRM_MEMORYBARRIER();
  1035. #endif
  1036. /* determine chipset and derive architecture from it */
  1037. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  1038. if ((reg0 & 0x0f000000) > 0) {
  1039. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  1040. switch (dev_priv->chipset & 0xf0) {
  1041. case 0x10:
  1042. case 0x20:
  1043. case 0x30:
  1044. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1045. break;
  1046. case 0x40:
  1047. case 0x60:
  1048. dev_priv->card_type = NV_40;
  1049. break;
  1050. case 0x50:
  1051. case 0x80:
  1052. case 0x90:
  1053. case 0xa0:
  1054. dev_priv->card_type = NV_50;
  1055. break;
  1056. case 0xc0:
  1057. dev_priv->card_type = NV_C0;
  1058. break;
  1059. case 0xd0:
  1060. dev_priv->card_type = NV_D0;
  1061. break;
  1062. case 0xe0:
  1063. dev_priv->card_type = NV_E0;
  1064. break;
  1065. default:
  1066. break;
  1067. }
  1068. } else
  1069. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1070. if (reg0 & 0x00f00000)
  1071. dev_priv->chipset = 0x05;
  1072. else
  1073. dev_priv->chipset = 0x04;
  1074. dev_priv->card_type = NV_04;
  1075. }
  1076. iounmap(dev_priv->mmio);
  1077. }
  1078. if (!dev_priv->card_type) {
  1079. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1080. ret = -EINVAL;
  1081. goto err_priv;
  1082. }
  1083. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1084. dev_priv->card_type, reg0);
  1085. /* map the mmio regs, limiting the amount to preserve vmap space */
  1086. offset = pci_resource_start(dev->pdev, 0);
  1087. length = pci_resource_len(dev->pdev, 0);
  1088. if (dev_priv->card_type < NV_E0)
  1089. length = min(length, (unsigned long long)0x00800000);
  1090. dev_priv->mmio = ioremap(offset, length);
  1091. if (!dev_priv->mmio) {
  1092. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1093. "Please report your setup to " DRIVER_EMAIL "\n");
  1094. ret = -EINVAL;
  1095. goto err_priv;
  1096. }
  1097. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1098. /* determine frequency of timing crystal */
  1099. strap = nv_rd32(dev, 0x101000);
  1100. if ( dev_priv->chipset < 0x17 ||
  1101. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1102. strap &= 0x00000040;
  1103. else
  1104. strap &= 0x00400040;
  1105. switch (strap) {
  1106. case 0x00000000: dev_priv->crystal = 13500; break;
  1107. case 0x00000040: dev_priv->crystal = 14318; break;
  1108. case 0x00400000: dev_priv->crystal = 27000; break;
  1109. case 0x00400040: dev_priv->crystal = 25000; break;
  1110. }
  1111. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1112. /* Determine whether we'll attempt acceleration or not, some
  1113. * cards are disabled by default here due to them being known
  1114. * non-functional, or never been tested due to lack of hw.
  1115. */
  1116. dev_priv->noaccel = !!nouveau_noaccel;
  1117. if (nouveau_noaccel == -1) {
  1118. switch (dev_priv->chipset) {
  1119. case 0xd9: /* known broken */
  1120. NV_INFO(dev, "acceleration disabled by default, pass "
  1121. "noaccel=0 to force enable\n");
  1122. dev_priv->noaccel = true;
  1123. break;
  1124. default:
  1125. dev_priv->noaccel = false;
  1126. break;
  1127. }
  1128. }
  1129. ret = nouveau_remove_conflicting_drivers(dev);
  1130. if (ret)
  1131. goto err_mmio;
  1132. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1133. if (dev_priv->card_type >= NV_40) {
  1134. int ramin_bar = 2;
  1135. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1136. ramin_bar = 3;
  1137. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1138. dev_priv->ramin =
  1139. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1140. dev_priv->ramin_size);
  1141. if (!dev_priv->ramin) {
  1142. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1143. ret = -ENOMEM;
  1144. goto err_mmio;
  1145. }
  1146. } else {
  1147. dev_priv->ramin_size = 1 * 1024 * 1024;
  1148. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1149. dev_priv->ramin_size);
  1150. if (!dev_priv->ramin) {
  1151. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1152. ret = -ENOMEM;
  1153. goto err_mmio;
  1154. }
  1155. }
  1156. nouveau_OF_copy_vbios_to_ramin(dev);
  1157. /* Special flags */
  1158. if (dev->pci_device == 0x01a0)
  1159. dev_priv->flags |= NV_NFORCE;
  1160. else if (dev->pci_device == 0x01f0)
  1161. dev_priv->flags |= NV_NFORCE2;
  1162. /* For kernel modesetting, init card now and bring up fbcon */
  1163. ret = nouveau_card_init(dev);
  1164. if (ret)
  1165. goto err_ramin;
  1166. return 0;
  1167. err_ramin:
  1168. iounmap(dev_priv->ramin);
  1169. err_mmio:
  1170. iounmap(dev_priv->mmio);
  1171. err_priv:
  1172. kfree(dev_priv);
  1173. dev->dev_private = NULL;
  1174. err_out:
  1175. return ret;
  1176. }
  1177. void nouveau_lastclose(struct drm_device *dev)
  1178. {
  1179. vga_switcheroo_process_delayed_switch();
  1180. }
  1181. int nouveau_unload(struct drm_device *dev)
  1182. {
  1183. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1184. nouveau_card_takedown(dev);
  1185. iounmap(dev_priv->mmio);
  1186. iounmap(dev_priv->ramin);
  1187. kfree(dev_priv);
  1188. dev->dev_private = NULL;
  1189. return 0;
  1190. }
  1191. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1192. struct drm_file *file_priv)
  1193. {
  1194. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1195. struct drm_nouveau_getparam *getparam = data;
  1196. switch (getparam->param) {
  1197. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1198. getparam->value = dev_priv->chipset;
  1199. break;
  1200. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1201. getparam->value = dev->pci_vendor;
  1202. break;
  1203. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1204. getparam->value = dev->pci_device;
  1205. break;
  1206. case NOUVEAU_GETPARAM_BUS_TYPE:
  1207. if (drm_pci_device_is_agp(dev))
  1208. getparam->value = NV_AGP;
  1209. else if (pci_is_pcie(dev->pdev))
  1210. getparam->value = NV_PCIE;
  1211. else
  1212. getparam->value = NV_PCI;
  1213. break;
  1214. case NOUVEAU_GETPARAM_FB_SIZE:
  1215. getparam->value = dev_priv->fb_available_size;
  1216. break;
  1217. case NOUVEAU_GETPARAM_AGP_SIZE:
  1218. getparam->value = dev_priv->gart_info.aper_size;
  1219. break;
  1220. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1221. getparam->value = 0; /* deprecated */
  1222. break;
  1223. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1224. getparam->value = dev_priv->engine.timer.read(dev);
  1225. break;
  1226. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1227. getparam->value = 1;
  1228. break;
  1229. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1230. getparam->value = 1;
  1231. break;
  1232. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1233. /* NV40 and NV50 versions are quite different, but register
  1234. * address is the same. User is supposed to know the card
  1235. * family anyway... */
  1236. if (dev_priv->chipset >= 0x40) {
  1237. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1238. break;
  1239. }
  1240. /* FALLTHRU */
  1241. default:
  1242. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1243. return -EINVAL;
  1244. }
  1245. return 0;
  1246. }
  1247. int
  1248. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1249. struct drm_file *file_priv)
  1250. {
  1251. struct drm_nouveau_setparam *setparam = data;
  1252. switch (setparam->param) {
  1253. default:
  1254. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1255. return -EINVAL;
  1256. }
  1257. return 0;
  1258. }
  1259. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1260. bool
  1261. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1262. uint32_t reg, uint32_t mask, uint32_t val)
  1263. {
  1264. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1265. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1266. uint64_t start = ptimer->read(dev);
  1267. do {
  1268. if ((nv_rd32(dev, reg) & mask) == val)
  1269. return true;
  1270. } while (ptimer->read(dev) - start < timeout);
  1271. return false;
  1272. }
  1273. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1274. bool
  1275. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1276. uint32_t reg, uint32_t mask, uint32_t val)
  1277. {
  1278. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1279. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1280. uint64_t start = ptimer->read(dev);
  1281. do {
  1282. if ((nv_rd32(dev, reg) & mask) != val)
  1283. return true;
  1284. } while (ptimer->read(dev) - start < timeout);
  1285. return false;
  1286. }
  1287. /* Wait until cond(data) == true, up until timeout has hit */
  1288. bool
  1289. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1290. bool (*cond)(void *), void *data)
  1291. {
  1292. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1293. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1294. u64 start = ptimer->read(dev);
  1295. do {
  1296. if (cond(data) == true)
  1297. return true;
  1298. } while (ptimer->read(dev) - start < timeout);
  1299. return false;
  1300. }
  1301. /* Waits for PGRAPH to go completely idle */
  1302. bool nouveau_wait_for_idle(struct drm_device *dev)
  1303. {
  1304. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1305. uint32_t mask = ~0;
  1306. if (dev_priv->card_type == NV_40)
  1307. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1308. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1309. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1310. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1311. return false;
  1312. }
  1313. return true;
  1314. }