intel_overlay.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. struct intel_overlay {
  163. struct drm_device *dev;
  164. struct intel_crtc *crtc;
  165. struct drm_i915_gem_object *vid_bo;
  166. struct drm_i915_gem_object *old_vid_bo;
  167. int active;
  168. int pfit_active;
  169. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  170. u32 color_key;
  171. u32 brightness, contrast, saturation;
  172. u32 old_xscale, old_yscale;
  173. /* register access */
  174. u32 flip_addr;
  175. struct drm_i915_gem_object *reg_bo;
  176. /* flip handling */
  177. uint32_t last_flip_req;
  178. void (*flip_tail)(struct intel_overlay *);
  179. };
  180. static struct overlay_registers *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  184. struct overlay_registers *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  186. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  189. overlay->reg_bo->gtt_offset);
  190. return regs;
  191. }
  192. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  193. struct overlay_registers *regs)
  194. {
  195. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  196. io_mapping_unmap(regs);
  197. }
  198. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  199. struct drm_i915_gem_request *request,
  200. void (*tail)(struct intel_overlay *))
  201. {
  202. struct drm_device *dev = overlay->dev;
  203. drm_i915_private_t *dev_priv = dev->dev_private;
  204. int ret;
  205. BUG_ON(overlay->last_flip_req);
  206. ret = i915_add_request(LP_RING(dev_priv), NULL, request);
  207. if (ret) {
  208. kfree(request);
  209. return ret;
  210. }
  211. overlay->last_flip_req = request->seqno;
  212. overlay->flip_tail = tail;
  213. ret = i915_wait_request(LP_RING(dev_priv), overlay->last_flip_req,
  214. true);
  215. if (ret)
  216. return ret;
  217. overlay->last_flip_req = 0;
  218. return 0;
  219. }
  220. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  221. static int
  222. i830_activate_pipe_a(struct drm_device *dev)
  223. {
  224. drm_i915_private_t *dev_priv = dev->dev_private;
  225. struct intel_crtc *crtc;
  226. struct drm_crtc_helper_funcs *crtc_funcs;
  227. struct drm_display_mode vesa_640x480 = {
  228. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  229. 752, 800, 0, 480, 489, 492, 525, 0,
  230. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  231. }, *mode;
  232. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  233. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  234. return 0;
  235. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  236. if (I915_READ(_PIPEACONF) & PIPECONF_ENABLE)
  237. return 0;
  238. crtc_funcs = crtc->base.helper_private;
  239. if (crtc_funcs->dpms == NULL)
  240. return 0;
  241. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  242. mode = drm_mode_duplicate(dev, &vesa_640x480);
  243. drm_mode_set_crtcinfo(mode, 0);
  244. if (!drm_crtc_helper_set_mode(&crtc->base, mode,
  245. crtc->base.x, crtc->base.y,
  246. crtc->base.fb))
  247. return 0;
  248. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  249. return 1;
  250. }
  251. static void
  252. i830_deactivate_pipe_a(struct drm_device *dev)
  253. {
  254. drm_i915_private_t *dev_priv = dev->dev_private;
  255. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  256. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  257. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  258. }
  259. /* overlay needs to be disable in OCMD reg */
  260. static int intel_overlay_on(struct intel_overlay *overlay)
  261. {
  262. struct drm_device *dev = overlay->dev;
  263. struct drm_i915_private *dev_priv = dev->dev_private;
  264. struct drm_i915_gem_request *request;
  265. int pipe_a_quirk = 0;
  266. int ret;
  267. BUG_ON(overlay->active);
  268. overlay->active = 1;
  269. if (IS_I830(dev)) {
  270. pipe_a_quirk = i830_activate_pipe_a(dev);
  271. if (pipe_a_quirk < 0)
  272. return pipe_a_quirk;
  273. }
  274. request = kzalloc(sizeof(*request), GFP_KERNEL);
  275. if (request == NULL) {
  276. ret = -ENOMEM;
  277. goto out;
  278. }
  279. ret = BEGIN_LP_RING(4);
  280. if (ret) {
  281. kfree(request);
  282. goto out;
  283. }
  284. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  285. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  286. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  287. OUT_RING(MI_NOOP);
  288. ADVANCE_LP_RING();
  289. ret = intel_overlay_do_wait_request(overlay, request, NULL);
  290. out:
  291. if (pipe_a_quirk)
  292. i830_deactivate_pipe_a(dev);
  293. return ret;
  294. }
  295. /* overlay needs to be enabled in OCMD reg */
  296. static int intel_overlay_continue(struct intel_overlay *overlay,
  297. bool load_polyphase_filter)
  298. {
  299. struct drm_device *dev = overlay->dev;
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. struct drm_i915_gem_request *request;
  302. u32 flip_addr = overlay->flip_addr;
  303. u32 tmp;
  304. int ret;
  305. BUG_ON(!overlay->active);
  306. request = kzalloc(sizeof(*request), GFP_KERNEL);
  307. if (request == NULL)
  308. return -ENOMEM;
  309. if (load_polyphase_filter)
  310. flip_addr |= OFC_UPDATE;
  311. /* check for underruns */
  312. tmp = I915_READ(DOVSTA);
  313. if (tmp & (1 << 17))
  314. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  315. ret = BEGIN_LP_RING(2);
  316. if (ret) {
  317. kfree(request);
  318. return ret;
  319. }
  320. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  321. OUT_RING(flip_addr);
  322. ADVANCE_LP_RING();
  323. ret = i915_add_request(LP_RING(dev_priv), NULL, request);
  324. if (ret) {
  325. kfree(request);
  326. return ret;
  327. }
  328. overlay->last_flip_req = request->seqno;
  329. return 0;
  330. }
  331. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  332. {
  333. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  334. i915_gem_object_unpin(obj);
  335. drm_gem_object_unreference(&obj->base);
  336. overlay->old_vid_bo = NULL;
  337. }
  338. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  339. {
  340. struct drm_i915_gem_object *obj = overlay->vid_bo;
  341. /* never have the overlay hw on without showing a frame */
  342. BUG_ON(!overlay->vid_bo);
  343. i915_gem_object_unpin(obj);
  344. drm_gem_object_unreference(&obj->base);
  345. overlay->vid_bo = NULL;
  346. overlay->crtc->overlay = NULL;
  347. overlay->crtc = NULL;
  348. overlay->active = 0;
  349. }
  350. /* overlay needs to be disabled in OCMD reg */
  351. static int intel_overlay_off(struct intel_overlay *overlay)
  352. {
  353. struct drm_device *dev = overlay->dev;
  354. struct drm_i915_private *dev_priv = dev->dev_private;
  355. u32 flip_addr = overlay->flip_addr;
  356. struct drm_i915_gem_request *request;
  357. int ret;
  358. BUG_ON(!overlay->active);
  359. request = kzalloc(sizeof(*request), GFP_KERNEL);
  360. if (request == NULL)
  361. return -ENOMEM;
  362. /* According to intel docs the overlay hw may hang (when switching
  363. * off) without loading the filter coeffs. It is however unclear whether
  364. * this applies to the disabling of the overlay or to the switching off
  365. * of the hw. Do it in both cases */
  366. flip_addr |= OFC_UPDATE;
  367. ret = BEGIN_LP_RING(6);
  368. if (ret) {
  369. kfree(request);
  370. return ret;
  371. }
  372. /* wait for overlay to go idle */
  373. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  374. OUT_RING(flip_addr);
  375. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  376. /* turn overlay off */
  377. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  378. OUT_RING(flip_addr);
  379. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  380. ADVANCE_LP_RING();
  381. return intel_overlay_do_wait_request(overlay, request,
  382. intel_overlay_off_tail);
  383. }
  384. /* recover from an interruption due to a signal
  385. * We have to be careful not to repeat work forever an make forward progess. */
  386. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  387. {
  388. struct drm_device *dev = overlay->dev;
  389. drm_i915_private_t *dev_priv = dev->dev_private;
  390. int ret;
  391. if (overlay->last_flip_req == 0)
  392. return 0;
  393. ret = i915_wait_request(LP_RING(dev_priv), overlay->last_flip_req,
  394. true);
  395. if (ret)
  396. return ret;
  397. if (overlay->flip_tail)
  398. overlay->flip_tail(overlay);
  399. overlay->last_flip_req = 0;
  400. return 0;
  401. }
  402. /* Wait for pending overlay flip and release old frame.
  403. * Needs to be called before the overlay register are changed
  404. * via intel_overlay_(un)map_regs
  405. */
  406. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  407. {
  408. struct drm_device *dev = overlay->dev;
  409. drm_i915_private_t *dev_priv = dev->dev_private;
  410. int ret;
  411. /* Only wait if there is actually an old frame to release to
  412. * guarantee forward progress.
  413. */
  414. if (!overlay->old_vid_bo)
  415. return 0;
  416. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  417. struct drm_i915_gem_request *request;
  418. /* synchronous slowpath */
  419. request = kzalloc(sizeof(*request), GFP_KERNEL);
  420. if (request == NULL)
  421. return -ENOMEM;
  422. ret = BEGIN_LP_RING(2);
  423. if (ret) {
  424. kfree(request);
  425. return ret;
  426. }
  427. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  428. OUT_RING(MI_NOOP);
  429. ADVANCE_LP_RING();
  430. ret = intel_overlay_do_wait_request(overlay, request,
  431. intel_overlay_release_old_vid_tail);
  432. if (ret)
  433. return ret;
  434. }
  435. intel_overlay_release_old_vid_tail(overlay);
  436. return 0;
  437. }
  438. struct put_image_params {
  439. int format;
  440. short dst_x;
  441. short dst_y;
  442. short dst_w;
  443. short dst_h;
  444. short src_w;
  445. short src_scan_h;
  446. short src_scan_w;
  447. short src_h;
  448. short stride_Y;
  449. short stride_UV;
  450. int offset_Y;
  451. int offset_U;
  452. int offset_V;
  453. };
  454. static int packed_depth_bytes(u32 format)
  455. {
  456. switch (format & I915_OVERLAY_DEPTH_MASK) {
  457. case I915_OVERLAY_YUV422:
  458. return 4;
  459. case I915_OVERLAY_YUV411:
  460. /* return 6; not implemented */
  461. default:
  462. return -EINVAL;
  463. }
  464. }
  465. static int packed_width_bytes(u32 format, short width)
  466. {
  467. switch (format & I915_OVERLAY_DEPTH_MASK) {
  468. case I915_OVERLAY_YUV422:
  469. return width << 1;
  470. default:
  471. return -EINVAL;
  472. }
  473. }
  474. static int uv_hsubsampling(u32 format)
  475. {
  476. switch (format & I915_OVERLAY_DEPTH_MASK) {
  477. case I915_OVERLAY_YUV422:
  478. case I915_OVERLAY_YUV420:
  479. return 2;
  480. case I915_OVERLAY_YUV411:
  481. case I915_OVERLAY_YUV410:
  482. return 4;
  483. default:
  484. return -EINVAL;
  485. }
  486. }
  487. static int uv_vsubsampling(u32 format)
  488. {
  489. switch (format & I915_OVERLAY_DEPTH_MASK) {
  490. case I915_OVERLAY_YUV420:
  491. case I915_OVERLAY_YUV410:
  492. return 2;
  493. case I915_OVERLAY_YUV422:
  494. case I915_OVERLAY_YUV411:
  495. return 1;
  496. default:
  497. return -EINVAL;
  498. }
  499. }
  500. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  501. {
  502. u32 mask, shift, ret;
  503. if (IS_GEN2(dev)) {
  504. mask = 0x1f;
  505. shift = 5;
  506. } else {
  507. mask = 0x3f;
  508. shift = 6;
  509. }
  510. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  511. if (!IS_GEN2(dev))
  512. ret <<= 1;
  513. ret -= 1;
  514. return ret << 2;
  515. }
  516. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  517. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  518. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  519. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  520. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  521. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  522. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  523. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  524. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  525. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  526. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  527. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  528. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  529. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  530. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  531. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  532. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  533. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  534. };
  535. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  536. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  537. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  538. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  539. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  540. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  541. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  542. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  543. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  544. 0x3000, 0x0800, 0x3000
  545. };
  546. static void update_polyphase_filter(struct overlay_registers *regs)
  547. {
  548. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  549. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  550. }
  551. static bool update_scaling_factors(struct intel_overlay *overlay,
  552. struct overlay_registers *regs,
  553. struct put_image_params *params)
  554. {
  555. /* fixed point with a 12 bit shift */
  556. u32 xscale, yscale, xscale_UV, yscale_UV;
  557. #define FP_SHIFT 12
  558. #define FRACT_MASK 0xfff
  559. bool scale_changed = false;
  560. int uv_hscale = uv_hsubsampling(params->format);
  561. int uv_vscale = uv_vsubsampling(params->format);
  562. if (params->dst_w > 1)
  563. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  564. /(params->dst_w);
  565. else
  566. xscale = 1 << FP_SHIFT;
  567. if (params->dst_h > 1)
  568. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  569. /(params->dst_h);
  570. else
  571. yscale = 1 << FP_SHIFT;
  572. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  573. xscale_UV = xscale/uv_hscale;
  574. yscale_UV = yscale/uv_vscale;
  575. /* make the Y scale to UV scale ratio an exact multiply */
  576. xscale = xscale_UV * uv_hscale;
  577. yscale = yscale_UV * uv_vscale;
  578. /*} else {
  579. xscale_UV = 0;
  580. yscale_UV = 0;
  581. }*/
  582. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  583. scale_changed = true;
  584. overlay->old_xscale = xscale;
  585. overlay->old_yscale = yscale;
  586. regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
  587. ((xscale >> FP_SHIFT) << 16) |
  588. ((xscale & FRACT_MASK) << 3));
  589. regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
  590. ((xscale_UV >> FP_SHIFT) << 16) |
  591. ((xscale_UV & FRACT_MASK) << 3));
  592. regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
  593. ((yscale_UV >> FP_SHIFT) << 0)));
  594. if (scale_changed)
  595. update_polyphase_filter(regs);
  596. return scale_changed;
  597. }
  598. static void update_colorkey(struct intel_overlay *overlay,
  599. struct overlay_registers *regs)
  600. {
  601. u32 key = overlay->color_key;
  602. switch (overlay->crtc->base.fb->bits_per_pixel) {
  603. case 8:
  604. regs->DCLRKV = 0;
  605. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  606. break;
  607. case 16:
  608. if (overlay->crtc->base.fb->depth == 15) {
  609. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  610. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  611. } else {
  612. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  613. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  614. }
  615. break;
  616. case 24:
  617. case 32:
  618. regs->DCLRKV = key;
  619. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  620. break;
  621. }
  622. }
  623. static u32 overlay_cmd_reg(struct put_image_params *params)
  624. {
  625. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  626. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  627. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  628. case I915_OVERLAY_YUV422:
  629. cmd |= OCMD_YUV_422_PLANAR;
  630. break;
  631. case I915_OVERLAY_YUV420:
  632. cmd |= OCMD_YUV_420_PLANAR;
  633. break;
  634. case I915_OVERLAY_YUV411:
  635. case I915_OVERLAY_YUV410:
  636. cmd |= OCMD_YUV_410_PLANAR;
  637. break;
  638. }
  639. } else { /* YUV packed */
  640. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  641. case I915_OVERLAY_YUV422:
  642. cmd |= OCMD_YUV_422_PACKED;
  643. break;
  644. case I915_OVERLAY_YUV411:
  645. cmd |= OCMD_YUV_411_PACKED;
  646. break;
  647. }
  648. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  649. case I915_OVERLAY_NO_SWAP:
  650. break;
  651. case I915_OVERLAY_UV_SWAP:
  652. cmd |= OCMD_UV_SWAP;
  653. break;
  654. case I915_OVERLAY_Y_SWAP:
  655. cmd |= OCMD_Y_SWAP;
  656. break;
  657. case I915_OVERLAY_Y_AND_UV_SWAP:
  658. cmd |= OCMD_Y_AND_UV_SWAP;
  659. break;
  660. }
  661. }
  662. return cmd;
  663. }
  664. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  665. struct drm_i915_gem_object *new_bo,
  666. struct put_image_params *params)
  667. {
  668. int ret, tmp_width;
  669. struct overlay_registers *regs;
  670. bool scale_changed = false;
  671. struct drm_device *dev = overlay->dev;
  672. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  673. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  674. BUG_ON(!overlay);
  675. ret = intel_overlay_release_old_vid(overlay);
  676. if (ret != 0)
  677. return ret;
  678. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  679. if (ret != 0)
  680. return ret;
  681. ret = i915_gem_object_put_fence(new_bo);
  682. if (ret)
  683. goto out_unpin;
  684. if (!overlay->active) {
  685. regs = intel_overlay_map_regs(overlay);
  686. if (!regs) {
  687. ret = -ENOMEM;
  688. goto out_unpin;
  689. }
  690. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  691. if (IS_GEN4(overlay->dev))
  692. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  693. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  694. OCONF_PIPE_A : OCONF_PIPE_B;
  695. intel_overlay_unmap_regs(overlay, regs);
  696. ret = intel_overlay_on(overlay);
  697. if (ret != 0)
  698. goto out_unpin;
  699. }
  700. regs = intel_overlay_map_regs(overlay);
  701. if (!regs) {
  702. ret = -ENOMEM;
  703. goto out_unpin;
  704. }
  705. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  706. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  707. if (params->format & I915_OVERLAY_YUV_PACKED)
  708. tmp_width = packed_width_bytes(params->format, params->src_w);
  709. else
  710. tmp_width = params->src_w;
  711. regs->SWIDTH = params->src_w;
  712. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  713. params->offset_Y, tmp_width);
  714. regs->SHEIGHT = params->src_h;
  715. regs->OBUF_0Y = new_bo->gtt_offset + params->offset_Y;
  716. regs->OSTRIDE = params->stride_Y;
  717. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  718. int uv_hscale = uv_hsubsampling(params->format);
  719. int uv_vscale = uv_vsubsampling(params->format);
  720. u32 tmp_U, tmp_V;
  721. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  722. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  723. params->src_w/uv_hscale);
  724. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  725. params->src_w/uv_hscale);
  726. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  727. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  728. regs->OBUF_0U = new_bo->gtt_offset + params->offset_U;
  729. regs->OBUF_0V = new_bo->gtt_offset + params->offset_V;
  730. regs->OSTRIDE |= params->stride_UV << 16;
  731. }
  732. scale_changed = update_scaling_factors(overlay, regs, params);
  733. update_colorkey(overlay, regs);
  734. regs->OCMD = overlay_cmd_reg(params);
  735. intel_overlay_unmap_regs(overlay, regs);
  736. ret = intel_overlay_continue(overlay, scale_changed);
  737. if (ret)
  738. goto out_unpin;
  739. overlay->old_vid_bo = overlay->vid_bo;
  740. overlay->vid_bo = new_bo;
  741. return 0;
  742. out_unpin:
  743. i915_gem_object_unpin(new_bo);
  744. return ret;
  745. }
  746. int intel_overlay_switch_off(struct intel_overlay *overlay)
  747. {
  748. struct overlay_registers *regs;
  749. struct drm_device *dev = overlay->dev;
  750. int ret;
  751. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  752. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  753. ret = intel_overlay_recover_from_interrupt(overlay);
  754. if (ret != 0)
  755. return ret;
  756. if (!overlay->active)
  757. return 0;
  758. ret = intel_overlay_release_old_vid(overlay);
  759. if (ret != 0)
  760. return ret;
  761. regs = intel_overlay_map_regs(overlay);
  762. regs->OCMD = 0;
  763. intel_overlay_unmap_regs(overlay, regs);
  764. ret = intel_overlay_off(overlay);
  765. if (ret != 0)
  766. return ret;
  767. intel_overlay_off_tail(overlay);
  768. return 0;
  769. }
  770. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  771. struct intel_crtc *crtc)
  772. {
  773. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  774. if (!crtc->active)
  775. return -EINVAL;
  776. /* can't use the overlay with double wide pipe */
  777. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  778. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  779. return -EINVAL;
  780. return 0;
  781. }
  782. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  783. {
  784. struct drm_device *dev = overlay->dev;
  785. drm_i915_private_t *dev_priv = dev->dev_private;
  786. u32 pfit_control = I915_READ(PFIT_CONTROL);
  787. u32 ratio;
  788. /* XXX: This is not the same logic as in the xorg driver, but more in
  789. * line with the intel documentation for the i965
  790. */
  791. if (INTEL_INFO(dev)->gen >= 4) {
  792. /* on i965 use the PGM reg to read out the autoscaler values */
  793. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  794. } else {
  795. if (pfit_control & VERT_AUTO_SCALE)
  796. ratio = I915_READ(PFIT_AUTO_RATIOS);
  797. else
  798. ratio = I915_READ(PFIT_PGM_RATIOS);
  799. ratio >>= PFIT_VERT_SCALE_SHIFT;
  800. }
  801. overlay->pfit_vscale_ratio = ratio;
  802. }
  803. static int check_overlay_dst(struct intel_overlay *overlay,
  804. struct drm_intel_overlay_put_image *rec)
  805. {
  806. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  807. if (rec->dst_x < mode->hdisplay &&
  808. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  809. rec->dst_y < mode->vdisplay &&
  810. rec->dst_y + rec->dst_height <= mode->vdisplay)
  811. return 0;
  812. else
  813. return -EINVAL;
  814. }
  815. static int check_overlay_scaling(struct put_image_params *rec)
  816. {
  817. u32 tmp;
  818. /* downscaling limit is 8.0 */
  819. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  820. if (tmp > 7)
  821. return -EINVAL;
  822. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  823. if (tmp > 7)
  824. return -EINVAL;
  825. return 0;
  826. }
  827. static int check_overlay_src(struct drm_device *dev,
  828. struct drm_intel_overlay_put_image *rec,
  829. struct drm_i915_gem_object *new_bo)
  830. {
  831. int uv_hscale = uv_hsubsampling(rec->flags);
  832. int uv_vscale = uv_vsubsampling(rec->flags);
  833. u32 stride_mask;
  834. int depth;
  835. u32 tmp;
  836. /* check src dimensions */
  837. if (IS_845G(dev) || IS_I830(dev)) {
  838. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  839. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  840. return -EINVAL;
  841. } else {
  842. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  843. rec->src_width > IMAGE_MAX_WIDTH)
  844. return -EINVAL;
  845. }
  846. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  847. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  848. rec->src_width < N_HORIZ_Y_TAPS*4)
  849. return -EINVAL;
  850. /* check alignment constraints */
  851. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  852. case I915_OVERLAY_RGB:
  853. /* not implemented */
  854. return -EINVAL;
  855. case I915_OVERLAY_YUV_PACKED:
  856. if (uv_vscale != 1)
  857. return -EINVAL;
  858. depth = packed_depth_bytes(rec->flags);
  859. if (depth < 0)
  860. return depth;
  861. /* ignore UV planes */
  862. rec->stride_UV = 0;
  863. rec->offset_U = 0;
  864. rec->offset_V = 0;
  865. /* check pixel alignment */
  866. if (rec->offset_Y % depth)
  867. return -EINVAL;
  868. break;
  869. case I915_OVERLAY_YUV_PLANAR:
  870. if (uv_vscale < 0 || uv_hscale < 0)
  871. return -EINVAL;
  872. /* no offset restrictions for planar formats */
  873. break;
  874. default:
  875. return -EINVAL;
  876. }
  877. if (rec->src_width % uv_hscale)
  878. return -EINVAL;
  879. /* stride checking */
  880. if (IS_I830(dev) || IS_845G(dev))
  881. stride_mask = 255;
  882. else
  883. stride_mask = 63;
  884. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  885. return -EINVAL;
  886. if (IS_GEN4(dev) && rec->stride_Y < 512)
  887. return -EINVAL;
  888. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  889. 4096 : 8192;
  890. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  891. return -EINVAL;
  892. /* check buffer dimensions */
  893. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  894. case I915_OVERLAY_RGB:
  895. case I915_OVERLAY_YUV_PACKED:
  896. /* always 4 Y values per depth pixels */
  897. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  898. return -EINVAL;
  899. tmp = rec->stride_Y*rec->src_height;
  900. if (rec->offset_Y + tmp > new_bo->base.size)
  901. return -EINVAL;
  902. break;
  903. case I915_OVERLAY_YUV_PLANAR:
  904. if (rec->src_width > rec->stride_Y)
  905. return -EINVAL;
  906. if (rec->src_width/uv_hscale > rec->stride_UV)
  907. return -EINVAL;
  908. tmp = rec->stride_Y * rec->src_height;
  909. if (rec->offset_Y + tmp > new_bo->base.size)
  910. return -EINVAL;
  911. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  912. if (rec->offset_U + tmp > new_bo->base.size ||
  913. rec->offset_V + tmp > new_bo->base.size)
  914. return -EINVAL;
  915. break;
  916. }
  917. return 0;
  918. }
  919. /**
  920. * Return the pipe currently connected to the panel fitter,
  921. * or -1 if the panel fitter is not present or not in use
  922. */
  923. static int intel_panel_fitter_pipe(struct drm_device *dev)
  924. {
  925. struct drm_i915_private *dev_priv = dev->dev_private;
  926. u32 pfit_control;
  927. /* i830 doesn't have a panel fitter */
  928. if (IS_I830(dev))
  929. return -1;
  930. pfit_control = I915_READ(PFIT_CONTROL);
  931. /* See if the panel fitter is in use */
  932. if ((pfit_control & PFIT_ENABLE) == 0)
  933. return -1;
  934. /* 965 can place panel fitter on either pipe */
  935. if (IS_GEN4(dev))
  936. return (pfit_control >> 29) & 0x3;
  937. /* older chips can only use pipe 1 */
  938. return 1;
  939. }
  940. int intel_overlay_put_image(struct drm_device *dev, void *data,
  941. struct drm_file *file_priv)
  942. {
  943. struct drm_intel_overlay_put_image *put_image_rec = data;
  944. drm_i915_private_t *dev_priv = dev->dev_private;
  945. struct intel_overlay *overlay;
  946. struct drm_mode_object *drmmode_obj;
  947. struct intel_crtc *crtc;
  948. struct drm_i915_gem_object *new_bo;
  949. struct put_image_params *params;
  950. int ret;
  951. if (!dev_priv) {
  952. DRM_ERROR("called with no initialization\n");
  953. return -EINVAL;
  954. }
  955. overlay = dev_priv->overlay;
  956. if (!overlay) {
  957. DRM_DEBUG("userspace bug: no overlay\n");
  958. return -ENODEV;
  959. }
  960. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  961. mutex_lock(&dev->mode_config.mutex);
  962. mutex_lock(&dev->struct_mutex);
  963. ret = intel_overlay_switch_off(overlay);
  964. mutex_unlock(&dev->struct_mutex);
  965. mutex_unlock(&dev->mode_config.mutex);
  966. return ret;
  967. }
  968. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  969. if (!params)
  970. return -ENOMEM;
  971. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  972. DRM_MODE_OBJECT_CRTC);
  973. if (!drmmode_obj) {
  974. ret = -ENOENT;
  975. goto out_free;
  976. }
  977. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  978. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  979. put_image_rec->bo_handle));
  980. if (&new_bo->base == NULL) {
  981. ret = -ENOENT;
  982. goto out_free;
  983. }
  984. mutex_lock(&dev->mode_config.mutex);
  985. mutex_lock(&dev->struct_mutex);
  986. if (new_bo->tiling_mode) {
  987. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  988. ret = -EINVAL;
  989. goto out_unlock;
  990. }
  991. ret = intel_overlay_recover_from_interrupt(overlay);
  992. if (ret != 0)
  993. goto out_unlock;
  994. if (overlay->crtc != crtc) {
  995. struct drm_display_mode *mode = &crtc->base.mode;
  996. ret = intel_overlay_switch_off(overlay);
  997. if (ret != 0)
  998. goto out_unlock;
  999. ret = check_overlay_possible_on_crtc(overlay, crtc);
  1000. if (ret != 0)
  1001. goto out_unlock;
  1002. overlay->crtc = crtc;
  1003. crtc->overlay = overlay;
  1004. /* line too wide, i.e. one-line-mode */
  1005. if (mode->hdisplay > 1024 &&
  1006. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  1007. overlay->pfit_active = 1;
  1008. update_pfit_vscale_ratio(overlay);
  1009. } else
  1010. overlay->pfit_active = 0;
  1011. }
  1012. ret = check_overlay_dst(overlay, put_image_rec);
  1013. if (ret != 0)
  1014. goto out_unlock;
  1015. if (overlay->pfit_active) {
  1016. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1017. overlay->pfit_vscale_ratio);
  1018. /* shifting right rounds downwards, so add 1 */
  1019. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1020. overlay->pfit_vscale_ratio) + 1;
  1021. } else {
  1022. params->dst_y = put_image_rec->dst_y;
  1023. params->dst_h = put_image_rec->dst_height;
  1024. }
  1025. params->dst_x = put_image_rec->dst_x;
  1026. params->dst_w = put_image_rec->dst_width;
  1027. params->src_w = put_image_rec->src_width;
  1028. params->src_h = put_image_rec->src_height;
  1029. params->src_scan_w = put_image_rec->src_scan_width;
  1030. params->src_scan_h = put_image_rec->src_scan_height;
  1031. if (params->src_scan_h > params->src_h ||
  1032. params->src_scan_w > params->src_w) {
  1033. ret = -EINVAL;
  1034. goto out_unlock;
  1035. }
  1036. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1037. if (ret != 0)
  1038. goto out_unlock;
  1039. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1040. params->stride_Y = put_image_rec->stride_Y;
  1041. params->stride_UV = put_image_rec->stride_UV;
  1042. params->offset_Y = put_image_rec->offset_Y;
  1043. params->offset_U = put_image_rec->offset_U;
  1044. params->offset_V = put_image_rec->offset_V;
  1045. /* Check scaling after src size to prevent a divide-by-zero. */
  1046. ret = check_overlay_scaling(params);
  1047. if (ret != 0)
  1048. goto out_unlock;
  1049. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1050. if (ret != 0)
  1051. goto out_unlock;
  1052. mutex_unlock(&dev->struct_mutex);
  1053. mutex_unlock(&dev->mode_config.mutex);
  1054. kfree(params);
  1055. return 0;
  1056. out_unlock:
  1057. mutex_unlock(&dev->struct_mutex);
  1058. mutex_unlock(&dev->mode_config.mutex);
  1059. drm_gem_object_unreference_unlocked(&new_bo->base);
  1060. out_free:
  1061. kfree(params);
  1062. return ret;
  1063. }
  1064. static void update_reg_attrs(struct intel_overlay *overlay,
  1065. struct overlay_registers *regs)
  1066. {
  1067. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1068. regs->OCLRC1 = overlay->saturation;
  1069. }
  1070. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1071. {
  1072. int i;
  1073. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1074. return false;
  1075. for (i = 0; i < 3; i++) {
  1076. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1077. return false;
  1078. }
  1079. return true;
  1080. }
  1081. static bool check_gamma5_errata(u32 gamma5)
  1082. {
  1083. int i;
  1084. for (i = 0; i < 3; i++) {
  1085. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1086. return false;
  1087. }
  1088. return true;
  1089. }
  1090. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1091. {
  1092. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1093. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1094. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1095. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1096. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1097. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1098. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1099. return -EINVAL;
  1100. if (!check_gamma5_errata(attrs->gamma5))
  1101. return -EINVAL;
  1102. return 0;
  1103. }
  1104. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1105. struct drm_file *file_priv)
  1106. {
  1107. struct drm_intel_overlay_attrs *attrs = data;
  1108. drm_i915_private_t *dev_priv = dev->dev_private;
  1109. struct intel_overlay *overlay;
  1110. struct overlay_registers *regs;
  1111. int ret;
  1112. if (!dev_priv) {
  1113. DRM_ERROR("called with no initialization\n");
  1114. return -EINVAL;
  1115. }
  1116. overlay = dev_priv->overlay;
  1117. if (!overlay) {
  1118. DRM_DEBUG("userspace bug: no overlay\n");
  1119. return -ENODEV;
  1120. }
  1121. mutex_lock(&dev->mode_config.mutex);
  1122. mutex_lock(&dev->struct_mutex);
  1123. ret = -EINVAL;
  1124. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1125. attrs->color_key = overlay->color_key;
  1126. attrs->brightness = overlay->brightness;
  1127. attrs->contrast = overlay->contrast;
  1128. attrs->saturation = overlay->saturation;
  1129. if (!IS_GEN2(dev)) {
  1130. attrs->gamma0 = I915_READ(OGAMC0);
  1131. attrs->gamma1 = I915_READ(OGAMC1);
  1132. attrs->gamma2 = I915_READ(OGAMC2);
  1133. attrs->gamma3 = I915_READ(OGAMC3);
  1134. attrs->gamma4 = I915_READ(OGAMC4);
  1135. attrs->gamma5 = I915_READ(OGAMC5);
  1136. }
  1137. } else {
  1138. if (attrs->brightness < -128 || attrs->brightness > 127)
  1139. goto out_unlock;
  1140. if (attrs->contrast > 255)
  1141. goto out_unlock;
  1142. if (attrs->saturation > 1023)
  1143. goto out_unlock;
  1144. overlay->color_key = attrs->color_key;
  1145. overlay->brightness = attrs->brightness;
  1146. overlay->contrast = attrs->contrast;
  1147. overlay->saturation = attrs->saturation;
  1148. regs = intel_overlay_map_regs(overlay);
  1149. if (!regs) {
  1150. ret = -ENOMEM;
  1151. goto out_unlock;
  1152. }
  1153. update_reg_attrs(overlay, regs);
  1154. intel_overlay_unmap_regs(overlay, regs);
  1155. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1156. if (IS_GEN2(dev))
  1157. goto out_unlock;
  1158. if (overlay->active) {
  1159. ret = -EBUSY;
  1160. goto out_unlock;
  1161. }
  1162. ret = check_gamma(attrs);
  1163. if (ret)
  1164. goto out_unlock;
  1165. I915_WRITE(OGAMC0, attrs->gamma0);
  1166. I915_WRITE(OGAMC1, attrs->gamma1);
  1167. I915_WRITE(OGAMC2, attrs->gamma2);
  1168. I915_WRITE(OGAMC3, attrs->gamma3);
  1169. I915_WRITE(OGAMC4, attrs->gamma4);
  1170. I915_WRITE(OGAMC5, attrs->gamma5);
  1171. }
  1172. }
  1173. ret = 0;
  1174. out_unlock:
  1175. mutex_unlock(&dev->struct_mutex);
  1176. mutex_unlock(&dev->mode_config.mutex);
  1177. return ret;
  1178. }
  1179. void intel_setup_overlay(struct drm_device *dev)
  1180. {
  1181. drm_i915_private_t *dev_priv = dev->dev_private;
  1182. struct intel_overlay *overlay;
  1183. struct drm_i915_gem_object *reg_bo;
  1184. struct overlay_registers *regs;
  1185. int ret;
  1186. if (!HAS_OVERLAY(dev))
  1187. return;
  1188. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1189. if (!overlay)
  1190. return;
  1191. mutex_lock(&dev->struct_mutex);
  1192. if (WARN_ON(dev_priv->overlay))
  1193. goto out_free;
  1194. overlay->dev = dev;
  1195. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1196. if (!reg_bo)
  1197. goto out_free;
  1198. overlay->reg_bo = reg_bo;
  1199. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1200. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1201. I915_GEM_PHYS_OVERLAY_REGS,
  1202. PAGE_SIZE);
  1203. if (ret) {
  1204. DRM_ERROR("failed to attach phys overlay regs\n");
  1205. goto out_free_bo;
  1206. }
  1207. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1208. } else {
  1209. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true);
  1210. if (ret) {
  1211. DRM_ERROR("failed to pin overlay register bo\n");
  1212. goto out_free_bo;
  1213. }
  1214. overlay->flip_addr = reg_bo->gtt_offset;
  1215. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1216. if (ret) {
  1217. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1218. goto out_unpin_bo;
  1219. }
  1220. }
  1221. /* init all values */
  1222. overlay->color_key = 0x0101fe;
  1223. overlay->brightness = -19;
  1224. overlay->contrast = 75;
  1225. overlay->saturation = 146;
  1226. regs = intel_overlay_map_regs(overlay);
  1227. if (!regs)
  1228. goto out_unpin_bo;
  1229. memset(regs, 0, sizeof(struct overlay_registers));
  1230. update_polyphase_filter(regs);
  1231. update_reg_attrs(overlay, regs);
  1232. intel_overlay_unmap_regs(overlay, regs);
  1233. dev_priv->overlay = overlay;
  1234. mutex_unlock(&dev->struct_mutex);
  1235. DRM_INFO("initialized overlay support\n");
  1236. return;
  1237. out_unpin_bo:
  1238. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1239. i915_gem_object_unpin(reg_bo);
  1240. out_free_bo:
  1241. drm_gem_object_unreference(&reg_bo->base);
  1242. out_free:
  1243. mutex_unlock(&dev->struct_mutex);
  1244. kfree(overlay);
  1245. return;
  1246. }
  1247. void intel_cleanup_overlay(struct drm_device *dev)
  1248. {
  1249. drm_i915_private_t *dev_priv = dev->dev_private;
  1250. if (!dev_priv->overlay)
  1251. return;
  1252. /* The bo's should be free'd by the generic code already.
  1253. * Furthermore modesetting teardown happens beforehand so the
  1254. * hardware should be off already */
  1255. BUG_ON(dev_priv->overlay->active);
  1256. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1257. kfree(dev_priv->overlay);
  1258. }
  1259. #ifdef CONFIG_DEBUG_FS
  1260. #include <linux/seq_file.h>
  1261. struct intel_overlay_error_state {
  1262. struct overlay_registers regs;
  1263. unsigned long base;
  1264. u32 dovsta;
  1265. u32 isr;
  1266. };
  1267. static struct overlay_registers *
  1268. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1269. {
  1270. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1271. struct overlay_registers *regs;
  1272. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1273. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  1274. else
  1275. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1276. overlay->reg_bo->gtt_offset);
  1277. return regs;
  1278. }
  1279. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1280. struct overlay_registers *regs)
  1281. {
  1282. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1283. io_mapping_unmap_atomic(regs);
  1284. }
  1285. struct intel_overlay_error_state *
  1286. intel_overlay_capture_error_state(struct drm_device *dev)
  1287. {
  1288. drm_i915_private_t *dev_priv = dev->dev_private;
  1289. struct intel_overlay *overlay = dev_priv->overlay;
  1290. struct intel_overlay_error_state *error;
  1291. struct overlay_registers __iomem *regs;
  1292. if (!overlay || !overlay->active)
  1293. return NULL;
  1294. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1295. if (error == NULL)
  1296. return NULL;
  1297. error->dovsta = I915_READ(DOVSTA);
  1298. error->isr = I915_READ(ISR);
  1299. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1300. error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
  1301. else
  1302. error->base = (long) overlay->reg_bo->gtt_offset;
  1303. regs = intel_overlay_map_regs_atomic(overlay);
  1304. if (!regs)
  1305. goto err;
  1306. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1307. intel_overlay_unmap_regs_atomic(overlay, regs);
  1308. return error;
  1309. err:
  1310. kfree(error);
  1311. return NULL;
  1312. }
  1313. void
  1314. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1315. {
  1316. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1317. error->dovsta, error->isr);
  1318. seq_printf(m, " Register file at 0x%08lx:\n",
  1319. error->base);
  1320. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1321. P(OBUF_0Y);
  1322. P(OBUF_1Y);
  1323. P(OBUF_0U);
  1324. P(OBUF_0V);
  1325. P(OBUF_1U);
  1326. P(OBUF_1V);
  1327. P(OSTRIDE);
  1328. P(YRGB_VPH);
  1329. P(UV_VPH);
  1330. P(HORZ_PH);
  1331. P(INIT_PHS);
  1332. P(DWINPOS);
  1333. P(DWINSZ);
  1334. P(SWIDTH);
  1335. P(SWIDTHSW);
  1336. P(SHEIGHT);
  1337. P(YRGBSCALE);
  1338. P(UVSCALE);
  1339. P(OCLRC0);
  1340. P(OCLRC1);
  1341. P(DCLRKV);
  1342. P(DCLRKM);
  1343. P(SCLRKVH);
  1344. P(SCLRKVL);
  1345. P(SCLRKEN);
  1346. P(OCONFIG);
  1347. P(OCMD);
  1348. P(OSTART_0Y);
  1349. P(OSTART_1Y);
  1350. P(OSTART_0U);
  1351. P(OSTART_0V);
  1352. P(OSTART_1U);
  1353. P(OSTART_1V);
  1354. P(OTILEOFF_0Y);
  1355. P(OTILEOFF_1Y);
  1356. P(OTILEOFF_0U);
  1357. P(OTILEOFF_0V);
  1358. P(OTILEOFF_1U);
  1359. P(OTILEOFF_1V);
  1360. P(FASTHSCALE);
  1361. P(UVSCALEV);
  1362. #undef P
  1363. }
  1364. #endif