i915_gem_gtt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "drmP.h"
  25. #include "drm.h"
  26. #include "i915_drm.h"
  27. #include "i915_drv.h"
  28. #include "i915_trace.h"
  29. #include "intel_drv.h"
  30. /* PPGTT support for Sandybdrige/Gen6 and later */
  31. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  32. unsigned first_entry,
  33. unsigned num_entries)
  34. {
  35. uint32_t *pt_vaddr;
  36. uint32_t scratch_pte;
  37. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  38. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  39. unsigned last_pte, i;
  40. scratch_pte = GEN6_PTE_ADDR_ENCODE(ppgtt->scratch_page_dma_addr);
  41. scratch_pte |= GEN6_PTE_VALID | GEN6_PTE_CACHE_LLC;
  42. while (num_entries) {
  43. last_pte = first_pte + num_entries;
  44. if (last_pte > I915_PPGTT_PT_ENTRIES)
  45. last_pte = I915_PPGTT_PT_ENTRIES;
  46. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  47. for (i = first_pte; i < last_pte; i++)
  48. pt_vaddr[i] = scratch_pte;
  49. kunmap_atomic(pt_vaddr);
  50. num_entries -= last_pte - first_pte;
  51. first_pte = 0;
  52. act_pd++;
  53. }
  54. }
  55. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  56. {
  57. struct drm_i915_private *dev_priv = dev->dev_private;
  58. struct i915_hw_ppgtt *ppgtt;
  59. uint32_t pd_entry;
  60. unsigned first_pd_entry_in_global_pt;
  61. uint32_t __iomem *pd_addr;
  62. int i;
  63. int ret = -ENOMEM;
  64. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  65. * entries. For aliasing ppgtt support we just steal them at the end for
  66. * now. */
  67. first_pd_entry_in_global_pt = 512*1024 - I915_PPGTT_PD_ENTRIES;
  68. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  69. if (!ppgtt)
  70. return ret;
  71. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  72. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  73. GFP_KERNEL);
  74. if (!ppgtt->pt_pages)
  75. goto err_ppgtt;
  76. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  77. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  78. if (!ppgtt->pt_pages[i])
  79. goto err_pt_alloc;
  80. }
  81. if (dev_priv->mm.gtt->needs_dmar) {
  82. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  83. *ppgtt->num_pd_entries,
  84. GFP_KERNEL);
  85. if (!ppgtt->pt_dma_addr)
  86. goto err_pt_alloc;
  87. }
  88. pd_addr = dev_priv->mm.gtt->gtt + first_pd_entry_in_global_pt;
  89. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  90. dma_addr_t pt_addr;
  91. if (dev_priv->mm.gtt->needs_dmar) {
  92. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  93. 0, 4096,
  94. PCI_DMA_BIDIRECTIONAL);
  95. if (pci_dma_mapping_error(dev->pdev,
  96. pt_addr)) {
  97. ret = -EIO;
  98. goto err_pd_pin;
  99. }
  100. ppgtt->pt_dma_addr[i] = pt_addr;
  101. } else
  102. pt_addr = page_to_phys(ppgtt->pt_pages[i]);
  103. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  104. pd_entry |= GEN6_PDE_VALID;
  105. writel(pd_entry, pd_addr + i);
  106. }
  107. readl(pd_addr);
  108. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  109. i915_ppgtt_clear_range(ppgtt, 0,
  110. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  111. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(uint32_t);
  112. dev_priv->mm.aliasing_ppgtt = ppgtt;
  113. return 0;
  114. err_pd_pin:
  115. if (ppgtt->pt_dma_addr) {
  116. for (i--; i >= 0; i--)
  117. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  118. 4096, PCI_DMA_BIDIRECTIONAL);
  119. }
  120. err_pt_alloc:
  121. kfree(ppgtt->pt_dma_addr);
  122. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  123. if (ppgtt->pt_pages[i])
  124. __free_page(ppgtt->pt_pages[i]);
  125. }
  126. kfree(ppgtt->pt_pages);
  127. err_ppgtt:
  128. kfree(ppgtt);
  129. return ret;
  130. }
  131. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  132. {
  133. struct drm_i915_private *dev_priv = dev->dev_private;
  134. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  135. int i;
  136. if (!ppgtt)
  137. return;
  138. if (ppgtt->pt_dma_addr) {
  139. for (i = 0; i < ppgtt->num_pd_entries; i++)
  140. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  141. 4096, PCI_DMA_BIDIRECTIONAL);
  142. }
  143. kfree(ppgtt->pt_dma_addr);
  144. for (i = 0; i < ppgtt->num_pd_entries; i++)
  145. __free_page(ppgtt->pt_pages[i]);
  146. kfree(ppgtt->pt_pages);
  147. kfree(ppgtt);
  148. }
  149. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  150. struct scatterlist *sg_list,
  151. unsigned sg_len,
  152. unsigned first_entry,
  153. uint32_t pte_flags)
  154. {
  155. uint32_t *pt_vaddr, pte;
  156. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  157. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  158. unsigned i, j, m, segment_len;
  159. dma_addr_t page_addr;
  160. struct scatterlist *sg;
  161. /* init sg walking */
  162. sg = sg_list;
  163. i = 0;
  164. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  165. m = 0;
  166. while (i < sg_len) {
  167. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  168. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  169. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  170. pte = GEN6_PTE_ADDR_ENCODE(page_addr);
  171. pt_vaddr[j] = pte | pte_flags;
  172. /* grab the next page */
  173. m++;
  174. if (m == segment_len) {
  175. sg = sg_next(sg);
  176. i++;
  177. if (i == sg_len)
  178. break;
  179. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  180. m = 0;
  181. }
  182. }
  183. kunmap_atomic(pt_vaddr);
  184. first_pte = 0;
  185. act_pd++;
  186. }
  187. }
  188. static void i915_ppgtt_insert_pages(struct i915_hw_ppgtt *ppgtt,
  189. unsigned first_entry, unsigned num_entries,
  190. struct page **pages, uint32_t pte_flags)
  191. {
  192. uint32_t *pt_vaddr, pte;
  193. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  194. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  195. unsigned last_pte, i;
  196. dma_addr_t page_addr;
  197. while (num_entries) {
  198. last_pte = first_pte + num_entries;
  199. last_pte = min_t(unsigned, last_pte, I915_PPGTT_PT_ENTRIES);
  200. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  201. for (i = first_pte; i < last_pte; i++) {
  202. page_addr = page_to_phys(*pages);
  203. pte = GEN6_PTE_ADDR_ENCODE(page_addr);
  204. pt_vaddr[i] = pte | pte_flags;
  205. pages++;
  206. }
  207. kunmap_atomic(pt_vaddr);
  208. num_entries -= last_pte - first_pte;
  209. first_pte = 0;
  210. act_pd++;
  211. }
  212. }
  213. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  214. struct drm_i915_gem_object *obj,
  215. enum i915_cache_level cache_level)
  216. {
  217. struct drm_device *dev = obj->base.dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. uint32_t pte_flags = GEN6_PTE_VALID;
  220. switch (cache_level) {
  221. case I915_CACHE_LLC_MLC:
  222. pte_flags |= GEN6_PTE_CACHE_LLC_MLC;
  223. break;
  224. case I915_CACHE_LLC:
  225. pte_flags |= GEN6_PTE_CACHE_LLC;
  226. break;
  227. case I915_CACHE_NONE:
  228. pte_flags |= GEN6_PTE_UNCACHED;
  229. break;
  230. default:
  231. BUG();
  232. }
  233. if (dev_priv->mm.gtt->needs_dmar) {
  234. BUG_ON(!obj->sg_list);
  235. i915_ppgtt_insert_sg_entries(ppgtt,
  236. obj->sg_list,
  237. obj->num_sg,
  238. obj->gtt_space->start >> PAGE_SHIFT,
  239. pte_flags);
  240. } else
  241. i915_ppgtt_insert_pages(ppgtt,
  242. obj->gtt_space->start >> PAGE_SHIFT,
  243. obj->base.size >> PAGE_SHIFT,
  244. obj->pages,
  245. pte_flags);
  246. }
  247. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  248. struct drm_i915_gem_object *obj)
  249. {
  250. i915_ppgtt_clear_range(ppgtt,
  251. obj->gtt_space->start >> PAGE_SHIFT,
  252. obj->base.size >> PAGE_SHIFT);
  253. }
  254. /* XXX kill agp_type! */
  255. static unsigned int cache_level_to_agp_type(struct drm_device *dev,
  256. enum i915_cache_level cache_level)
  257. {
  258. switch (cache_level) {
  259. case I915_CACHE_LLC_MLC:
  260. if (INTEL_INFO(dev)->gen >= 6)
  261. return AGP_USER_CACHED_MEMORY_LLC_MLC;
  262. /* Older chipsets do not have this extra level of CPU
  263. * cacheing, so fallthrough and request the PTE simply
  264. * as cached.
  265. */
  266. case I915_CACHE_LLC:
  267. return AGP_USER_CACHED_MEMORY;
  268. default:
  269. case I915_CACHE_NONE:
  270. return AGP_USER_MEMORY;
  271. }
  272. }
  273. static bool do_idling(struct drm_i915_private *dev_priv)
  274. {
  275. bool ret = dev_priv->mm.interruptible;
  276. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  277. dev_priv->mm.interruptible = false;
  278. if (i915_gpu_idle(dev_priv->dev, false)) {
  279. DRM_ERROR("Couldn't idle GPU\n");
  280. /* Wait a bit, in hopes it avoids the hang */
  281. udelay(10);
  282. }
  283. }
  284. return ret;
  285. }
  286. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  287. {
  288. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  289. dev_priv->mm.interruptible = interruptible;
  290. }
  291. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  292. {
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. struct drm_i915_gem_object *obj;
  295. /* First fill our portion of the GTT with scratch pages */
  296. intel_gtt_clear_range(dev_priv->mm.gtt_start / PAGE_SIZE,
  297. (dev_priv->mm.gtt_end - dev_priv->mm.gtt_start) / PAGE_SIZE);
  298. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  299. i915_gem_clflush_object(obj);
  300. i915_gem_gtt_rebind_object(obj, obj->cache_level);
  301. }
  302. intel_gtt_chipset_flush();
  303. }
  304. int i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj)
  305. {
  306. struct drm_device *dev = obj->base.dev;
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. unsigned int agp_type = cache_level_to_agp_type(dev, obj->cache_level);
  309. int ret;
  310. if (dev_priv->mm.gtt->needs_dmar) {
  311. ret = intel_gtt_map_memory(obj->pages,
  312. obj->base.size >> PAGE_SHIFT,
  313. &obj->sg_list,
  314. &obj->num_sg);
  315. if (ret != 0)
  316. return ret;
  317. intel_gtt_insert_sg_entries(obj->sg_list,
  318. obj->num_sg,
  319. obj->gtt_space->start >> PAGE_SHIFT,
  320. agp_type);
  321. } else
  322. intel_gtt_insert_pages(obj->gtt_space->start >> PAGE_SHIFT,
  323. obj->base.size >> PAGE_SHIFT,
  324. obj->pages,
  325. agp_type);
  326. return 0;
  327. }
  328. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  329. enum i915_cache_level cache_level)
  330. {
  331. struct drm_device *dev = obj->base.dev;
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. unsigned int agp_type = cache_level_to_agp_type(dev, cache_level);
  334. if (dev_priv->mm.gtt->needs_dmar) {
  335. BUG_ON(!obj->sg_list);
  336. intel_gtt_insert_sg_entries(obj->sg_list,
  337. obj->num_sg,
  338. obj->gtt_space->start >> PAGE_SHIFT,
  339. agp_type);
  340. } else
  341. intel_gtt_insert_pages(obj->gtt_space->start >> PAGE_SHIFT,
  342. obj->base.size >> PAGE_SHIFT,
  343. obj->pages,
  344. agp_type);
  345. }
  346. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  347. {
  348. struct drm_device *dev = obj->base.dev;
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. bool interruptible;
  351. interruptible = do_idling(dev_priv);
  352. intel_gtt_clear_range(obj->gtt_space->start >> PAGE_SHIFT,
  353. obj->base.size >> PAGE_SHIFT);
  354. if (obj->sg_list) {
  355. intel_gtt_unmap_memory(obj->sg_list, obj->num_sg);
  356. obj->sg_list = NULL;
  357. }
  358. undo_idling(dev_priv, interruptible);
  359. }