exynos_drm_fimd.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_win_data {
  51. unsigned int offset_x;
  52. unsigned int offset_y;
  53. unsigned int ovl_width;
  54. unsigned int ovl_height;
  55. unsigned int fb_width;
  56. unsigned int fb_height;
  57. unsigned int bpp;
  58. dma_addr_t dma_addr;
  59. void __iomem *vaddr;
  60. unsigned int buf_offsize;
  61. unsigned int line_size; /* bytes */
  62. bool enabled;
  63. };
  64. struct fimd_context {
  65. struct exynos_drm_subdrv subdrv;
  66. int irq;
  67. struct drm_crtc *crtc;
  68. struct clk *bus_clk;
  69. struct clk *lcd_clk;
  70. struct resource *regs_res;
  71. void __iomem *regs;
  72. struct fimd_win_data win_data[WINDOWS_NR];
  73. unsigned int clkdiv;
  74. unsigned int default_win;
  75. unsigned long irq_flags;
  76. u32 vidcon0;
  77. u32 vidcon1;
  78. bool suspended;
  79. struct mutex lock;
  80. struct exynos_drm_panel_info *panel;
  81. };
  82. static bool fimd_display_is_connected(struct device *dev)
  83. {
  84. DRM_DEBUG_KMS("%s\n", __FILE__);
  85. /* TODO. */
  86. return true;
  87. }
  88. static void *fimd_get_panel(struct device *dev)
  89. {
  90. struct fimd_context *ctx = get_fimd_context(dev);
  91. DRM_DEBUG_KMS("%s\n", __FILE__);
  92. return ctx->panel;
  93. }
  94. static int fimd_check_timing(struct device *dev, void *timing)
  95. {
  96. DRM_DEBUG_KMS("%s\n", __FILE__);
  97. /* TODO. */
  98. return 0;
  99. }
  100. static int fimd_display_power_on(struct device *dev, int mode)
  101. {
  102. DRM_DEBUG_KMS("%s\n", __FILE__);
  103. /* TODO */
  104. return 0;
  105. }
  106. static struct exynos_drm_display_ops fimd_display_ops = {
  107. .type = EXYNOS_DISPLAY_TYPE_LCD,
  108. .is_connected = fimd_display_is_connected,
  109. .get_panel = fimd_get_panel,
  110. .check_timing = fimd_check_timing,
  111. .power_on = fimd_display_power_on,
  112. };
  113. static void fimd_dpms(struct device *subdrv_dev, int mode)
  114. {
  115. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  116. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  117. mutex_lock(&ctx->lock);
  118. switch (mode) {
  119. case DRM_MODE_DPMS_ON:
  120. /*
  121. * enable fimd hardware only if suspended status.
  122. *
  123. * P.S. fimd_dpms function would be called at booting time so
  124. * clk_enable could be called double time.
  125. */
  126. if (ctx->suspended)
  127. pm_runtime_get_sync(subdrv_dev);
  128. break;
  129. case DRM_MODE_DPMS_STANDBY:
  130. case DRM_MODE_DPMS_SUSPEND:
  131. case DRM_MODE_DPMS_OFF:
  132. if (!ctx->suspended)
  133. pm_runtime_put_sync(subdrv_dev);
  134. break;
  135. default:
  136. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  137. break;
  138. }
  139. mutex_unlock(&ctx->lock);
  140. }
  141. static void fimd_apply(struct device *subdrv_dev)
  142. {
  143. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  144. struct exynos_drm_manager *mgr = &ctx->subdrv.manager;
  145. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  146. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  147. struct fimd_win_data *win_data;
  148. int i;
  149. DRM_DEBUG_KMS("%s\n", __FILE__);
  150. for (i = 0; i < WINDOWS_NR; i++) {
  151. win_data = &ctx->win_data[i];
  152. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  153. ovl_ops->commit(subdrv_dev, i);
  154. }
  155. if (mgr_ops && mgr_ops->commit)
  156. mgr_ops->commit(subdrv_dev);
  157. }
  158. static void fimd_commit(struct device *dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(dev);
  161. struct exynos_drm_panel_info *panel = ctx->panel;
  162. struct fb_videomode *timing = &panel->timing;
  163. u32 val;
  164. if (ctx->suspended)
  165. return;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. /* setup polarity values from machine code. */
  168. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  169. /* setup vertical timing values. */
  170. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  171. VIDTCON0_VFPD(timing->lower_margin - 1) |
  172. VIDTCON0_VSPW(timing->vsync_len - 1);
  173. writel(val, ctx->regs + VIDTCON0);
  174. /* setup horizontal timing values. */
  175. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  176. VIDTCON1_HFPD(timing->right_margin - 1) |
  177. VIDTCON1_HSPW(timing->hsync_len - 1);
  178. writel(val, ctx->regs + VIDTCON1);
  179. /* setup horizontal and vertical display size. */
  180. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  181. VIDTCON2_HOZVAL(timing->xres - 1);
  182. writel(val, ctx->regs + VIDTCON2);
  183. /* setup clock source, clock divider, enable dma. */
  184. val = ctx->vidcon0;
  185. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  186. if (ctx->clkdiv > 1)
  187. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  188. else
  189. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  190. /*
  191. * fields of register with prefix '_F' would be updated
  192. * at vsync(same as dma start)
  193. */
  194. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  195. writel(val, ctx->regs + VIDCON0);
  196. }
  197. static int fimd_enable_vblank(struct device *dev)
  198. {
  199. struct fimd_context *ctx = get_fimd_context(dev);
  200. u32 val;
  201. DRM_DEBUG_KMS("%s\n", __FILE__);
  202. if (ctx->suspended)
  203. return -EPERM;
  204. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  205. val = readl(ctx->regs + VIDINTCON0);
  206. val |= VIDINTCON0_INT_ENABLE;
  207. val |= VIDINTCON0_INT_FRAME;
  208. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  209. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  210. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  211. val |= VIDINTCON0_FRAMESEL1_NONE;
  212. writel(val, ctx->regs + VIDINTCON0);
  213. }
  214. return 0;
  215. }
  216. static void fimd_disable_vblank(struct device *dev)
  217. {
  218. struct fimd_context *ctx = get_fimd_context(dev);
  219. u32 val;
  220. DRM_DEBUG_KMS("%s\n", __FILE__);
  221. if (ctx->suspended)
  222. return;
  223. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  224. val = readl(ctx->regs + VIDINTCON0);
  225. val &= ~VIDINTCON0_INT_FRAME;
  226. val &= ~VIDINTCON0_INT_ENABLE;
  227. writel(val, ctx->regs + VIDINTCON0);
  228. }
  229. }
  230. static struct exynos_drm_manager_ops fimd_manager_ops = {
  231. .dpms = fimd_dpms,
  232. .apply = fimd_apply,
  233. .commit = fimd_commit,
  234. .enable_vblank = fimd_enable_vblank,
  235. .disable_vblank = fimd_disable_vblank,
  236. };
  237. static void fimd_win_mode_set(struct device *dev,
  238. struct exynos_drm_overlay *overlay)
  239. {
  240. struct fimd_context *ctx = get_fimd_context(dev);
  241. struct fimd_win_data *win_data;
  242. int win;
  243. unsigned long offset;
  244. DRM_DEBUG_KMS("%s\n", __FILE__);
  245. if (!overlay) {
  246. dev_err(dev, "overlay is NULL\n");
  247. return;
  248. }
  249. win = overlay->zpos;
  250. if (win == DEFAULT_ZPOS)
  251. win = ctx->default_win;
  252. if (win < 0 || win > WINDOWS_NR)
  253. return;
  254. offset = overlay->fb_x * (overlay->bpp >> 3);
  255. offset += overlay->fb_y * overlay->pitch;
  256. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  257. win_data = &ctx->win_data[win];
  258. win_data->offset_x = overlay->crtc_x;
  259. win_data->offset_y = overlay->crtc_y;
  260. win_data->ovl_width = overlay->crtc_width;
  261. win_data->ovl_height = overlay->crtc_height;
  262. win_data->fb_width = overlay->fb_width;
  263. win_data->fb_height = overlay->fb_height;
  264. win_data->dma_addr = overlay->dma_addr[0] + offset;
  265. win_data->vaddr = overlay->vaddr[0] + offset;
  266. win_data->bpp = overlay->bpp;
  267. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  268. (overlay->bpp >> 3);
  269. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  270. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  271. win_data->offset_x, win_data->offset_y);
  272. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  273. win_data->ovl_width, win_data->ovl_height);
  274. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  275. (unsigned long)win_data->dma_addr,
  276. (unsigned long)win_data->vaddr);
  277. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  278. overlay->fb_width, overlay->crtc_width);
  279. }
  280. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  281. {
  282. struct fimd_context *ctx = get_fimd_context(dev);
  283. struct fimd_win_data *win_data = &ctx->win_data[win];
  284. unsigned long val;
  285. DRM_DEBUG_KMS("%s\n", __FILE__);
  286. val = WINCONx_ENWIN;
  287. switch (win_data->bpp) {
  288. case 1:
  289. val |= WINCON0_BPPMODE_1BPP;
  290. val |= WINCONx_BITSWP;
  291. val |= WINCONx_BURSTLEN_4WORD;
  292. break;
  293. case 2:
  294. val |= WINCON0_BPPMODE_2BPP;
  295. val |= WINCONx_BITSWP;
  296. val |= WINCONx_BURSTLEN_8WORD;
  297. break;
  298. case 4:
  299. val |= WINCON0_BPPMODE_4BPP;
  300. val |= WINCONx_BITSWP;
  301. val |= WINCONx_BURSTLEN_8WORD;
  302. break;
  303. case 8:
  304. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  305. val |= WINCONx_BURSTLEN_8WORD;
  306. val |= WINCONx_BYTSWP;
  307. break;
  308. case 16:
  309. val |= WINCON0_BPPMODE_16BPP_565;
  310. val |= WINCONx_HAWSWP;
  311. val |= WINCONx_BURSTLEN_16WORD;
  312. break;
  313. case 24:
  314. val |= WINCON0_BPPMODE_24BPP_888;
  315. val |= WINCONx_WSWP;
  316. val |= WINCONx_BURSTLEN_16WORD;
  317. break;
  318. case 32:
  319. val |= WINCON1_BPPMODE_28BPP_A4888
  320. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  321. val |= WINCONx_WSWP;
  322. val |= WINCONx_BURSTLEN_16WORD;
  323. break;
  324. default:
  325. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  326. val |= WINCON0_BPPMODE_24BPP_888;
  327. val |= WINCONx_WSWP;
  328. val |= WINCONx_BURSTLEN_16WORD;
  329. break;
  330. }
  331. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  332. writel(val, ctx->regs + WINCON(win));
  333. }
  334. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  335. {
  336. struct fimd_context *ctx = get_fimd_context(dev);
  337. unsigned int keycon0 = 0, keycon1 = 0;
  338. DRM_DEBUG_KMS("%s\n", __FILE__);
  339. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  340. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  341. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  342. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  343. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  344. }
  345. static void fimd_win_commit(struct device *dev, int zpos)
  346. {
  347. struct fimd_context *ctx = get_fimd_context(dev);
  348. struct fimd_win_data *win_data;
  349. int win = zpos;
  350. unsigned long val, alpha, size;
  351. DRM_DEBUG_KMS("%s\n", __FILE__);
  352. if (ctx->suspended)
  353. return;
  354. if (win == DEFAULT_ZPOS)
  355. win = ctx->default_win;
  356. if (win < 0 || win > WINDOWS_NR)
  357. return;
  358. win_data = &ctx->win_data[win];
  359. /*
  360. * SHADOWCON register is used for enabling timing.
  361. *
  362. * for example, once only width value of a register is set,
  363. * if the dma is started then fimd hardware could malfunction so
  364. * with protect window setting, the register fields with prefix '_F'
  365. * wouldn't be updated at vsync also but updated once unprotect window
  366. * is set.
  367. */
  368. /* protect windows */
  369. val = readl(ctx->regs + SHADOWCON);
  370. val |= SHADOWCON_WINx_PROTECT(win);
  371. writel(val, ctx->regs + SHADOWCON);
  372. /* buffer start address */
  373. val = (unsigned long)win_data->dma_addr;
  374. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  375. /* buffer end address */
  376. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  377. val = (unsigned long)(win_data->dma_addr + size);
  378. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  379. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  380. (unsigned long)win_data->dma_addr, val, size);
  381. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  382. win_data->ovl_width, win_data->ovl_height);
  383. /* buffer size */
  384. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  385. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  386. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  387. /* OSD position */
  388. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  389. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  390. writel(val, ctx->regs + VIDOSD_A(win));
  391. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  392. win_data->ovl_width - 1) |
  393. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  394. win_data->ovl_height - 1);
  395. writel(val, ctx->regs + VIDOSD_B(win));
  396. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  397. win_data->offset_x, win_data->offset_y,
  398. win_data->offset_x + win_data->ovl_width - 1,
  399. win_data->offset_y + win_data->ovl_height - 1);
  400. /* hardware window 0 doesn't support alpha channel. */
  401. if (win != 0) {
  402. /* OSD alpha */
  403. alpha = VIDISD14C_ALPHA1_R(0xf) |
  404. VIDISD14C_ALPHA1_G(0xf) |
  405. VIDISD14C_ALPHA1_B(0xf);
  406. writel(alpha, ctx->regs + VIDOSD_C(win));
  407. }
  408. /* OSD size */
  409. if (win != 3 && win != 4) {
  410. u32 offset = VIDOSD_D(win);
  411. if (win == 0)
  412. offset = VIDOSD_C_SIZE_W0;
  413. val = win_data->ovl_width * win_data->ovl_height;
  414. writel(val, ctx->regs + offset);
  415. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  416. }
  417. fimd_win_set_pixfmt(dev, win);
  418. /* hardware window 0 doesn't support color key. */
  419. if (win != 0)
  420. fimd_win_set_colkey(dev, win);
  421. /* wincon */
  422. val = readl(ctx->regs + WINCON(win));
  423. val |= WINCONx_ENWIN;
  424. writel(val, ctx->regs + WINCON(win));
  425. /* Enable DMA channel and unprotect windows */
  426. val = readl(ctx->regs + SHADOWCON);
  427. val |= SHADOWCON_CHx_ENABLE(win);
  428. val &= ~SHADOWCON_WINx_PROTECT(win);
  429. writel(val, ctx->regs + SHADOWCON);
  430. win_data->enabled = true;
  431. }
  432. static void fimd_win_disable(struct device *dev, int zpos)
  433. {
  434. struct fimd_context *ctx = get_fimd_context(dev);
  435. struct fimd_win_data *win_data;
  436. int win = zpos;
  437. u32 val;
  438. DRM_DEBUG_KMS("%s\n", __FILE__);
  439. if (win == DEFAULT_ZPOS)
  440. win = ctx->default_win;
  441. if (win < 0 || win > WINDOWS_NR)
  442. return;
  443. win_data = &ctx->win_data[win];
  444. /* protect windows */
  445. val = readl(ctx->regs + SHADOWCON);
  446. val |= SHADOWCON_WINx_PROTECT(win);
  447. writel(val, ctx->regs + SHADOWCON);
  448. /* wincon */
  449. val = readl(ctx->regs + WINCON(win));
  450. val &= ~WINCONx_ENWIN;
  451. writel(val, ctx->regs + WINCON(win));
  452. /* unprotect windows */
  453. val = readl(ctx->regs + SHADOWCON);
  454. val &= ~SHADOWCON_CHx_ENABLE(win);
  455. val &= ~SHADOWCON_WINx_PROTECT(win);
  456. writel(val, ctx->regs + SHADOWCON);
  457. win_data->enabled = false;
  458. }
  459. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  460. .mode_set = fimd_win_mode_set,
  461. .commit = fimd_win_commit,
  462. .disable = fimd_win_disable,
  463. };
  464. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  465. {
  466. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  467. struct drm_pending_vblank_event *e, *t;
  468. struct timeval now;
  469. unsigned long flags;
  470. bool is_checked = false;
  471. spin_lock_irqsave(&drm_dev->event_lock, flags);
  472. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  473. base.link) {
  474. /* if event's pipe isn't same as crtc then ignore it. */
  475. if (crtc != e->pipe)
  476. continue;
  477. is_checked = true;
  478. do_gettimeofday(&now);
  479. e->event.sequence = 0;
  480. e->event.tv_sec = now.tv_sec;
  481. e->event.tv_usec = now.tv_usec;
  482. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  483. wake_up_interruptible(&e->base.file_priv->event_wait);
  484. }
  485. if (is_checked) {
  486. /*
  487. * call drm_vblank_put only in case that drm_vblank_get was
  488. * called.
  489. */
  490. if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0)
  491. drm_vblank_put(drm_dev, crtc);
  492. /*
  493. * don't off vblank if vblank_disable_allowed is 1,
  494. * because vblank would be off by timer handler.
  495. */
  496. if (!drm_dev->vblank_disable_allowed)
  497. drm_vblank_off(drm_dev, crtc);
  498. }
  499. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  500. }
  501. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  502. {
  503. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  504. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  505. struct drm_device *drm_dev = subdrv->drm_dev;
  506. struct exynos_drm_manager *manager = &subdrv->manager;
  507. u32 val;
  508. val = readl(ctx->regs + VIDINTCON1);
  509. if (val & VIDINTCON1_INT_FRAME)
  510. /* VSYNC interrupt */
  511. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  512. /* check the crtc is detached already from encoder */
  513. if (manager->pipe < 0)
  514. goto out;
  515. drm_handle_vblank(drm_dev, manager->pipe);
  516. fimd_finish_pageflip(drm_dev, manager->pipe);
  517. out:
  518. return IRQ_HANDLED;
  519. }
  520. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  521. {
  522. DRM_DEBUG_KMS("%s\n", __FILE__);
  523. /*
  524. * enable drm irq mode.
  525. * - with irq_enabled = 1, we can use the vblank feature.
  526. *
  527. * P.S. note that we wouldn't use drm irq handler but
  528. * just specific driver own one instead because
  529. * drm framework supports only one irq handler.
  530. */
  531. drm_dev->irq_enabled = 1;
  532. /*
  533. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  534. * by drm timer once a current process gives up ownership of
  535. * vblank event.(after drm_vblank_put function is called)
  536. */
  537. drm_dev->vblank_disable_allowed = 1;
  538. return 0;
  539. }
  540. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  541. {
  542. DRM_DEBUG_KMS("%s\n", __FILE__);
  543. /* TODO. */
  544. }
  545. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  546. struct fb_videomode *timing)
  547. {
  548. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  549. u32 retrace;
  550. u32 clkdiv;
  551. u32 best_framerate = 0;
  552. u32 framerate;
  553. DRM_DEBUG_KMS("%s\n", __FILE__);
  554. retrace = timing->left_margin + timing->hsync_len +
  555. timing->right_margin + timing->xres;
  556. retrace *= timing->upper_margin + timing->vsync_len +
  557. timing->lower_margin + timing->yres;
  558. /* default framerate is 60Hz */
  559. if (!timing->refresh)
  560. timing->refresh = 60;
  561. clk /= retrace;
  562. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  563. int tmp;
  564. /* get best framerate */
  565. framerate = clk / clkdiv;
  566. tmp = timing->refresh - framerate;
  567. if (tmp < 0) {
  568. best_framerate = framerate;
  569. continue;
  570. } else {
  571. if (!best_framerate)
  572. best_framerate = framerate;
  573. else if (tmp < (best_framerate - framerate))
  574. best_framerate = framerate;
  575. break;
  576. }
  577. }
  578. return clkdiv;
  579. }
  580. static void fimd_clear_win(struct fimd_context *ctx, int win)
  581. {
  582. u32 val;
  583. DRM_DEBUG_KMS("%s\n", __FILE__);
  584. writel(0, ctx->regs + WINCON(win));
  585. writel(0, ctx->regs + VIDOSD_A(win));
  586. writel(0, ctx->regs + VIDOSD_B(win));
  587. writel(0, ctx->regs + VIDOSD_C(win));
  588. if (win == 1 || win == 2)
  589. writel(0, ctx->regs + VIDOSD_D(win));
  590. val = readl(ctx->regs + SHADOWCON);
  591. val &= ~SHADOWCON_WINx_PROTECT(win);
  592. writel(val, ctx->regs + SHADOWCON);
  593. }
  594. static int fimd_power_on(struct fimd_context *ctx, bool enable)
  595. {
  596. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  597. struct device *dev = subdrv->manager.dev;
  598. DRM_DEBUG_KMS("%s\n", __FILE__);
  599. if (enable != false && enable != true)
  600. return -EINVAL;
  601. if (enable) {
  602. int ret;
  603. ret = clk_enable(ctx->bus_clk);
  604. if (ret < 0)
  605. return ret;
  606. ret = clk_enable(ctx->lcd_clk);
  607. if (ret < 0) {
  608. clk_disable(ctx->bus_clk);
  609. return ret;
  610. }
  611. ctx->suspended = false;
  612. /* if vblank was enabled status, enable it again. */
  613. if (test_and_clear_bit(0, &ctx->irq_flags))
  614. fimd_enable_vblank(dev);
  615. fimd_apply(dev);
  616. } else {
  617. clk_disable(ctx->lcd_clk);
  618. clk_disable(ctx->bus_clk);
  619. ctx->suspended = true;
  620. }
  621. return 0;
  622. }
  623. static int __devinit fimd_probe(struct platform_device *pdev)
  624. {
  625. struct device *dev = &pdev->dev;
  626. struct fimd_context *ctx;
  627. struct exynos_drm_subdrv *subdrv;
  628. struct exynos_drm_fimd_pdata *pdata;
  629. struct exynos_drm_panel_info *panel;
  630. struct resource *res;
  631. int win;
  632. int ret = -EINVAL;
  633. DRM_DEBUG_KMS("%s\n", __FILE__);
  634. pdata = pdev->dev.platform_data;
  635. if (!pdata) {
  636. dev_err(dev, "no platform data specified\n");
  637. return -EINVAL;
  638. }
  639. panel = &pdata->panel;
  640. if (!panel) {
  641. dev_err(dev, "panel is null.\n");
  642. return -EINVAL;
  643. }
  644. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  645. if (!ctx)
  646. return -ENOMEM;
  647. ctx->bus_clk = clk_get(dev, "fimd");
  648. if (IS_ERR(ctx->bus_clk)) {
  649. dev_err(dev, "failed to get bus clock\n");
  650. ret = PTR_ERR(ctx->bus_clk);
  651. goto err_clk_get;
  652. }
  653. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  654. if (IS_ERR(ctx->lcd_clk)) {
  655. dev_err(dev, "failed to get lcd clock\n");
  656. ret = PTR_ERR(ctx->lcd_clk);
  657. goto err_bus_clk;
  658. }
  659. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  660. if (!res) {
  661. dev_err(dev, "failed to find registers\n");
  662. ret = -ENOENT;
  663. goto err_clk;
  664. }
  665. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  666. dev_name(dev));
  667. if (!ctx->regs_res) {
  668. dev_err(dev, "failed to claim register region\n");
  669. ret = -ENOENT;
  670. goto err_clk;
  671. }
  672. ctx->regs = ioremap(res->start, resource_size(res));
  673. if (!ctx->regs) {
  674. dev_err(dev, "failed to map registers\n");
  675. ret = -ENXIO;
  676. goto err_req_region_io;
  677. }
  678. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  679. if (!res) {
  680. dev_err(dev, "irq request failed.\n");
  681. goto err_req_region_irq;
  682. }
  683. ctx->irq = res->start;
  684. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  685. if (ret < 0) {
  686. dev_err(dev, "irq request failed.\n");
  687. goto err_req_irq;
  688. }
  689. ctx->vidcon0 = pdata->vidcon0;
  690. ctx->vidcon1 = pdata->vidcon1;
  691. ctx->default_win = pdata->default_win;
  692. ctx->panel = panel;
  693. subdrv = &ctx->subdrv;
  694. subdrv->probe = fimd_subdrv_probe;
  695. subdrv->remove = fimd_subdrv_remove;
  696. subdrv->manager.pipe = -1;
  697. subdrv->manager.ops = &fimd_manager_ops;
  698. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  699. subdrv->manager.display_ops = &fimd_display_ops;
  700. subdrv->manager.dev = dev;
  701. mutex_init(&ctx->lock);
  702. platform_set_drvdata(pdev, ctx);
  703. pm_runtime_enable(dev);
  704. pm_runtime_get_sync(dev);
  705. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  706. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  707. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  708. panel->timing.pixclock, ctx->clkdiv);
  709. for (win = 0; win < WINDOWS_NR; win++)
  710. fimd_clear_win(ctx, win);
  711. exynos_drm_subdrv_register(subdrv);
  712. return 0;
  713. err_req_irq:
  714. err_req_region_irq:
  715. iounmap(ctx->regs);
  716. err_req_region_io:
  717. release_resource(ctx->regs_res);
  718. kfree(ctx->regs_res);
  719. err_clk:
  720. clk_disable(ctx->lcd_clk);
  721. clk_put(ctx->lcd_clk);
  722. err_bus_clk:
  723. clk_disable(ctx->bus_clk);
  724. clk_put(ctx->bus_clk);
  725. err_clk_get:
  726. kfree(ctx);
  727. return ret;
  728. }
  729. static int __devexit fimd_remove(struct platform_device *pdev)
  730. {
  731. struct device *dev = &pdev->dev;
  732. struct fimd_context *ctx = platform_get_drvdata(pdev);
  733. DRM_DEBUG_KMS("%s\n", __FILE__);
  734. exynos_drm_subdrv_unregister(&ctx->subdrv);
  735. if (ctx->suspended)
  736. goto out;
  737. clk_disable(ctx->lcd_clk);
  738. clk_disable(ctx->bus_clk);
  739. pm_runtime_set_suspended(dev);
  740. pm_runtime_put_sync(dev);
  741. out:
  742. pm_runtime_disable(dev);
  743. clk_put(ctx->lcd_clk);
  744. clk_put(ctx->bus_clk);
  745. iounmap(ctx->regs);
  746. release_resource(ctx->regs_res);
  747. kfree(ctx->regs_res);
  748. free_irq(ctx->irq, ctx);
  749. kfree(ctx);
  750. return 0;
  751. }
  752. #ifdef CONFIG_PM_SLEEP
  753. static int fimd_suspend(struct device *dev)
  754. {
  755. struct fimd_context *ctx = get_fimd_context(dev);
  756. if (pm_runtime_suspended(dev))
  757. return 0;
  758. /*
  759. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  760. * called here, an error would be returned by that interface
  761. * because the usage_count of pm runtime is more than 1.
  762. */
  763. return fimd_power_on(ctx, false);
  764. }
  765. static int fimd_resume(struct device *dev)
  766. {
  767. struct fimd_context *ctx = get_fimd_context(dev);
  768. /*
  769. * if entered to sleep when lcd panel was on, the usage_count
  770. * of pm runtime would still be 1 so in this case, fimd driver
  771. * should be on directly not drawing on pm runtime interface.
  772. */
  773. if (!pm_runtime_suspended(dev))
  774. return fimd_power_on(ctx, true);
  775. return 0;
  776. }
  777. #endif
  778. #ifdef CONFIG_PM_RUNTIME
  779. static int fimd_runtime_suspend(struct device *dev)
  780. {
  781. struct fimd_context *ctx = get_fimd_context(dev);
  782. DRM_DEBUG_KMS("%s\n", __FILE__);
  783. return fimd_power_on(ctx, false);
  784. }
  785. static int fimd_runtime_resume(struct device *dev)
  786. {
  787. struct fimd_context *ctx = get_fimd_context(dev);
  788. DRM_DEBUG_KMS("%s\n", __FILE__);
  789. return fimd_power_on(ctx, true);
  790. }
  791. #endif
  792. static const struct dev_pm_ops fimd_pm_ops = {
  793. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  794. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  795. };
  796. struct platform_driver fimd_driver = {
  797. .probe = fimd_probe,
  798. .remove = __devexit_p(fimd_remove),
  799. .driver = {
  800. .name = "exynos4-fb",
  801. .owner = THIS_MODULE,
  802. .pm = &fimd_pm_ops,
  803. },
  804. };