gpio-tegra.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * arch/arm/mach-tegra/gpio.c
  3. *
  4. * Copyright (c) 2010 Google, Inc
  5. *
  6. * Author:
  7. * Erik Gilling <konkers@google.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/gpio.h>
  24. #include <linux/of.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/module.h>
  27. #include <linux/irqdomain.h>
  28. #include <asm/mach/irq.h>
  29. #include <mach/gpio-tegra.h>
  30. #include <mach/iomap.h>
  31. #include <mach/suspend.h>
  32. #define GPIO_BANK(x) ((x) >> 5)
  33. #define GPIO_PORT(x) (((x) >> 3) & 0x3)
  34. #define GPIO_BIT(x) ((x) & 0x7)
  35. #define GPIO_REG(x) (GPIO_BANK(x) * 0x80 + GPIO_PORT(x) * 4)
  36. #define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
  37. #define GPIO_OE(x) (GPIO_REG(x) + 0x10)
  38. #define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
  39. #define GPIO_IN(x) (GPIO_REG(x) + 0x30)
  40. #define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
  41. #define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
  42. #define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
  43. #define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
  44. #define GPIO_MSK_CNF(x) (GPIO_REG(x) + 0x800)
  45. #define GPIO_MSK_OE(x) (GPIO_REG(x) + 0x810)
  46. #define GPIO_MSK_OUT(x) (GPIO_REG(x) + 0X820)
  47. #define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + 0x840)
  48. #define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + 0x850)
  49. #define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + 0x860)
  50. #define GPIO_INT_LVL_MASK 0x010101
  51. #define GPIO_INT_LVL_EDGE_RISING 0x000101
  52. #define GPIO_INT_LVL_EDGE_FALLING 0x000100
  53. #define GPIO_INT_LVL_EDGE_BOTH 0x010100
  54. #define GPIO_INT_LVL_LEVEL_HIGH 0x000001
  55. #define GPIO_INT_LVL_LEVEL_LOW 0x000000
  56. struct tegra_gpio_bank {
  57. int bank;
  58. int irq;
  59. spinlock_t lvl_lock[4];
  60. #ifdef CONFIG_PM
  61. u32 cnf[4];
  62. u32 out[4];
  63. u32 oe[4];
  64. u32 int_enb[4];
  65. u32 int_lvl[4];
  66. #endif
  67. };
  68. static struct irq_domain *irq_domain;
  69. static void __iomem *regs;
  70. static u32 tegra_gpio_bank_count;
  71. static struct tegra_gpio_bank *tegra_gpio_banks;
  72. static inline void tegra_gpio_writel(u32 val, u32 reg)
  73. {
  74. __raw_writel(val, regs + reg);
  75. }
  76. static inline u32 tegra_gpio_readl(u32 reg)
  77. {
  78. return __raw_readl(regs + reg);
  79. }
  80. static int tegra_gpio_compose(int bank, int port, int bit)
  81. {
  82. return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
  83. }
  84. static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
  85. {
  86. u32 val;
  87. val = 0x100 << GPIO_BIT(gpio);
  88. if (value)
  89. val |= 1 << GPIO_BIT(gpio);
  90. tegra_gpio_writel(val, reg);
  91. }
  92. void tegra_gpio_enable(int gpio)
  93. {
  94. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
  95. }
  96. EXPORT_SYMBOL_GPL(tegra_gpio_enable);
  97. void tegra_gpio_disable(int gpio)
  98. {
  99. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
  100. }
  101. EXPORT_SYMBOL_GPL(tegra_gpio_disable);
  102. static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  103. {
  104. tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
  105. }
  106. static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
  107. {
  108. return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
  109. }
  110. static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  111. {
  112. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
  113. return 0;
  114. }
  115. static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
  116. int value)
  117. {
  118. tegra_gpio_set(chip, offset, value);
  119. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
  120. return 0;
  121. }
  122. static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  123. {
  124. return irq_find_mapping(irq_domain, offset);
  125. }
  126. static struct gpio_chip tegra_gpio_chip = {
  127. .label = "tegra-gpio",
  128. .direction_input = tegra_gpio_direction_input,
  129. .get = tegra_gpio_get,
  130. .direction_output = tegra_gpio_direction_output,
  131. .set = tegra_gpio_set,
  132. .to_irq = tegra_gpio_to_irq,
  133. .base = 0,
  134. .ngpio = TEGRA_NR_GPIOS,
  135. };
  136. static void tegra_gpio_irq_ack(struct irq_data *d)
  137. {
  138. int gpio = d->hwirq;
  139. tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
  140. }
  141. static void tegra_gpio_irq_mask(struct irq_data *d)
  142. {
  143. int gpio = d->hwirq;
  144. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
  145. }
  146. static void tegra_gpio_irq_unmask(struct irq_data *d)
  147. {
  148. int gpio = d->hwirq;
  149. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
  150. }
  151. static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  152. {
  153. int gpio = d->hwirq;
  154. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  155. int port = GPIO_PORT(gpio);
  156. int lvl_type;
  157. int val;
  158. unsigned long flags;
  159. switch (type & IRQ_TYPE_SENSE_MASK) {
  160. case IRQ_TYPE_EDGE_RISING:
  161. lvl_type = GPIO_INT_LVL_EDGE_RISING;
  162. break;
  163. case IRQ_TYPE_EDGE_FALLING:
  164. lvl_type = GPIO_INT_LVL_EDGE_FALLING;
  165. break;
  166. case IRQ_TYPE_EDGE_BOTH:
  167. lvl_type = GPIO_INT_LVL_EDGE_BOTH;
  168. break;
  169. case IRQ_TYPE_LEVEL_HIGH:
  170. lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
  171. break;
  172. case IRQ_TYPE_LEVEL_LOW:
  173. lvl_type = GPIO_INT_LVL_LEVEL_LOW;
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. spin_lock_irqsave(&bank->lvl_lock[port], flags);
  179. val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  180. val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
  181. val |= lvl_type << GPIO_BIT(gpio);
  182. tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
  183. spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
  184. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  185. __irq_set_handler_locked(d->irq, handle_level_irq);
  186. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  187. __irq_set_handler_locked(d->irq, handle_edge_irq);
  188. return 0;
  189. }
  190. static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  191. {
  192. struct tegra_gpio_bank *bank;
  193. int port;
  194. int pin;
  195. int unmasked = 0;
  196. struct irq_chip *chip = irq_desc_get_chip(desc);
  197. chained_irq_enter(chip, desc);
  198. bank = irq_get_handler_data(irq);
  199. for (port = 0; port < 4; port++) {
  200. int gpio = tegra_gpio_compose(bank->bank, port, 0);
  201. unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
  202. tegra_gpio_readl(GPIO_INT_ENB(gpio));
  203. u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  204. for_each_set_bit(pin, &sta, 8) {
  205. tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
  206. /* if gpio is edge triggered, clear condition
  207. * before executing the hander so that we don't
  208. * miss edges
  209. */
  210. if (lvl & (0x100 << pin)) {
  211. unmasked = 1;
  212. chained_irq_exit(chip, desc);
  213. }
  214. generic_handle_irq(gpio_to_irq(gpio + pin));
  215. }
  216. }
  217. if (!unmasked)
  218. chained_irq_exit(chip, desc);
  219. }
  220. #ifdef CONFIG_PM
  221. void tegra_gpio_resume(void)
  222. {
  223. unsigned long flags;
  224. int b;
  225. int p;
  226. local_irq_save(flags);
  227. for (b = 0; b < tegra_gpio_bank_count; b++) {
  228. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  229. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  230. unsigned int gpio = (b<<5) | (p<<3);
  231. tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
  232. tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
  233. tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
  234. tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
  235. tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
  236. }
  237. }
  238. local_irq_restore(flags);
  239. }
  240. void tegra_gpio_suspend(void)
  241. {
  242. unsigned long flags;
  243. int b;
  244. int p;
  245. local_irq_save(flags);
  246. for (b = 0; b < tegra_gpio_bank_count; b++) {
  247. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  248. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  249. unsigned int gpio = (b<<5) | (p<<3);
  250. bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
  251. bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
  252. bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
  253. bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
  254. bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  255. }
  256. }
  257. local_irq_restore(flags);
  258. }
  259. static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  260. {
  261. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  262. return irq_set_irq_wake(bank->irq, enable);
  263. }
  264. #endif
  265. static struct irq_chip tegra_gpio_irq_chip = {
  266. .name = "GPIO",
  267. .irq_ack = tegra_gpio_irq_ack,
  268. .irq_mask = tegra_gpio_irq_mask,
  269. .irq_unmask = tegra_gpio_irq_unmask,
  270. .irq_set_type = tegra_gpio_irq_set_type,
  271. #ifdef CONFIG_PM
  272. .irq_set_wake = tegra_gpio_wake_enable,
  273. #endif
  274. };
  275. /* This lock class tells lockdep that GPIO irqs are in a different
  276. * category than their parents, so it won't report false recursion.
  277. */
  278. static struct lock_class_key gpio_lock_class;
  279. static int __devinit tegra_gpio_probe(struct platform_device *pdev)
  280. {
  281. int irq_base;
  282. struct resource *res;
  283. struct tegra_gpio_bank *bank;
  284. int gpio;
  285. int i;
  286. int j;
  287. for (;;) {
  288. res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
  289. if (!res)
  290. break;
  291. tegra_gpio_bank_count++;
  292. }
  293. if (!tegra_gpio_bank_count) {
  294. dev_err(&pdev->dev, "Missing IRQ resource\n");
  295. return -ENODEV;
  296. }
  297. tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
  298. tegra_gpio_banks = devm_kzalloc(&pdev->dev,
  299. tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
  300. GFP_KERNEL);
  301. if (!tegra_gpio_banks) {
  302. dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
  303. return -ENODEV;
  304. }
  305. irq_base = irq_alloc_descs(-1, 0, tegra_gpio_chip.ngpio, 0);
  306. if (irq_base < 0) {
  307. dev_err(&pdev->dev, "Couldn't allocate IRQ numbers\n");
  308. return -ENODEV;
  309. }
  310. irq_domain = irq_domain_add_legacy(pdev->dev.of_node,
  311. tegra_gpio_chip.ngpio, irq_base, 0,
  312. &irq_domain_simple_ops, NULL);
  313. for (i = 0; i < tegra_gpio_bank_count; i++) {
  314. res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
  315. if (!res) {
  316. dev_err(&pdev->dev, "Missing IRQ resource\n");
  317. return -ENODEV;
  318. }
  319. bank = &tegra_gpio_banks[i];
  320. bank->bank = i;
  321. bank->irq = res->start;
  322. }
  323. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  324. if (!res) {
  325. dev_err(&pdev->dev, "Missing MEM resource\n");
  326. return -ENODEV;
  327. }
  328. regs = devm_request_and_ioremap(&pdev->dev, res);
  329. if (!regs) {
  330. dev_err(&pdev->dev, "Couldn't ioremap regs\n");
  331. return -ENODEV;
  332. }
  333. for (i = 0; i < 7; i++) {
  334. for (j = 0; j < 4; j++) {
  335. int gpio = tegra_gpio_compose(i, j, 0);
  336. tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
  337. }
  338. }
  339. #ifdef CONFIG_OF_GPIO
  340. tegra_gpio_chip.of_node = pdev->dev.of_node;
  341. #endif
  342. gpiochip_add(&tegra_gpio_chip);
  343. for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
  344. int irq = irq_find_mapping(irq_domain, gpio);
  345. /* No validity check; all Tegra GPIOs are valid IRQs */
  346. bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
  347. irq_set_lockdep_class(irq, &gpio_lock_class);
  348. irq_set_chip_data(irq, bank);
  349. irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
  350. handle_simple_irq);
  351. set_irq_flags(irq, IRQF_VALID);
  352. }
  353. for (i = 0; i < tegra_gpio_bank_count; i++) {
  354. bank = &tegra_gpio_banks[i];
  355. irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
  356. irq_set_handler_data(bank->irq, bank);
  357. for (j = 0; j < 4; j++)
  358. spin_lock_init(&bank->lvl_lock[j]);
  359. }
  360. return 0;
  361. }
  362. static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
  363. { .compatible = "nvidia,tegra20-gpio", },
  364. { },
  365. };
  366. static struct platform_driver tegra_gpio_driver = {
  367. .driver = {
  368. .name = "tegra-gpio",
  369. .owner = THIS_MODULE,
  370. .of_match_table = tegra_gpio_of_match,
  371. },
  372. .probe = tegra_gpio_probe,
  373. };
  374. static int __init tegra_gpio_init(void)
  375. {
  376. return platform_driver_register(&tegra_gpio_driver);
  377. }
  378. postcore_initcall(tegra_gpio_init);
  379. void tegra_gpio_config(struct tegra_gpio_table *table, int num)
  380. {
  381. int i;
  382. for (i = 0; i < num; i++) {
  383. int gpio = table[i].gpio;
  384. if (table[i].enable)
  385. tegra_gpio_enable(gpio);
  386. else
  387. tegra_gpio_disable(gpio);
  388. }
  389. }
  390. #ifdef CONFIG_DEBUG_FS
  391. #include <linux/debugfs.h>
  392. #include <linux/seq_file.h>
  393. static int dbg_gpio_show(struct seq_file *s, void *unused)
  394. {
  395. int i;
  396. int j;
  397. for (i = 0; i < 7; i++) {
  398. for (j = 0; j < 4; j++) {
  399. int gpio = tegra_gpio_compose(i, j, 0);
  400. seq_printf(s,
  401. "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
  402. i, j,
  403. tegra_gpio_readl(GPIO_CNF(gpio)),
  404. tegra_gpio_readl(GPIO_OE(gpio)),
  405. tegra_gpio_readl(GPIO_OUT(gpio)),
  406. tegra_gpio_readl(GPIO_IN(gpio)),
  407. tegra_gpio_readl(GPIO_INT_STA(gpio)),
  408. tegra_gpio_readl(GPIO_INT_ENB(gpio)),
  409. tegra_gpio_readl(GPIO_INT_LVL(gpio)));
  410. }
  411. }
  412. return 0;
  413. }
  414. static int dbg_gpio_open(struct inode *inode, struct file *file)
  415. {
  416. return single_open(file, dbg_gpio_show, &inode->i_private);
  417. }
  418. static const struct file_operations debug_fops = {
  419. .open = dbg_gpio_open,
  420. .read = seq_read,
  421. .llseek = seq_lseek,
  422. .release = single_release,
  423. };
  424. static int __init tegra_gpio_debuginit(void)
  425. {
  426. (void) debugfs_create_file("tegra_gpio", S_IRUGO,
  427. NULL, NULL, &debug_fops);
  428. return 0;
  429. }
  430. late_initcall(tegra_gpio_debuginit);
  431. #endif