gpio-omap.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <mach/irqs.h>
  30. #include <asm/gpio.h>
  31. #include <asm/mach/irq.h>
  32. #define OFF_MODE 1
  33. static LIST_HEAD(omap_gpio_list);
  34. struct gpio_regs {
  35. u32 irqenable1;
  36. u32 irqenable2;
  37. u32 wake_en;
  38. u32 ctrl;
  39. u32 oe;
  40. u32 leveldetect0;
  41. u32 leveldetect1;
  42. u32 risingdetect;
  43. u32 fallingdetect;
  44. u32 dataout;
  45. u32 debounce;
  46. u32 debounce_en;
  47. };
  48. struct gpio_bank {
  49. struct list_head node;
  50. void __iomem *base;
  51. u16 irq;
  52. int irq_base;
  53. struct irq_domain *domain;
  54. u32 suspend_wakeup;
  55. u32 saved_wakeup;
  56. u32 non_wakeup_gpios;
  57. u32 enabled_non_wakeup_gpios;
  58. struct gpio_regs context;
  59. u32 saved_datain;
  60. u32 saved_fallingdetect;
  61. u32 saved_risingdetect;
  62. u32 level_mask;
  63. u32 toggle_mask;
  64. spinlock_t lock;
  65. struct gpio_chip chip;
  66. struct clk *dbck;
  67. u32 mod_usage;
  68. u32 dbck_enable_mask;
  69. bool dbck_enabled;
  70. struct device *dev;
  71. bool is_mpuio;
  72. bool dbck_flag;
  73. bool loses_context;
  74. int stride;
  75. u32 width;
  76. int context_loss_count;
  77. int power_mode;
  78. bool workaround_enabled;
  79. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  80. int (*get_context_loss_count)(struct device *dev);
  81. struct omap_gpio_reg_offs *regs;
  82. };
  83. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  84. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  85. #define GPIO_MOD_CTRL_BIT BIT(0)
  86. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  87. {
  88. return gpio_irq - bank->irq_base + bank->chip.base;
  89. }
  90. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l;
  94. reg += bank->regs->direction;
  95. l = __raw_readl(reg);
  96. if (is_input)
  97. l |= 1 << gpio;
  98. else
  99. l &= ~(1 << gpio);
  100. __raw_writel(l, reg);
  101. bank->context.oe = l;
  102. }
  103. /* set data out value using dedicate set/clear register */
  104. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  105. {
  106. void __iomem *reg = bank->base;
  107. u32 l = GPIO_BIT(bank, gpio);
  108. if (enable) {
  109. reg += bank->regs->set_dataout;
  110. bank->context.dataout |= l;
  111. } else {
  112. reg += bank->regs->clr_dataout;
  113. bank->context.dataout &= ~l;
  114. }
  115. __raw_writel(l, reg);
  116. }
  117. /* set data out value using mask register */
  118. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  119. {
  120. void __iomem *reg = bank->base + bank->regs->dataout;
  121. u32 gpio_bit = GPIO_BIT(bank, gpio);
  122. u32 l;
  123. l = __raw_readl(reg);
  124. if (enable)
  125. l |= gpio_bit;
  126. else
  127. l &= ~gpio_bit;
  128. __raw_writel(l, reg);
  129. bank->context.dataout = l;
  130. }
  131. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  132. {
  133. void __iomem *reg = bank->base + bank->regs->datain;
  134. return (__raw_readl(reg) & (1 << offset)) != 0;
  135. }
  136. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  137. {
  138. void __iomem *reg = bank->base + bank->regs->dataout;
  139. return (__raw_readl(reg) & (1 << offset)) != 0;
  140. }
  141. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  142. {
  143. int l = __raw_readl(base + reg);
  144. if (set)
  145. l |= mask;
  146. else
  147. l &= ~mask;
  148. __raw_writel(l, base + reg);
  149. }
  150. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  151. {
  152. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  153. clk_enable(bank->dbck);
  154. bank->dbck_enabled = true;
  155. }
  156. }
  157. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  158. {
  159. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  160. clk_disable(bank->dbck);
  161. bank->dbck_enabled = false;
  162. }
  163. }
  164. /**
  165. * _set_gpio_debounce - low level gpio debounce time
  166. * @bank: the gpio bank we're acting upon
  167. * @gpio: the gpio number on this @gpio
  168. * @debounce: debounce time to use
  169. *
  170. * OMAP's debounce time is in 31us steps so we need
  171. * to convert and round up to the closest unit.
  172. */
  173. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  174. unsigned debounce)
  175. {
  176. void __iomem *reg;
  177. u32 val;
  178. u32 l;
  179. if (!bank->dbck_flag)
  180. return;
  181. if (debounce < 32)
  182. debounce = 0x01;
  183. else if (debounce > 7936)
  184. debounce = 0xff;
  185. else
  186. debounce = (debounce / 0x1f) - 1;
  187. l = GPIO_BIT(bank, gpio);
  188. clk_enable(bank->dbck);
  189. reg = bank->base + bank->regs->debounce;
  190. __raw_writel(debounce, reg);
  191. reg = bank->base + bank->regs->debounce_en;
  192. val = __raw_readl(reg);
  193. if (debounce)
  194. val |= l;
  195. else
  196. val &= ~l;
  197. bank->dbck_enable_mask = val;
  198. __raw_writel(val, reg);
  199. clk_disable(bank->dbck);
  200. /*
  201. * Enable debounce clock per module.
  202. * This call is mandatory because in omap_gpio_request() when
  203. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  204. * runtime callbck fails to turn on dbck because dbck_enable_mask
  205. * used within _gpio_dbck_enable() is still not initialized at
  206. * that point. Therefore we have to enable dbck here.
  207. */
  208. _gpio_dbck_enable(bank);
  209. if (bank->dbck_enable_mask) {
  210. bank->context.debounce = debounce;
  211. bank->context.debounce_en = val;
  212. }
  213. }
  214. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  215. unsigned trigger)
  216. {
  217. void __iomem *base = bank->base;
  218. u32 gpio_bit = 1 << gpio;
  219. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  220. trigger & IRQ_TYPE_LEVEL_LOW);
  221. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  222. trigger & IRQ_TYPE_LEVEL_HIGH);
  223. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  224. trigger & IRQ_TYPE_EDGE_RISING);
  225. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  226. trigger & IRQ_TYPE_EDGE_FALLING);
  227. bank->context.leveldetect0 =
  228. __raw_readl(bank->base + bank->regs->leveldetect0);
  229. bank->context.leveldetect1 =
  230. __raw_readl(bank->base + bank->regs->leveldetect1);
  231. bank->context.risingdetect =
  232. __raw_readl(bank->base + bank->regs->risingdetect);
  233. bank->context.fallingdetect =
  234. __raw_readl(bank->base + bank->regs->fallingdetect);
  235. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  236. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  237. bank->context.wake_en =
  238. __raw_readl(bank->base + bank->regs->wkup_en);
  239. }
  240. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  241. if (!bank->regs->irqctrl) {
  242. /* On omap24xx proceed only when valid GPIO bit is set */
  243. if (bank->non_wakeup_gpios) {
  244. if (!(bank->non_wakeup_gpios & gpio_bit))
  245. goto exit;
  246. }
  247. /*
  248. * Log the edge gpio and manually trigger the IRQ
  249. * after resume if the input level changes
  250. * to avoid irq lost during PER RET/OFF mode
  251. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  252. */
  253. if (trigger & IRQ_TYPE_EDGE_BOTH)
  254. bank->enabled_non_wakeup_gpios |= gpio_bit;
  255. else
  256. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  257. }
  258. exit:
  259. bank->level_mask =
  260. __raw_readl(bank->base + bank->regs->leveldetect0) |
  261. __raw_readl(bank->base + bank->regs->leveldetect1);
  262. }
  263. #ifdef CONFIG_ARCH_OMAP1
  264. /*
  265. * This only applies to chips that can't do both rising and falling edge
  266. * detection at once. For all other chips, this function is a noop.
  267. */
  268. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  269. {
  270. void __iomem *reg = bank->base;
  271. u32 l = 0;
  272. if (!bank->regs->irqctrl)
  273. return;
  274. reg += bank->regs->irqctrl;
  275. l = __raw_readl(reg);
  276. if ((l >> gpio) & 1)
  277. l &= ~(1 << gpio);
  278. else
  279. l |= 1 << gpio;
  280. __raw_writel(l, reg);
  281. }
  282. #else
  283. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  284. #endif
  285. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  286. unsigned trigger)
  287. {
  288. void __iomem *reg = bank->base;
  289. void __iomem *base = bank->base;
  290. u32 l = 0;
  291. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  292. set_gpio_trigger(bank, gpio, trigger);
  293. } else if (bank->regs->irqctrl) {
  294. reg += bank->regs->irqctrl;
  295. l = __raw_readl(reg);
  296. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  297. bank->toggle_mask |= 1 << gpio;
  298. if (trigger & IRQ_TYPE_EDGE_RISING)
  299. l |= 1 << gpio;
  300. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  301. l &= ~(1 << gpio);
  302. else
  303. return -EINVAL;
  304. __raw_writel(l, reg);
  305. } else if (bank->regs->edgectrl1) {
  306. if (gpio & 0x08)
  307. reg += bank->regs->edgectrl2;
  308. else
  309. reg += bank->regs->edgectrl1;
  310. gpio &= 0x07;
  311. l = __raw_readl(reg);
  312. l &= ~(3 << (gpio << 1));
  313. if (trigger & IRQ_TYPE_EDGE_RISING)
  314. l |= 2 << (gpio << 1);
  315. if (trigger & IRQ_TYPE_EDGE_FALLING)
  316. l |= 1 << (gpio << 1);
  317. /* Enable wake-up during idle for dynamic tick */
  318. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  319. bank->context.wake_en =
  320. __raw_readl(bank->base + bank->regs->wkup_en);
  321. __raw_writel(l, reg);
  322. }
  323. return 0;
  324. }
  325. static int gpio_irq_type(struct irq_data *d, unsigned type)
  326. {
  327. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  328. unsigned gpio;
  329. int retval;
  330. unsigned long flags;
  331. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  332. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  333. else
  334. gpio = irq_to_gpio(bank, d->irq);
  335. if (type & ~IRQ_TYPE_SENSE_MASK)
  336. return -EINVAL;
  337. if (!bank->regs->leveldetect0 &&
  338. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  339. return -EINVAL;
  340. spin_lock_irqsave(&bank->lock, flags);
  341. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  342. spin_unlock_irqrestore(&bank->lock, flags);
  343. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  344. __irq_set_handler_locked(d->irq, handle_level_irq);
  345. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  346. __irq_set_handler_locked(d->irq, handle_edge_irq);
  347. return retval;
  348. }
  349. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  350. {
  351. void __iomem *reg = bank->base;
  352. reg += bank->regs->irqstatus;
  353. __raw_writel(gpio_mask, reg);
  354. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  355. if (bank->regs->irqstatus2) {
  356. reg = bank->base + bank->regs->irqstatus2;
  357. __raw_writel(gpio_mask, reg);
  358. }
  359. /* Flush posted write for the irq status to avoid spurious interrupts */
  360. __raw_readl(reg);
  361. }
  362. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  363. {
  364. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  365. }
  366. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  367. {
  368. void __iomem *reg = bank->base;
  369. u32 l;
  370. u32 mask = (1 << bank->width) - 1;
  371. reg += bank->regs->irqenable;
  372. l = __raw_readl(reg);
  373. if (bank->regs->irqenable_inv)
  374. l = ~l;
  375. l &= mask;
  376. return l;
  377. }
  378. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  379. {
  380. void __iomem *reg = bank->base;
  381. u32 l;
  382. if (bank->regs->set_irqenable) {
  383. reg += bank->regs->set_irqenable;
  384. l = gpio_mask;
  385. bank->context.irqenable1 |= gpio_mask;
  386. } else {
  387. reg += bank->regs->irqenable;
  388. l = __raw_readl(reg);
  389. if (bank->regs->irqenable_inv)
  390. l &= ~gpio_mask;
  391. else
  392. l |= gpio_mask;
  393. bank->context.irqenable1 = l;
  394. }
  395. __raw_writel(l, reg);
  396. }
  397. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  398. {
  399. void __iomem *reg = bank->base;
  400. u32 l;
  401. if (bank->regs->clr_irqenable) {
  402. reg += bank->regs->clr_irqenable;
  403. l = gpio_mask;
  404. bank->context.irqenable1 &= ~gpio_mask;
  405. } else {
  406. reg += bank->regs->irqenable;
  407. l = __raw_readl(reg);
  408. if (bank->regs->irqenable_inv)
  409. l |= gpio_mask;
  410. else
  411. l &= ~gpio_mask;
  412. bank->context.irqenable1 = l;
  413. }
  414. __raw_writel(l, reg);
  415. }
  416. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  417. {
  418. if (enable)
  419. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  420. else
  421. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  422. }
  423. /*
  424. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  425. * 1510 does not seem to have a wake-up register. If JTAG is connected
  426. * to the target, system will wake up always on GPIO events. While
  427. * system is running all registered GPIO interrupts need to have wake-up
  428. * enabled. When system is suspended, only selected GPIO interrupts need
  429. * to have wake-up enabled.
  430. */
  431. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  432. {
  433. u32 gpio_bit = GPIO_BIT(bank, gpio);
  434. unsigned long flags;
  435. if (bank->non_wakeup_gpios & gpio_bit) {
  436. dev_err(bank->dev,
  437. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  438. return -EINVAL;
  439. }
  440. spin_lock_irqsave(&bank->lock, flags);
  441. if (enable)
  442. bank->suspend_wakeup |= gpio_bit;
  443. else
  444. bank->suspend_wakeup &= ~gpio_bit;
  445. __raw_writel(bank->suspend_wakeup, bank->base + bank->regs->wkup_en);
  446. spin_unlock_irqrestore(&bank->lock, flags);
  447. return 0;
  448. }
  449. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  450. {
  451. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  452. _set_gpio_irqenable(bank, gpio, 0);
  453. _clear_gpio_irqstatus(bank, gpio);
  454. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  455. }
  456. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  457. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  458. {
  459. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  460. unsigned int gpio = irq_to_gpio(bank, d->irq);
  461. return _set_gpio_wakeup(bank, gpio, enable);
  462. }
  463. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  464. {
  465. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  466. unsigned long flags;
  467. /*
  468. * If this is the first gpio_request for the bank,
  469. * enable the bank module.
  470. */
  471. if (!bank->mod_usage)
  472. pm_runtime_get_sync(bank->dev);
  473. spin_lock_irqsave(&bank->lock, flags);
  474. /* Set trigger to none. You need to enable the desired trigger with
  475. * request_irq() or set_irq_type().
  476. */
  477. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  478. if (bank->regs->pinctrl) {
  479. void __iomem *reg = bank->base + bank->regs->pinctrl;
  480. /* Claim the pin for MPU */
  481. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  482. }
  483. if (bank->regs->ctrl && !bank->mod_usage) {
  484. void __iomem *reg = bank->base + bank->regs->ctrl;
  485. u32 ctrl;
  486. ctrl = __raw_readl(reg);
  487. /* Module is enabled, clocks are not gated */
  488. ctrl &= ~GPIO_MOD_CTRL_BIT;
  489. __raw_writel(ctrl, reg);
  490. bank->context.ctrl = ctrl;
  491. }
  492. bank->mod_usage |= 1 << offset;
  493. spin_unlock_irqrestore(&bank->lock, flags);
  494. return 0;
  495. }
  496. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  497. {
  498. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  499. void __iomem *base = bank->base;
  500. unsigned long flags;
  501. spin_lock_irqsave(&bank->lock, flags);
  502. if (bank->regs->wkup_en) {
  503. /* Disable wake-up during idle for dynamic tick */
  504. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  505. bank->context.wake_en =
  506. __raw_readl(bank->base + bank->regs->wkup_en);
  507. }
  508. bank->mod_usage &= ~(1 << offset);
  509. if (bank->regs->ctrl && !bank->mod_usage) {
  510. void __iomem *reg = bank->base + bank->regs->ctrl;
  511. u32 ctrl;
  512. ctrl = __raw_readl(reg);
  513. /* Module is disabled, clocks are gated */
  514. ctrl |= GPIO_MOD_CTRL_BIT;
  515. __raw_writel(ctrl, reg);
  516. bank->context.ctrl = ctrl;
  517. }
  518. _reset_gpio(bank, bank->chip.base + offset);
  519. spin_unlock_irqrestore(&bank->lock, flags);
  520. /*
  521. * If this is the last gpio to be freed in the bank,
  522. * disable the bank module.
  523. */
  524. if (!bank->mod_usage)
  525. pm_runtime_put(bank->dev);
  526. }
  527. /*
  528. * We need to unmask the GPIO bank interrupt as soon as possible to
  529. * avoid missing GPIO interrupts for other lines in the bank.
  530. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  531. * in the bank to avoid missing nested interrupts for a GPIO line.
  532. * If we wait to unmask individual GPIO lines in the bank after the
  533. * line's interrupt handler has been run, we may miss some nested
  534. * interrupts.
  535. */
  536. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  537. {
  538. void __iomem *isr_reg = NULL;
  539. u32 isr;
  540. unsigned int gpio_irq, gpio_index;
  541. struct gpio_bank *bank;
  542. u32 retrigger = 0;
  543. int unmasked = 0;
  544. struct irq_chip *chip = irq_desc_get_chip(desc);
  545. chained_irq_enter(chip, desc);
  546. bank = irq_get_handler_data(irq);
  547. isr_reg = bank->base + bank->regs->irqstatus;
  548. pm_runtime_get_sync(bank->dev);
  549. if (WARN_ON(!isr_reg))
  550. goto exit;
  551. while(1) {
  552. u32 isr_saved, level_mask = 0;
  553. u32 enabled;
  554. enabled = _get_gpio_irqbank_mask(bank);
  555. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  556. if (bank->level_mask)
  557. level_mask = bank->level_mask & enabled;
  558. /* clear edge sensitive interrupts before handler(s) are
  559. called so that we don't miss any interrupt occurred while
  560. executing them */
  561. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  562. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  563. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  564. /* if there is only edge sensitive GPIO pin interrupts
  565. configured, we could unmask GPIO bank interrupt immediately */
  566. if (!level_mask && !unmasked) {
  567. unmasked = 1;
  568. chained_irq_exit(chip, desc);
  569. }
  570. isr |= retrigger;
  571. retrigger = 0;
  572. if (!isr)
  573. break;
  574. gpio_irq = bank->irq_base;
  575. for (; isr != 0; isr >>= 1, gpio_irq++) {
  576. int gpio = irq_to_gpio(bank, gpio_irq);
  577. if (!(isr & 1))
  578. continue;
  579. gpio_index = GPIO_INDEX(bank, gpio);
  580. /*
  581. * Some chips can't respond to both rising and falling
  582. * at the same time. If this irq was requested with
  583. * both flags, we need to flip the ICR data for the IRQ
  584. * to respond to the IRQ for the opposite direction.
  585. * This will be indicated in the bank toggle_mask.
  586. */
  587. if (bank->toggle_mask & (1 << gpio_index))
  588. _toggle_gpio_edge_triggering(bank, gpio_index);
  589. generic_handle_irq(gpio_irq);
  590. }
  591. }
  592. /* if bank has any level sensitive GPIO pin interrupt
  593. configured, we must unmask the bank interrupt only after
  594. handler(s) are executed in order to avoid spurious bank
  595. interrupt */
  596. exit:
  597. if (!unmasked)
  598. chained_irq_exit(chip, desc);
  599. pm_runtime_put(bank->dev);
  600. }
  601. static void gpio_irq_shutdown(struct irq_data *d)
  602. {
  603. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  604. unsigned int gpio = irq_to_gpio(bank, d->irq);
  605. unsigned long flags;
  606. spin_lock_irqsave(&bank->lock, flags);
  607. _reset_gpio(bank, gpio);
  608. spin_unlock_irqrestore(&bank->lock, flags);
  609. }
  610. static void gpio_ack_irq(struct irq_data *d)
  611. {
  612. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  613. unsigned int gpio = irq_to_gpio(bank, d->irq);
  614. _clear_gpio_irqstatus(bank, gpio);
  615. }
  616. static void gpio_mask_irq(struct irq_data *d)
  617. {
  618. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  619. unsigned int gpio = irq_to_gpio(bank, d->irq);
  620. unsigned long flags;
  621. spin_lock_irqsave(&bank->lock, flags);
  622. _set_gpio_irqenable(bank, gpio, 0);
  623. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  624. spin_unlock_irqrestore(&bank->lock, flags);
  625. }
  626. static void gpio_unmask_irq(struct irq_data *d)
  627. {
  628. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  629. unsigned int gpio = irq_to_gpio(bank, d->irq);
  630. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  631. u32 trigger = irqd_get_trigger_type(d);
  632. unsigned long flags;
  633. spin_lock_irqsave(&bank->lock, flags);
  634. if (trigger)
  635. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  636. /* For level-triggered GPIOs, the clearing must be done after
  637. * the HW source is cleared, thus after the handler has run */
  638. if (bank->level_mask & irq_mask) {
  639. _set_gpio_irqenable(bank, gpio, 0);
  640. _clear_gpio_irqstatus(bank, gpio);
  641. }
  642. _set_gpio_irqenable(bank, gpio, 1);
  643. spin_unlock_irqrestore(&bank->lock, flags);
  644. }
  645. static struct irq_chip gpio_irq_chip = {
  646. .name = "GPIO",
  647. .irq_shutdown = gpio_irq_shutdown,
  648. .irq_ack = gpio_ack_irq,
  649. .irq_mask = gpio_mask_irq,
  650. .irq_unmask = gpio_unmask_irq,
  651. .irq_set_type = gpio_irq_type,
  652. .irq_set_wake = gpio_wake_enable,
  653. };
  654. /*---------------------------------------------------------------------*/
  655. static int omap_mpuio_suspend_noirq(struct device *dev)
  656. {
  657. struct platform_device *pdev = to_platform_device(dev);
  658. struct gpio_bank *bank = platform_get_drvdata(pdev);
  659. void __iomem *mask_reg = bank->base +
  660. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  661. unsigned long flags;
  662. spin_lock_irqsave(&bank->lock, flags);
  663. bank->saved_wakeup = __raw_readl(mask_reg);
  664. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  665. spin_unlock_irqrestore(&bank->lock, flags);
  666. return 0;
  667. }
  668. static int omap_mpuio_resume_noirq(struct device *dev)
  669. {
  670. struct platform_device *pdev = to_platform_device(dev);
  671. struct gpio_bank *bank = platform_get_drvdata(pdev);
  672. void __iomem *mask_reg = bank->base +
  673. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  674. unsigned long flags;
  675. spin_lock_irqsave(&bank->lock, flags);
  676. __raw_writel(bank->saved_wakeup, mask_reg);
  677. spin_unlock_irqrestore(&bank->lock, flags);
  678. return 0;
  679. }
  680. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  681. .suspend_noirq = omap_mpuio_suspend_noirq,
  682. .resume_noirq = omap_mpuio_resume_noirq,
  683. };
  684. /* use platform_driver for this. */
  685. static struct platform_driver omap_mpuio_driver = {
  686. .driver = {
  687. .name = "mpuio",
  688. .pm = &omap_mpuio_dev_pm_ops,
  689. },
  690. };
  691. static struct platform_device omap_mpuio_device = {
  692. .name = "mpuio",
  693. .id = -1,
  694. .dev = {
  695. .driver = &omap_mpuio_driver.driver,
  696. }
  697. /* could list the /proc/iomem resources */
  698. };
  699. static inline void mpuio_init(struct gpio_bank *bank)
  700. {
  701. platform_set_drvdata(&omap_mpuio_device, bank);
  702. if (platform_driver_register(&omap_mpuio_driver) == 0)
  703. (void) platform_device_register(&omap_mpuio_device);
  704. }
  705. /*---------------------------------------------------------------------*/
  706. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  707. {
  708. struct gpio_bank *bank;
  709. unsigned long flags;
  710. bank = container_of(chip, struct gpio_bank, chip);
  711. spin_lock_irqsave(&bank->lock, flags);
  712. _set_gpio_direction(bank, offset, 1);
  713. spin_unlock_irqrestore(&bank->lock, flags);
  714. return 0;
  715. }
  716. static int gpio_is_input(struct gpio_bank *bank, int mask)
  717. {
  718. void __iomem *reg = bank->base + bank->regs->direction;
  719. return __raw_readl(reg) & mask;
  720. }
  721. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  722. {
  723. struct gpio_bank *bank;
  724. u32 mask;
  725. bank = container_of(chip, struct gpio_bank, chip);
  726. mask = (1 << offset);
  727. if (gpio_is_input(bank, mask))
  728. return _get_gpio_datain(bank, offset);
  729. else
  730. return _get_gpio_dataout(bank, offset);
  731. }
  732. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  733. {
  734. struct gpio_bank *bank;
  735. unsigned long flags;
  736. bank = container_of(chip, struct gpio_bank, chip);
  737. spin_lock_irqsave(&bank->lock, flags);
  738. bank->set_dataout(bank, offset, value);
  739. _set_gpio_direction(bank, offset, 0);
  740. spin_unlock_irqrestore(&bank->lock, flags);
  741. return 0;
  742. }
  743. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  744. unsigned debounce)
  745. {
  746. struct gpio_bank *bank;
  747. unsigned long flags;
  748. bank = container_of(chip, struct gpio_bank, chip);
  749. if (!bank->dbck) {
  750. bank->dbck = clk_get(bank->dev, "dbclk");
  751. if (IS_ERR(bank->dbck))
  752. dev_err(bank->dev, "Could not get gpio dbck\n");
  753. }
  754. spin_lock_irqsave(&bank->lock, flags);
  755. _set_gpio_debounce(bank, offset, debounce);
  756. spin_unlock_irqrestore(&bank->lock, flags);
  757. return 0;
  758. }
  759. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  760. {
  761. struct gpio_bank *bank;
  762. unsigned long flags;
  763. bank = container_of(chip, struct gpio_bank, chip);
  764. spin_lock_irqsave(&bank->lock, flags);
  765. bank->set_dataout(bank, offset, value);
  766. spin_unlock_irqrestore(&bank->lock, flags);
  767. }
  768. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  769. {
  770. struct gpio_bank *bank;
  771. bank = container_of(chip, struct gpio_bank, chip);
  772. return bank->irq_base + offset;
  773. }
  774. /*---------------------------------------------------------------------*/
  775. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  776. {
  777. static bool called;
  778. u32 rev;
  779. if (called || bank->regs->revision == USHRT_MAX)
  780. return;
  781. rev = __raw_readw(bank->base + bank->regs->revision);
  782. pr_info("OMAP GPIO hardware version %d.%d\n",
  783. (rev >> 4) & 0x0f, rev & 0x0f);
  784. called = true;
  785. }
  786. /* This lock class tells lockdep that GPIO irqs are in a different
  787. * category than their parents, so it won't report false recursion.
  788. */
  789. static struct lock_class_key gpio_lock_class;
  790. static void omap_gpio_mod_init(struct gpio_bank *bank)
  791. {
  792. void __iomem *base = bank->base;
  793. u32 l = 0xffffffff;
  794. if (bank->width == 16)
  795. l = 0xffff;
  796. if (bank->is_mpuio) {
  797. __raw_writel(l, bank->base + bank->regs->irqenable);
  798. return;
  799. }
  800. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  801. _gpio_rmw(base, bank->regs->irqstatus, l,
  802. bank->regs->irqenable_inv == false);
  803. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  804. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  805. if (bank->regs->debounce_en)
  806. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  807. /* Save OE default value (0xffffffff) in the context */
  808. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  809. /* Initialize interface clk ungated, module enabled */
  810. if (bank->regs->ctrl)
  811. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  812. }
  813. static __devinit void
  814. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  815. unsigned int num)
  816. {
  817. struct irq_chip_generic *gc;
  818. struct irq_chip_type *ct;
  819. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  820. handle_simple_irq);
  821. if (!gc) {
  822. dev_err(bank->dev, "Memory alloc failed for gc\n");
  823. return;
  824. }
  825. ct = gc->chip_types;
  826. /* NOTE: No ack required, reading IRQ status clears it. */
  827. ct->chip.irq_mask = irq_gc_mask_set_bit;
  828. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  829. ct->chip.irq_set_type = gpio_irq_type;
  830. if (bank->regs->wkup_en)
  831. ct->chip.irq_set_wake = gpio_wake_enable,
  832. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  833. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  834. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  835. }
  836. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  837. {
  838. int j;
  839. static int gpio;
  840. /*
  841. * REVISIT eventually switch from OMAP-specific gpio structs
  842. * over to the generic ones
  843. */
  844. bank->chip.request = omap_gpio_request;
  845. bank->chip.free = omap_gpio_free;
  846. bank->chip.direction_input = gpio_input;
  847. bank->chip.get = gpio_get;
  848. bank->chip.direction_output = gpio_output;
  849. bank->chip.set_debounce = gpio_debounce;
  850. bank->chip.set = gpio_set;
  851. bank->chip.to_irq = gpio_2irq;
  852. if (bank->is_mpuio) {
  853. bank->chip.label = "mpuio";
  854. if (bank->regs->wkup_en)
  855. bank->chip.dev = &omap_mpuio_device.dev;
  856. bank->chip.base = OMAP_MPUIO(0);
  857. } else {
  858. bank->chip.label = "gpio";
  859. bank->chip.base = gpio;
  860. gpio += bank->width;
  861. }
  862. bank->chip.ngpio = bank->width;
  863. gpiochip_add(&bank->chip);
  864. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  865. irq_set_lockdep_class(j, &gpio_lock_class);
  866. irq_set_chip_data(j, bank);
  867. if (bank->is_mpuio) {
  868. omap_mpuio_alloc_gc(bank, j, bank->width);
  869. } else {
  870. irq_set_chip(j, &gpio_irq_chip);
  871. irq_set_handler(j, handle_simple_irq);
  872. set_irq_flags(j, IRQF_VALID);
  873. }
  874. }
  875. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  876. irq_set_handler_data(bank->irq, bank);
  877. }
  878. static const struct of_device_id omap_gpio_match[];
  879. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  880. {
  881. struct device *dev = &pdev->dev;
  882. struct device_node *node = dev->of_node;
  883. const struct of_device_id *match;
  884. struct omap_gpio_platform_data *pdata;
  885. struct resource *res;
  886. struct gpio_bank *bank;
  887. int ret = 0;
  888. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  889. pdata = match ? match->data : dev->platform_data;
  890. if (!pdata)
  891. return -EINVAL;
  892. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  893. if (!bank) {
  894. dev_err(dev, "Memory alloc failed\n");
  895. return -ENOMEM;
  896. }
  897. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  898. if (unlikely(!res)) {
  899. dev_err(dev, "Invalid IRQ resource\n");
  900. return -ENODEV;
  901. }
  902. bank->irq = res->start;
  903. bank->dev = dev;
  904. bank->dbck_flag = pdata->dbck_flag;
  905. bank->stride = pdata->bank_stride;
  906. bank->width = pdata->bank_width;
  907. bank->is_mpuio = pdata->is_mpuio;
  908. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  909. bank->loses_context = pdata->loses_context;
  910. bank->get_context_loss_count = pdata->get_context_loss_count;
  911. bank->regs = pdata->regs;
  912. #ifdef CONFIG_OF_GPIO
  913. bank->chip.of_node = of_node_get(node);
  914. #endif
  915. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  916. if (bank->irq_base < 0) {
  917. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  918. return -ENODEV;
  919. }
  920. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  921. 0, &irq_domain_simple_ops, NULL);
  922. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  923. bank->set_dataout = _set_gpio_dataout_reg;
  924. else
  925. bank->set_dataout = _set_gpio_dataout_mask;
  926. spin_lock_init(&bank->lock);
  927. /* Static mapping, never released */
  928. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  929. if (unlikely(!res)) {
  930. dev_err(dev, "Invalid mem resource\n");
  931. return -ENODEV;
  932. }
  933. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  934. pdev->name)) {
  935. dev_err(dev, "Region already claimed\n");
  936. return -EBUSY;
  937. }
  938. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  939. if (!bank->base) {
  940. dev_err(dev, "Could not ioremap\n");
  941. return -ENOMEM;
  942. }
  943. platform_set_drvdata(pdev, bank);
  944. pm_runtime_enable(bank->dev);
  945. pm_runtime_irq_safe(bank->dev);
  946. pm_runtime_get_sync(bank->dev);
  947. if (bank->is_mpuio)
  948. mpuio_init(bank);
  949. omap_gpio_mod_init(bank);
  950. omap_gpio_chip_init(bank);
  951. omap_gpio_show_rev(bank);
  952. pm_runtime_put(bank->dev);
  953. list_add_tail(&bank->node, &omap_gpio_list);
  954. return ret;
  955. }
  956. #ifdef CONFIG_ARCH_OMAP2PLUS
  957. #if defined(CONFIG_PM_SLEEP)
  958. static int omap_gpio_suspend(struct device *dev)
  959. {
  960. struct platform_device *pdev = to_platform_device(dev);
  961. struct gpio_bank *bank = platform_get_drvdata(pdev);
  962. void __iomem *base = bank->base;
  963. void __iomem *wakeup_enable;
  964. unsigned long flags;
  965. if (!bank->mod_usage || !bank->loses_context)
  966. return 0;
  967. if (!bank->regs->wkup_en || !bank->suspend_wakeup)
  968. return 0;
  969. wakeup_enable = bank->base + bank->regs->wkup_en;
  970. spin_lock_irqsave(&bank->lock, flags);
  971. bank->saved_wakeup = __raw_readl(wakeup_enable);
  972. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  973. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  974. spin_unlock_irqrestore(&bank->lock, flags);
  975. return 0;
  976. }
  977. static int omap_gpio_resume(struct device *dev)
  978. {
  979. struct platform_device *pdev = to_platform_device(dev);
  980. struct gpio_bank *bank = platform_get_drvdata(pdev);
  981. void __iomem *base = bank->base;
  982. unsigned long flags;
  983. if (!bank->mod_usage || !bank->loses_context)
  984. return 0;
  985. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  986. return 0;
  987. spin_lock_irqsave(&bank->lock, flags);
  988. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  989. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  990. spin_unlock_irqrestore(&bank->lock, flags);
  991. return 0;
  992. }
  993. #endif /* CONFIG_PM_SLEEP */
  994. #if defined(CONFIG_PM_RUNTIME)
  995. static void omap_gpio_restore_context(struct gpio_bank *bank);
  996. static int omap_gpio_runtime_suspend(struct device *dev)
  997. {
  998. struct platform_device *pdev = to_platform_device(dev);
  999. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1000. u32 l1 = 0, l2 = 0;
  1001. unsigned long flags;
  1002. u32 wake_low, wake_hi;
  1003. spin_lock_irqsave(&bank->lock, flags);
  1004. /*
  1005. * Only edges can generate a wakeup event to the PRCM.
  1006. *
  1007. * Therefore, ensure any wake-up capable GPIOs have
  1008. * edge-detection enabled before going idle to ensure a wakeup
  1009. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1010. * NDA TRM 25.5.3.1)
  1011. *
  1012. * The normal values will be restored upon ->runtime_resume()
  1013. * by writing back the values saved in bank->context.
  1014. */
  1015. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1016. if (wake_low)
  1017. __raw_writel(wake_low | bank->context.fallingdetect,
  1018. bank->base + bank->regs->fallingdetect);
  1019. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1020. if (wake_hi)
  1021. __raw_writel(wake_hi | bank->context.risingdetect,
  1022. bank->base + bank->regs->risingdetect);
  1023. if (bank->power_mode != OFF_MODE) {
  1024. bank->power_mode = 0;
  1025. goto update_gpio_context_count;
  1026. }
  1027. /*
  1028. * If going to OFF, remove triggering for all
  1029. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1030. * generated. See OMAP2420 Errata item 1.101.
  1031. */
  1032. bank->saved_datain = __raw_readl(bank->base +
  1033. bank->regs->datain);
  1034. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  1035. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  1036. bank->saved_fallingdetect = l1;
  1037. bank->saved_risingdetect = l2;
  1038. l1 &= ~bank->enabled_non_wakeup_gpios;
  1039. l2 &= ~bank->enabled_non_wakeup_gpios;
  1040. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1041. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1042. bank->workaround_enabled = true;
  1043. update_gpio_context_count:
  1044. if (bank->get_context_loss_count)
  1045. bank->context_loss_count =
  1046. bank->get_context_loss_count(bank->dev);
  1047. _gpio_dbck_disable(bank);
  1048. spin_unlock_irqrestore(&bank->lock, flags);
  1049. return 0;
  1050. }
  1051. static int omap_gpio_runtime_resume(struct device *dev)
  1052. {
  1053. struct platform_device *pdev = to_platform_device(dev);
  1054. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1055. int context_lost_cnt_after;
  1056. u32 l = 0, gen, gen0, gen1;
  1057. unsigned long flags;
  1058. spin_lock_irqsave(&bank->lock, flags);
  1059. _gpio_dbck_enable(bank);
  1060. /*
  1061. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1062. * GPIOs were set to edge trigger also in order to be able to
  1063. * generate a PRCM wakeup. Here we restore the
  1064. * pre-runtime_suspend() values for edge triggering.
  1065. */
  1066. __raw_writel(bank->context.fallingdetect,
  1067. bank->base + bank->regs->fallingdetect);
  1068. __raw_writel(bank->context.risingdetect,
  1069. bank->base + bank->regs->risingdetect);
  1070. if (!bank->workaround_enabled) {
  1071. spin_unlock_irqrestore(&bank->lock, flags);
  1072. return 0;
  1073. }
  1074. if (bank->get_context_loss_count) {
  1075. context_lost_cnt_after =
  1076. bank->get_context_loss_count(bank->dev);
  1077. if (context_lost_cnt_after != bank->context_loss_count ||
  1078. !context_lost_cnt_after) {
  1079. omap_gpio_restore_context(bank);
  1080. } else {
  1081. spin_unlock_irqrestore(&bank->lock, flags);
  1082. return 0;
  1083. }
  1084. }
  1085. __raw_writel(bank->saved_fallingdetect,
  1086. bank->base + bank->regs->fallingdetect);
  1087. __raw_writel(bank->saved_risingdetect,
  1088. bank->base + bank->regs->risingdetect);
  1089. l = __raw_readl(bank->base + bank->regs->datain);
  1090. /*
  1091. * Check if any of the non-wakeup interrupt GPIOs have changed
  1092. * state. If so, generate an IRQ by software. This is
  1093. * horribly racy, but it's the best we can do to work around
  1094. * this silicon bug.
  1095. */
  1096. l ^= bank->saved_datain;
  1097. l &= bank->enabled_non_wakeup_gpios;
  1098. /*
  1099. * No need to generate IRQs for the rising edge for gpio IRQs
  1100. * configured with falling edge only; and vice versa.
  1101. */
  1102. gen0 = l & bank->saved_fallingdetect;
  1103. gen0 &= bank->saved_datain;
  1104. gen1 = l & bank->saved_risingdetect;
  1105. gen1 &= ~(bank->saved_datain);
  1106. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1107. gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
  1108. /* Consider all GPIO IRQs needed to be updated */
  1109. gen |= gen0 | gen1;
  1110. if (gen) {
  1111. u32 old0, old1;
  1112. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1113. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1114. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1115. __raw_writel(old0 | gen, bank->base +
  1116. bank->regs->leveldetect0);
  1117. __raw_writel(old1 | gen, bank->base +
  1118. bank->regs->leveldetect1);
  1119. }
  1120. if (cpu_is_omap44xx()) {
  1121. __raw_writel(old0 | l, bank->base +
  1122. bank->regs->leveldetect0);
  1123. __raw_writel(old1 | l, bank->base +
  1124. bank->regs->leveldetect1);
  1125. }
  1126. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1127. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1128. }
  1129. bank->workaround_enabled = false;
  1130. spin_unlock_irqrestore(&bank->lock, flags);
  1131. return 0;
  1132. }
  1133. #endif /* CONFIG_PM_RUNTIME */
  1134. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1135. {
  1136. struct gpio_bank *bank;
  1137. list_for_each_entry(bank, &omap_gpio_list, node) {
  1138. if (!bank->mod_usage || !bank->loses_context)
  1139. continue;
  1140. bank->power_mode = pwr_mode;
  1141. pm_runtime_put_sync_suspend(bank->dev);
  1142. }
  1143. }
  1144. void omap2_gpio_resume_after_idle(void)
  1145. {
  1146. struct gpio_bank *bank;
  1147. list_for_each_entry(bank, &omap_gpio_list, node) {
  1148. if (!bank->mod_usage || !bank->loses_context)
  1149. continue;
  1150. pm_runtime_get_sync(bank->dev);
  1151. }
  1152. }
  1153. #if defined(CONFIG_PM_RUNTIME)
  1154. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1155. {
  1156. __raw_writel(bank->context.wake_en,
  1157. bank->base + bank->regs->wkup_en);
  1158. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1159. __raw_writel(bank->context.leveldetect0,
  1160. bank->base + bank->regs->leveldetect0);
  1161. __raw_writel(bank->context.leveldetect1,
  1162. bank->base + bank->regs->leveldetect1);
  1163. __raw_writel(bank->context.risingdetect,
  1164. bank->base + bank->regs->risingdetect);
  1165. __raw_writel(bank->context.fallingdetect,
  1166. bank->base + bank->regs->fallingdetect);
  1167. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1168. __raw_writel(bank->context.dataout,
  1169. bank->base + bank->regs->set_dataout);
  1170. else
  1171. __raw_writel(bank->context.dataout,
  1172. bank->base + bank->regs->dataout);
  1173. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1174. if (bank->dbck_enable_mask) {
  1175. __raw_writel(bank->context.debounce, bank->base +
  1176. bank->regs->debounce);
  1177. __raw_writel(bank->context.debounce_en,
  1178. bank->base + bank->regs->debounce_en);
  1179. }
  1180. __raw_writel(bank->context.irqenable1,
  1181. bank->base + bank->regs->irqenable);
  1182. __raw_writel(bank->context.irqenable2,
  1183. bank->base + bank->regs->irqenable2);
  1184. }
  1185. #endif /* CONFIG_PM_RUNTIME */
  1186. #else
  1187. #define omap_gpio_suspend NULL
  1188. #define omap_gpio_resume NULL
  1189. #define omap_gpio_runtime_suspend NULL
  1190. #define omap_gpio_runtime_resume NULL
  1191. #endif
  1192. static const struct dev_pm_ops gpio_pm_ops = {
  1193. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1194. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1195. NULL)
  1196. };
  1197. #if defined(CONFIG_OF)
  1198. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1199. .revision = OMAP24XX_GPIO_REVISION,
  1200. .direction = OMAP24XX_GPIO_OE,
  1201. .datain = OMAP24XX_GPIO_DATAIN,
  1202. .dataout = OMAP24XX_GPIO_DATAOUT,
  1203. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1204. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1205. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1206. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1207. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1208. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1209. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1210. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1211. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1212. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1213. .ctrl = OMAP24XX_GPIO_CTRL,
  1214. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1215. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1216. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1217. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1218. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1219. };
  1220. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1221. .revision = OMAP4_GPIO_REVISION,
  1222. .direction = OMAP4_GPIO_OE,
  1223. .datain = OMAP4_GPIO_DATAIN,
  1224. .dataout = OMAP4_GPIO_DATAOUT,
  1225. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1226. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1227. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1228. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1229. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1230. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1231. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1232. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1233. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1234. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1235. .ctrl = OMAP4_GPIO_CTRL,
  1236. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1237. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1238. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1239. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1240. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1241. };
  1242. static struct omap_gpio_platform_data omap2_pdata = {
  1243. .regs = &omap2_gpio_regs,
  1244. .bank_width = 32,
  1245. .dbck_flag = false,
  1246. };
  1247. static struct omap_gpio_platform_data omap3_pdata = {
  1248. .regs = &omap2_gpio_regs,
  1249. .bank_width = 32,
  1250. .dbck_flag = true,
  1251. };
  1252. static struct omap_gpio_platform_data omap4_pdata = {
  1253. .regs = &omap4_gpio_regs,
  1254. .bank_width = 32,
  1255. .dbck_flag = true,
  1256. };
  1257. static const struct of_device_id omap_gpio_match[] = {
  1258. {
  1259. .compatible = "ti,omap4-gpio",
  1260. .data = &omap4_pdata,
  1261. },
  1262. {
  1263. .compatible = "ti,omap3-gpio",
  1264. .data = &omap3_pdata,
  1265. },
  1266. {
  1267. .compatible = "ti,omap2-gpio",
  1268. .data = &omap2_pdata,
  1269. },
  1270. { },
  1271. };
  1272. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1273. #endif
  1274. static struct platform_driver omap_gpio_driver = {
  1275. .probe = omap_gpio_probe,
  1276. .driver = {
  1277. .name = "omap_gpio",
  1278. .pm = &gpio_pm_ops,
  1279. .of_match_table = of_match_ptr(omap_gpio_match),
  1280. },
  1281. };
  1282. /*
  1283. * gpio driver register needs to be done before
  1284. * machine_init functions access gpio APIs.
  1285. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1286. */
  1287. static int __init omap_gpio_drv_reg(void)
  1288. {
  1289. return platform_driver_register(&omap_gpio_driver);
  1290. }
  1291. postcore_initcall(omap_gpio_drv_reg);