talitos.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. void __iomem *reg;
  93. /* request fifo */
  94. struct talitos_request *fifo;
  95. /* number of requests pending in channel h/w fifo */
  96. atomic_t submit_count ____cacheline_aligned;
  97. /* request submission (head) lock */
  98. spinlock_t head_lock ____cacheline_aligned;
  99. /* index to next free descriptor request */
  100. int head;
  101. /* request release (tail) lock */
  102. spinlock_t tail_lock ____cacheline_aligned;
  103. /* index to next in-progress/done descriptor request */
  104. int tail;
  105. };
  106. struct talitos_private {
  107. struct device *dev;
  108. struct platform_device *ofdev;
  109. void __iomem *reg;
  110. int irq[2];
  111. /* SEC version geometry (from device tree node) */
  112. unsigned int num_channels;
  113. unsigned int chfifo_len;
  114. unsigned int exec_units;
  115. unsigned int desc_types;
  116. /* SEC Compatibility info */
  117. unsigned long features;
  118. /*
  119. * length of the request fifo
  120. * fifo_len is chfifo_len rounded up to next power of 2
  121. * so we can use bitwise ops to wrap
  122. */
  123. unsigned int fifo_len;
  124. struct talitos_channel *chan;
  125. /* next channel to be assigned next incoming descriptor */
  126. atomic_t last_chan ____cacheline_aligned;
  127. /* request callback tasklet */
  128. struct tasklet_struct done_task[2];
  129. /* list of registered algorithms */
  130. struct list_head alg_list;
  131. /* hwrng device */
  132. struct hwrng rng;
  133. };
  134. /* .features flag */
  135. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  136. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  137. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  138. #define TALITOS_FTR_HMAC_OK 0x00000008
  139. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  140. {
  141. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  142. talitos_ptr->eptr = upper_32_bits(dma_addr);
  143. }
  144. /*
  145. * map virtual single (contiguous) pointer to h/w descriptor pointer
  146. */
  147. static void map_single_talitos_ptr(struct device *dev,
  148. struct talitos_ptr *talitos_ptr,
  149. unsigned short len, void *data,
  150. unsigned char extent,
  151. enum dma_data_direction dir)
  152. {
  153. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  154. talitos_ptr->len = cpu_to_be16(len);
  155. to_talitos_ptr(talitos_ptr, dma_addr);
  156. talitos_ptr->j_extent = extent;
  157. }
  158. /*
  159. * unmap bus single (contiguous) h/w descriptor pointer
  160. */
  161. static void unmap_single_talitos_ptr(struct device *dev,
  162. struct talitos_ptr *talitos_ptr,
  163. enum dma_data_direction dir)
  164. {
  165. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  166. be16_to_cpu(talitos_ptr->len), dir);
  167. }
  168. static int reset_channel(struct device *dev, int ch)
  169. {
  170. struct talitos_private *priv = dev_get_drvdata(dev);
  171. unsigned int timeout = TALITOS_TIMEOUT;
  172. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  173. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  174. && --timeout)
  175. cpu_relax();
  176. if (timeout == 0) {
  177. dev_err(dev, "failed to reset channel %d\n", ch);
  178. return -EIO;
  179. }
  180. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  181. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  182. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  183. /* and ICCR writeback, if available */
  184. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  185. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  186. TALITOS_CCCR_LO_IWSE);
  187. return 0;
  188. }
  189. static int reset_device(struct device *dev)
  190. {
  191. struct talitos_private *priv = dev_get_drvdata(dev);
  192. unsigned int timeout = TALITOS_TIMEOUT;
  193. u32 mcr = TALITOS_MCR_SWR;
  194. setbits32(priv->reg + TALITOS_MCR, mcr);
  195. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  196. && --timeout)
  197. cpu_relax();
  198. if (priv->irq[1]) {
  199. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  200. setbits32(priv->reg + TALITOS_MCR, mcr);
  201. }
  202. if (timeout == 0) {
  203. dev_err(dev, "failed to reset device\n");
  204. return -EIO;
  205. }
  206. return 0;
  207. }
  208. /*
  209. * Reset and initialize the device
  210. */
  211. static int init_device(struct device *dev)
  212. {
  213. struct talitos_private *priv = dev_get_drvdata(dev);
  214. int ch, err;
  215. /*
  216. * Master reset
  217. * errata documentation: warning: certain SEC interrupts
  218. * are not fully cleared by writing the MCR:SWR bit,
  219. * set bit twice to completely reset
  220. */
  221. err = reset_device(dev);
  222. if (err)
  223. return err;
  224. err = reset_device(dev);
  225. if (err)
  226. return err;
  227. /* reset channels */
  228. for (ch = 0; ch < priv->num_channels; ch++) {
  229. err = reset_channel(dev, ch);
  230. if (err)
  231. return err;
  232. }
  233. /* enable channel done and error interrupts */
  234. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  235. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  236. /* disable integrity check error interrupts (use writeback instead) */
  237. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  238. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  239. TALITOS_MDEUICR_LO_ICE);
  240. return 0;
  241. }
  242. /**
  243. * talitos_submit - submits a descriptor to the device for processing
  244. * @dev: the SEC device to be used
  245. * @ch: the SEC device channel to be used
  246. * @desc: the descriptor to be processed by the device
  247. * @callback: whom to call when processing is complete
  248. * @context: a handle for use by caller (optional)
  249. *
  250. * desc must contain valid dma-mapped (bus physical) address pointers.
  251. * callback must check err and feedback in descriptor header
  252. * for device processing status.
  253. */
  254. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  255. void (*callback)(struct device *dev,
  256. struct talitos_desc *desc,
  257. void *context, int error),
  258. void *context)
  259. {
  260. struct talitos_private *priv = dev_get_drvdata(dev);
  261. struct talitos_request *request;
  262. unsigned long flags;
  263. int head;
  264. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  265. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  266. /* h/w fifo is full */
  267. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  268. return -EAGAIN;
  269. }
  270. head = priv->chan[ch].head;
  271. request = &priv->chan[ch].fifo[head];
  272. /* map descriptor and save caller data */
  273. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  274. DMA_BIDIRECTIONAL);
  275. request->callback = callback;
  276. request->context = context;
  277. /* increment fifo head */
  278. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  279. smp_wmb();
  280. request->desc = desc;
  281. /* GO! */
  282. wmb();
  283. out_be32(priv->chan[ch].reg + TALITOS_FF,
  284. upper_32_bits(request->dma_desc));
  285. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  286. lower_32_bits(request->dma_desc));
  287. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  288. return -EINPROGRESS;
  289. }
  290. /*
  291. * process what was done, notify callback of error if not
  292. */
  293. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  294. {
  295. struct talitos_private *priv = dev_get_drvdata(dev);
  296. struct talitos_request *request, saved_req;
  297. unsigned long flags;
  298. int tail, status;
  299. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  300. tail = priv->chan[ch].tail;
  301. while (priv->chan[ch].fifo[tail].desc) {
  302. request = &priv->chan[ch].fifo[tail];
  303. /* descriptors with their done bits set don't get the error */
  304. rmb();
  305. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  306. status = 0;
  307. else
  308. if (!error)
  309. break;
  310. else
  311. status = error;
  312. dma_unmap_single(dev, request->dma_desc,
  313. sizeof(struct talitos_desc),
  314. DMA_BIDIRECTIONAL);
  315. /* copy entries so we can call callback outside lock */
  316. saved_req.desc = request->desc;
  317. saved_req.callback = request->callback;
  318. saved_req.context = request->context;
  319. /* release request entry in fifo */
  320. smp_wmb();
  321. request->desc = NULL;
  322. /* increment fifo tail */
  323. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  324. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  325. atomic_dec(&priv->chan[ch].submit_count);
  326. saved_req.callback(dev, saved_req.desc, saved_req.context,
  327. status);
  328. /* channel may resume processing in single desc error case */
  329. if (error && !reset_ch && status == error)
  330. return;
  331. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  332. tail = priv->chan[ch].tail;
  333. }
  334. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  335. }
  336. /*
  337. * process completed requests for channels that have done status
  338. */
  339. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  340. static void talitos_done_##name(unsigned long data) \
  341. { \
  342. struct device *dev = (struct device *)data; \
  343. struct talitos_private *priv = dev_get_drvdata(dev); \
  344. \
  345. if (ch_done_mask & 1) \
  346. flush_channel(dev, 0, 0, 0); \
  347. if (priv->num_channels == 1) \
  348. goto out; \
  349. if (ch_done_mask & (1 << 2)) \
  350. flush_channel(dev, 1, 0, 0); \
  351. if (ch_done_mask & (1 << 4)) \
  352. flush_channel(dev, 2, 0, 0); \
  353. if (ch_done_mask & (1 << 6)) \
  354. flush_channel(dev, 3, 0, 0); \
  355. \
  356. out: \
  357. /* At this point, all completed channels have been processed */ \
  358. /* Unmask done interrupts for channels completed later on. */ \
  359. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  360. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  361. }
  362. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  363. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  364. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  365. /*
  366. * locate current (offending) descriptor
  367. */
  368. static u32 current_desc_hdr(struct device *dev, int ch)
  369. {
  370. struct talitos_private *priv = dev_get_drvdata(dev);
  371. int tail = priv->chan[ch].tail;
  372. dma_addr_t cur_desc;
  373. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  374. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  375. tail = (tail + 1) & (priv->fifo_len - 1);
  376. if (tail == priv->chan[ch].tail) {
  377. dev_err(dev, "couldn't locate current descriptor\n");
  378. return 0;
  379. }
  380. }
  381. return priv->chan[ch].fifo[tail].desc->hdr;
  382. }
  383. /*
  384. * user diagnostics; report root cause of error based on execution unit status
  385. */
  386. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  387. {
  388. struct talitos_private *priv = dev_get_drvdata(dev);
  389. int i;
  390. if (!desc_hdr)
  391. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  392. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  393. case DESC_HDR_SEL0_AFEU:
  394. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  395. in_be32(priv->reg + TALITOS_AFEUISR),
  396. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  397. break;
  398. case DESC_HDR_SEL0_DEU:
  399. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  400. in_be32(priv->reg + TALITOS_DEUISR),
  401. in_be32(priv->reg + TALITOS_DEUISR_LO));
  402. break;
  403. case DESC_HDR_SEL0_MDEUA:
  404. case DESC_HDR_SEL0_MDEUB:
  405. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  406. in_be32(priv->reg + TALITOS_MDEUISR),
  407. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  408. break;
  409. case DESC_HDR_SEL0_RNG:
  410. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  411. in_be32(priv->reg + TALITOS_RNGUISR),
  412. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  413. break;
  414. case DESC_HDR_SEL0_PKEU:
  415. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  416. in_be32(priv->reg + TALITOS_PKEUISR),
  417. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  418. break;
  419. case DESC_HDR_SEL0_AESU:
  420. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_AESUISR),
  422. in_be32(priv->reg + TALITOS_AESUISR_LO));
  423. break;
  424. case DESC_HDR_SEL0_CRCU:
  425. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg + TALITOS_CRCUISR),
  427. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  428. break;
  429. case DESC_HDR_SEL0_KEU:
  430. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  431. in_be32(priv->reg + TALITOS_KEUISR),
  432. in_be32(priv->reg + TALITOS_KEUISR_LO));
  433. break;
  434. }
  435. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  436. case DESC_HDR_SEL1_MDEUA:
  437. case DESC_HDR_SEL1_MDEUB:
  438. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  439. in_be32(priv->reg + TALITOS_MDEUISR),
  440. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  441. break;
  442. case DESC_HDR_SEL1_CRCU:
  443. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  444. in_be32(priv->reg + TALITOS_CRCUISR),
  445. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  446. break;
  447. }
  448. for (i = 0; i < 8; i++)
  449. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  450. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  451. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  452. }
  453. /*
  454. * recover from error interrupts
  455. */
  456. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  457. {
  458. struct talitos_private *priv = dev_get_drvdata(dev);
  459. unsigned int timeout = TALITOS_TIMEOUT;
  460. int ch, error, reset_dev = 0, reset_ch = 0;
  461. u32 v, v_lo;
  462. for (ch = 0; ch < priv->num_channels; ch++) {
  463. /* skip channels without errors */
  464. if (!(isr & (1 << (ch * 2 + 1))))
  465. continue;
  466. error = -EINVAL;
  467. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  468. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  469. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  470. dev_err(dev, "double fetch fifo overflow error\n");
  471. error = -EAGAIN;
  472. reset_ch = 1;
  473. }
  474. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  475. /* h/w dropped descriptor */
  476. dev_err(dev, "single fetch fifo overflow error\n");
  477. error = -EAGAIN;
  478. }
  479. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  480. dev_err(dev, "master data transfer error\n");
  481. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  482. dev_err(dev, "s/g data length zero error\n");
  483. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  484. dev_err(dev, "fetch pointer zero error\n");
  485. if (v_lo & TALITOS_CCPSR_LO_IDH)
  486. dev_err(dev, "illegal descriptor header error\n");
  487. if (v_lo & TALITOS_CCPSR_LO_IEU)
  488. dev_err(dev, "invalid execution unit error\n");
  489. if (v_lo & TALITOS_CCPSR_LO_EU)
  490. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  491. if (v_lo & TALITOS_CCPSR_LO_GB)
  492. dev_err(dev, "gather boundary error\n");
  493. if (v_lo & TALITOS_CCPSR_LO_GRL)
  494. dev_err(dev, "gather return/length error\n");
  495. if (v_lo & TALITOS_CCPSR_LO_SB)
  496. dev_err(dev, "scatter boundary error\n");
  497. if (v_lo & TALITOS_CCPSR_LO_SRL)
  498. dev_err(dev, "scatter return/length error\n");
  499. flush_channel(dev, ch, error, reset_ch);
  500. if (reset_ch) {
  501. reset_channel(dev, ch);
  502. } else {
  503. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  504. TALITOS_CCCR_CONT);
  505. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  506. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  507. TALITOS_CCCR_CONT) && --timeout)
  508. cpu_relax();
  509. if (timeout == 0) {
  510. dev_err(dev, "failed to restart channel %d\n",
  511. ch);
  512. reset_dev = 1;
  513. }
  514. }
  515. }
  516. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  517. dev_err(dev, "done overflow, internal time out, or rngu error: "
  518. "ISR 0x%08x_%08x\n", isr, isr_lo);
  519. /* purge request queues */
  520. for (ch = 0; ch < priv->num_channels; ch++)
  521. flush_channel(dev, ch, -EIO, 1);
  522. /* reset and reinitialize the device */
  523. init_device(dev);
  524. }
  525. }
  526. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  527. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  528. { \
  529. struct device *dev = data; \
  530. struct talitos_private *priv = dev_get_drvdata(dev); \
  531. u32 isr, isr_lo; \
  532. \
  533. isr = in_be32(priv->reg + TALITOS_ISR); \
  534. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  535. /* Acknowledge interrupt */ \
  536. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  537. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  538. \
  539. if (unlikely((isr & ~TALITOS_ISR_4CHDONE) & ch_err_mask || isr_lo)) \
  540. talitos_error(dev, isr, isr_lo); \
  541. else \
  542. if (likely(isr & ch_done_mask)) { \
  543. /* mask further done interrupts. */ \
  544. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  545. /* done_task will unmask done interrupts at exit */ \
  546. tasklet_schedule(&priv->done_task[tlet]); \
  547. } \
  548. \
  549. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  550. IRQ_NONE; \
  551. }
  552. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  553. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  554. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  555. /*
  556. * hwrng
  557. */
  558. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  559. {
  560. struct device *dev = (struct device *)rng->priv;
  561. struct talitos_private *priv = dev_get_drvdata(dev);
  562. u32 ofl;
  563. int i;
  564. for (i = 0; i < 20; i++) {
  565. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  566. TALITOS_RNGUSR_LO_OFL;
  567. if (ofl || !wait)
  568. break;
  569. udelay(10);
  570. }
  571. return !!ofl;
  572. }
  573. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  574. {
  575. struct device *dev = (struct device *)rng->priv;
  576. struct talitos_private *priv = dev_get_drvdata(dev);
  577. /* rng fifo requires 64-bit accesses */
  578. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  579. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  580. return sizeof(u32);
  581. }
  582. static int talitos_rng_init(struct hwrng *rng)
  583. {
  584. struct device *dev = (struct device *)rng->priv;
  585. struct talitos_private *priv = dev_get_drvdata(dev);
  586. unsigned int timeout = TALITOS_TIMEOUT;
  587. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  588. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  589. && --timeout)
  590. cpu_relax();
  591. if (timeout == 0) {
  592. dev_err(dev, "failed to reset rng hw\n");
  593. return -ENODEV;
  594. }
  595. /* start generating */
  596. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  597. return 0;
  598. }
  599. static int talitos_register_rng(struct device *dev)
  600. {
  601. struct talitos_private *priv = dev_get_drvdata(dev);
  602. priv->rng.name = dev_driver_string(dev),
  603. priv->rng.init = talitos_rng_init,
  604. priv->rng.data_present = talitos_rng_data_present,
  605. priv->rng.data_read = talitos_rng_data_read,
  606. priv->rng.priv = (unsigned long)dev;
  607. return hwrng_register(&priv->rng);
  608. }
  609. static void talitos_unregister_rng(struct device *dev)
  610. {
  611. struct talitos_private *priv = dev_get_drvdata(dev);
  612. hwrng_unregister(&priv->rng);
  613. }
  614. /*
  615. * crypto alg
  616. */
  617. #define TALITOS_CRA_PRIORITY 3000
  618. #define TALITOS_MAX_KEY_SIZE 64
  619. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  620. #define MD5_BLOCK_SIZE 64
  621. struct talitos_ctx {
  622. struct device *dev;
  623. int ch;
  624. __be32 desc_hdr_template;
  625. u8 key[TALITOS_MAX_KEY_SIZE];
  626. u8 iv[TALITOS_MAX_IV_LENGTH];
  627. unsigned int keylen;
  628. unsigned int enckeylen;
  629. unsigned int authkeylen;
  630. unsigned int authsize;
  631. };
  632. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  633. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  634. struct talitos_ahash_req_ctx {
  635. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  636. unsigned int hw_context_size;
  637. u8 buf[HASH_MAX_BLOCK_SIZE];
  638. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  639. unsigned int swinit;
  640. unsigned int first;
  641. unsigned int last;
  642. unsigned int to_hash_later;
  643. u64 nbuf;
  644. struct scatterlist bufsl[2];
  645. struct scatterlist *psrc;
  646. };
  647. static int aead_setauthsize(struct crypto_aead *authenc,
  648. unsigned int authsize)
  649. {
  650. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  651. ctx->authsize = authsize;
  652. return 0;
  653. }
  654. static int aead_setkey(struct crypto_aead *authenc,
  655. const u8 *key, unsigned int keylen)
  656. {
  657. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  658. struct rtattr *rta = (void *)key;
  659. struct crypto_authenc_key_param *param;
  660. unsigned int authkeylen;
  661. unsigned int enckeylen;
  662. if (!RTA_OK(rta, keylen))
  663. goto badkey;
  664. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  665. goto badkey;
  666. if (RTA_PAYLOAD(rta) < sizeof(*param))
  667. goto badkey;
  668. param = RTA_DATA(rta);
  669. enckeylen = be32_to_cpu(param->enckeylen);
  670. key += RTA_ALIGN(rta->rta_len);
  671. keylen -= RTA_ALIGN(rta->rta_len);
  672. if (keylen < enckeylen)
  673. goto badkey;
  674. authkeylen = keylen - enckeylen;
  675. if (keylen > TALITOS_MAX_KEY_SIZE)
  676. goto badkey;
  677. memcpy(&ctx->key, key, keylen);
  678. ctx->keylen = keylen;
  679. ctx->enckeylen = enckeylen;
  680. ctx->authkeylen = authkeylen;
  681. return 0;
  682. badkey:
  683. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  684. return -EINVAL;
  685. }
  686. /*
  687. * talitos_edesc - s/w-extended descriptor
  688. * @src_nents: number of segments in input scatterlist
  689. * @dst_nents: number of segments in output scatterlist
  690. * @dma_len: length of dma mapped link_tbl space
  691. * @dma_link_tbl: bus physical address of link_tbl
  692. * @desc: h/w descriptor
  693. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  694. *
  695. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  696. * is greater than 1, an integrity check value is concatenated to the end
  697. * of link_tbl data
  698. */
  699. struct talitos_edesc {
  700. int src_nents;
  701. int dst_nents;
  702. int src_is_chained;
  703. int dst_is_chained;
  704. int dma_len;
  705. dma_addr_t dma_link_tbl;
  706. struct talitos_desc desc;
  707. struct talitos_ptr link_tbl[0];
  708. };
  709. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  710. unsigned int nents, enum dma_data_direction dir,
  711. int chained)
  712. {
  713. if (unlikely(chained))
  714. while (sg) {
  715. dma_map_sg(dev, sg, 1, dir);
  716. sg = scatterwalk_sg_next(sg);
  717. }
  718. else
  719. dma_map_sg(dev, sg, nents, dir);
  720. return nents;
  721. }
  722. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  723. enum dma_data_direction dir)
  724. {
  725. while (sg) {
  726. dma_unmap_sg(dev, sg, 1, dir);
  727. sg = scatterwalk_sg_next(sg);
  728. }
  729. }
  730. static void talitos_sg_unmap(struct device *dev,
  731. struct talitos_edesc *edesc,
  732. struct scatterlist *src,
  733. struct scatterlist *dst)
  734. {
  735. unsigned int src_nents = edesc->src_nents ? : 1;
  736. unsigned int dst_nents = edesc->dst_nents ? : 1;
  737. if (src != dst) {
  738. if (edesc->src_is_chained)
  739. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  740. else
  741. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  742. if (dst) {
  743. if (edesc->dst_is_chained)
  744. talitos_unmap_sg_chain(dev, dst,
  745. DMA_FROM_DEVICE);
  746. else
  747. dma_unmap_sg(dev, dst, dst_nents,
  748. DMA_FROM_DEVICE);
  749. }
  750. } else
  751. if (edesc->src_is_chained)
  752. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  753. else
  754. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  755. }
  756. static void ipsec_esp_unmap(struct device *dev,
  757. struct talitos_edesc *edesc,
  758. struct aead_request *areq)
  759. {
  760. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  761. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  762. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  763. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  764. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  765. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  766. if (edesc->dma_len)
  767. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  768. DMA_BIDIRECTIONAL);
  769. }
  770. /*
  771. * ipsec_esp descriptor callbacks
  772. */
  773. static void ipsec_esp_encrypt_done(struct device *dev,
  774. struct talitos_desc *desc, void *context,
  775. int err)
  776. {
  777. struct aead_request *areq = context;
  778. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  779. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  780. struct talitos_edesc *edesc;
  781. struct scatterlist *sg;
  782. void *icvdata;
  783. edesc = container_of(desc, struct talitos_edesc, desc);
  784. ipsec_esp_unmap(dev, edesc, areq);
  785. /* copy the generated ICV to dst */
  786. if (edesc->dma_len) {
  787. icvdata = &edesc->link_tbl[edesc->src_nents +
  788. edesc->dst_nents + 2];
  789. sg = sg_last(areq->dst, edesc->dst_nents);
  790. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  791. icvdata, ctx->authsize);
  792. }
  793. kfree(edesc);
  794. aead_request_complete(areq, err);
  795. }
  796. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  797. struct talitos_desc *desc,
  798. void *context, int err)
  799. {
  800. struct aead_request *req = context;
  801. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  802. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  803. struct talitos_edesc *edesc;
  804. struct scatterlist *sg;
  805. void *icvdata;
  806. edesc = container_of(desc, struct talitos_edesc, desc);
  807. ipsec_esp_unmap(dev, edesc, req);
  808. if (!err) {
  809. /* auth check */
  810. if (edesc->dma_len)
  811. icvdata = &edesc->link_tbl[edesc->src_nents +
  812. edesc->dst_nents + 2];
  813. else
  814. icvdata = &edesc->link_tbl[0];
  815. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  816. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  817. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  818. }
  819. kfree(edesc);
  820. aead_request_complete(req, err);
  821. }
  822. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  823. struct talitos_desc *desc,
  824. void *context, int err)
  825. {
  826. struct aead_request *req = context;
  827. struct talitos_edesc *edesc;
  828. edesc = container_of(desc, struct talitos_edesc, desc);
  829. ipsec_esp_unmap(dev, edesc, req);
  830. /* check ICV auth status */
  831. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  832. DESC_HDR_LO_ICCR1_PASS))
  833. err = -EBADMSG;
  834. kfree(edesc);
  835. aead_request_complete(req, err);
  836. }
  837. /*
  838. * convert scatterlist to SEC h/w link table format
  839. * stop at cryptlen bytes
  840. */
  841. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  842. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  843. {
  844. int n_sg = sg_count;
  845. while (n_sg--) {
  846. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  847. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  848. link_tbl_ptr->j_extent = 0;
  849. link_tbl_ptr++;
  850. cryptlen -= sg_dma_len(sg);
  851. sg = scatterwalk_sg_next(sg);
  852. }
  853. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  854. link_tbl_ptr--;
  855. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  856. /* Empty this entry, and move to previous one */
  857. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  858. link_tbl_ptr->len = 0;
  859. sg_count--;
  860. link_tbl_ptr--;
  861. }
  862. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  863. + cryptlen);
  864. /* tag end of link table */
  865. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  866. return sg_count;
  867. }
  868. /*
  869. * fill in and submit ipsec_esp descriptor
  870. */
  871. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  872. u8 *giv, u64 seq,
  873. void (*callback) (struct device *dev,
  874. struct talitos_desc *desc,
  875. void *context, int error))
  876. {
  877. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  878. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  879. struct device *dev = ctx->dev;
  880. struct talitos_desc *desc = &edesc->desc;
  881. unsigned int cryptlen = areq->cryptlen;
  882. unsigned int authsize = ctx->authsize;
  883. unsigned int ivsize = crypto_aead_ivsize(aead);
  884. int sg_count, ret;
  885. int sg_link_tbl_len;
  886. /* hmac key */
  887. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  888. 0, DMA_TO_DEVICE);
  889. /* hmac data */
  890. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  891. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  892. /* cipher iv */
  893. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  894. DMA_TO_DEVICE);
  895. /* cipher key */
  896. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  897. (char *)&ctx->key + ctx->authkeylen, 0,
  898. DMA_TO_DEVICE);
  899. /*
  900. * cipher in
  901. * map and adjust cipher len to aead request cryptlen.
  902. * extent is bytes of HMAC postpended to ciphertext,
  903. * typically 12 for ipsec
  904. */
  905. desc->ptr[4].len = cpu_to_be16(cryptlen);
  906. desc->ptr[4].j_extent = authsize;
  907. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  908. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  909. : DMA_TO_DEVICE,
  910. edesc->src_is_chained);
  911. if (sg_count == 1) {
  912. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  913. } else {
  914. sg_link_tbl_len = cryptlen;
  915. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  916. sg_link_tbl_len = cryptlen + authsize;
  917. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  918. &edesc->link_tbl[0]);
  919. if (sg_count > 1) {
  920. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  921. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  922. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  923. edesc->dma_len,
  924. DMA_BIDIRECTIONAL);
  925. } else {
  926. /* Only one segment now, so no link tbl needed */
  927. to_talitos_ptr(&desc->ptr[4],
  928. sg_dma_address(areq->src));
  929. }
  930. }
  931. /* cipher out */
  932. desc->ptr[5].len = cpu_to_be16(cryptlen);
  933. desc->ptr[5].j_extent = authsize;
  934. if (areq->src != areq->dst)
  935. sg_count = talitos_map_sg(dev, areq->dst,
  936. edesc->dst_nents ? : 1,
  937. DMA_FROM_DEVICE,
  938. edesc->dst_is_chained);
  939. if (sg_count == 1) {
  940. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  941. } else {
  942. struct talitos_ptr *link_tbl_ptr =
  943. &edesc->link_tbl[edesc->src_nents + 1];
  944. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  945. (edesc->src_nents + 1) *
  946. sizeof(struct talitos_ptr));
  947. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  948. link_tbl_ptr);
  949. /* Add an entry to the link table for ICV data */
  950. link_tbl_ptr += sg_count - 1;
  951. link_tbl_ptr->j_extent = 0;
  952. sg_count++;
  953. link_tbl_ptr++;
  954. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  955. link_tbl_ptr->len = cpu_to_be16(authsize);
  956. /* icv data follows link tables */
  957. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  958. (edesc->src_nents + edesc->dst_nents + 2) *
  959. sizeof(struct talitos_ptr));
  960. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  961. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  962. edesc->dma_len, DMA_BIDIRECTIONAL);
  963. }
  964. /* iv out */
  965. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  966. DMA_FROM_DEVICE);
  967. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  968. if (ret != -EINPROGRESS) {
  969. ipsec_esp_unmap(dev, edesc, areq);
  970. kfree(edesc);
  971. }
  972. return ret;
  973. }
  974. /*
  975. * derive number of elements in scatterlist
  976. */
  977. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  978. {
  979. struct scatterlist *sg = sg_list;
  980. int sg_nents = 0;
  981. *chained = 0;
  982. while (nbytes > 0) {
  983. sg_nents++;
  984. nbytes -= sg->length;
  985. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  986. *chained = 1;
  987. sg = scatterwalk_sg_next(sg);
  988. }
  989. return sg_nents;
  990. }
  991. /**
  992. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  993. * @sgl: The SG list
  994. * @nents: Number of SG entries
  995. * @buf: Where to copy to
  996. * @buflen: The number of bytes to copy
  997. * @skip: The number of bytes to skip before copying.
  998. * Note: skip + buflen should equal SG total size.
  999. *
  1000. * Returns the number of copied bytes.
  1001. *
  1002. **/
  1003. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  1004. void *buf, size_t buflen, unsigned int skip)
  1005. {
  1006. unsigned int offset = 0;
  1007. unsigned int boffset = 0;
  1008. struct sg_mapping_iter miter;
  1009. unsigned long flags;
  1010. unsigned int sg_flags = SG_MITER_ATOMIC;
  1011. size_t total_buffer = buflen + skip;
  1012. sg_flags |= SG_MITER_FROM_SG;
  1013. sg_miter_start(&miter, sgl, nents, sg_flags);
  1014. local_irq_save(flags);
  1015. while (sg_miter_next(&miter) && offset < total_buffer) {
  1016. unsigned int len;
  1017. unsigned int ignore;
  1018. if ((offset + miter.length) > skip) {
  1019. if (offset < skip) {
  1020. /* Copy part of this segment */
  1021. ignore = skip - offset;
  1022. len = miter.length - ignore;
  1023. if (boffset + len > buflen)
  1024. len = buflen - boffset;
  1025. memcpy(buf + boffset, miter.addr + ignore, len);
  1026. } else {
  1027. /* Copy all of this segment (up to buflen) */
  1028. len = miter.length;
  1029. if (boffset + len > buflen)
  1030. len = buflen - boffset;
  1031. memcpy(buf + boffset, miter.addr, len);
  1032. }
  1033. boffset += len;
  1034. }
  1035. offset += miter.length;
  1036. }
  1037. sg_miter_stop(&miter);
  1038. local_irq_restore(flags);
  1039. return boffset;
  1040. }
  1041. /*
  1042. * allocate and map the extended descriptor
  1043. */
  1044. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1045. struct scatterlist *src,
  1046. struct scatterlist *dst,
  1047. int hash_result,
  1048. unsigned int cryptlen,
  1049. unsigned int authsize,
  1050. int icv_stashing,
  1051. u32 cryptoflags)
  1052. {
  1053. struct talitos_edesc *edesc;
  1054. int src_nents, dst_nents, alloc_len, dma_len;
  1055. int src_chained, dst_chained = 0;
  1056. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1057. GFP_ATOMIC;
  1058. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1059. dev_err(dev, "length exceeds h/w max limit\n");
  1060. return ERR_PTR(-EINVAL);
  1061. }
  1062. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1063. src_nents = (src_nents == 1) ? 0 : src_nents;
  1064. if (hash_result) {
  1065. dst_nents = 0;
  1066. } else {
  1067. if (dst == src) {
  1068. dst_nents = src_nents;
  1069. } else {
  1070. dst_nents = sg_count(dst, cryptlen + authsize,
  1071. &dst_chained);
  1072. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1073. }
  1074. }
  1075. /*
  1076. * allocate space for base edesc plus the link tables,
  1077. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1078. * and the ICV data itself
  1079. */
  1080. alloc_len = sizeof(struct talitos_edesc);
  1081. if (src_nents || dst_nents) {
  1082. dma_len = (src_nents + dst_nents + 2) *
  1083. sizeof(struct talitos_ptr) + authsize;
  1084. alloc_len += dma_len;
  1085. } else {
  1086. dma_len = 0;
  1087. alloc_len += icv_stashing ? authsize : 0;
  1088. }
  1089. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1090. if (!edesc) {
  1091. dev_err(dev, "could not allocate edescriptor\n");
  1092. return ERR_PTR(-ENOMEM);
  1093. }
  1094. edesc->src_nents = src_nents;
  1095. edesc->dst_nents = dst_nents;
  1096. edesc->src_is_chained = src_chained;
  1097. edesc->dst_is_chained = dst_chained;
  1098. edesc->dma_len = dma_len;
  1099. if (dma_len)
  1100. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1101. edesc->dma_len,
  1102. DMA_BIDIRECTIONAL);
  1103. return edesc;
  1104. }
  1105. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1106. int icv_stashing)
  1107. {
  1108. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1109. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1110. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1111. areq->cryptlen, ctx->authsize, icv_stashing,
  1112. areq->base.flags);
  1113. }
  1114. static int aead_encrypt(struct aead_request *req)
  1115. {
  1116. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1117. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1118. struct talitos_edesc *edesc;
  1119. /* allocate extended descriptor */
  1120. edesc = aead_edesc_alloc(req, 0);
  1121. if (IS_ERR(edesc))
  1122. return PTR_ERR(edesc);
  1123. /* set encrypt */
  1124. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1125. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1126. }
  1127. static int aead_decrypt(struct aead_request *req)
  1128. {
  1129. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1130. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1131. unsigned int authsize = ctx->authsize;
  1132. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1133. struct talitos_edesc *edesc;
  1134. struct scatterlist *sg;
  1135. void *icvdata;
  1136. req->cryptlen -= authsize;
  1137. /* allocate extended descriptor */
  1138. edesc = aead_edesc_alloc(req, 1);
  1139. if (IS_ERR(edesc))
  1140. return PTR_ERR(edesc);
  1141. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1142. ((!edesc->src_nents && !edesc->dst_nents) ||
  1143. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1144. /* decrypt and check the ICV */
  1145. edesc->desc.hdr = ctx->desc_hdr_template |
  1146. DESC_HDR_DIR_INBOUND |
  1147. DESC_HDR_MODE1_MDEU_CICV;
  1148. /* reset integrity check result bits */
  1149. edesc->desc.hdr_lo = 0;
  1150. return ipsec_esp(edesc, req, NULL, 0,
  1151. ipsec_esp_decrypt_hwauth_done);
  1152. }
  1153. /* Have to check the ICV with software */
  1154. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1155. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1156. if (edesc->dma_len)
  1157. icvdata = &edesc->link_tbl[edesc->src_nents +
  1158. edesc->dst_nents + 2];
  1159. else
  1160. icvdata = &edesc->link_tbl[0];
  1161. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1162. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1163. ctx->authsize);
  1164. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1165. }
  1166. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1167. {
  1168. struct aead_request *areq = &req->areq;
  1169. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1170. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1171. struct talitos_edesc *edesc;
  1172. /* allocate extended descriptor */
  1173. edesc = aead_edesc_alloc(areq, 0);
  1174. if (IS_ERR(edesc))
  1175. return PTR_ERR(edesc);
  1176. /* set encrypt */
  1177. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1178. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1179. /* avoid consecutive packets going out with same IV */
  1180. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1181. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1182. ipsec_esp_encrypt_done);
  1183. }
  1184. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1185. const u8 *key, unsigned int keylen)
  1186. {
  1187. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1188. memcpy(&ctx->key, key, keylen);
  1189. ctx->keylen = keylen;
  1190. return 0;
  1191. }
  1192. static void common_nonsnoop_unmap(struct device *dev,
  1193. struct talitos_edesc *edesc,
  1194. struct ablkcipher_request *areq)
  1195. {
  1196. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1197. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1198. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1199. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1200. if (edesc->dma_len)
  1201. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1202. DMA_BIDIRECTIONAL);
  1203. }
  1204. static void ablkcipher_done(struct device *dev,
  1205. struct talitos_desc *desc, void *context,
  1206. int err)
  1207. {
  1208. struct ablkcipher_request *areq = context;
  1209. struct talitos_edesc *edesc;
  1210. edesc = container_of(desc, struct talitos_edesc, desc);
  1211. common_nonsnoop_unmap(dev, edesc, areq);
  1212. kfree(edesc);
  1213. areq->base.complete(&areq->base, err);
  1214. }
  1215. static int common_nonsnoop(struct talitos_edesc *edesc,
  1216. struct ablkcipher_request *areq,
  1217. void (*callback) (struct device *dev,
  1218. struct talitos_desc *desc,
  1219. void *context, int error))
  1220. {
  1221. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1222. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1223. struct device *dev = ctx->dev;
  1224. struct talitos_desc *desc = &edesc->desc;
  1225. unsigned int cryptlen = areq->nbytes;
  1226. unsigned int ivsize;
  1227. int sg_count, ret;
  1228. /* first DWORD empty */
  1229. desc->ptr[0].len = 0;
  1230. to_talitos_ptr(&desc->ptr[0], 0);
  1231. desc->ptr[0].j_extent = 0;
  1232. /* cipher iv */
  1233. ivsize = crypto_ablkcipher_ivsize(cipher);
  1234. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1235. DMA_TO_DEVICE);
  1236. /* cipher key */
  1237. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1238. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1239. /*
  1240. * cipher in
  1241. */
  1242. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1243. desc->ptr[3].j_extent = 0;
  1244. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1245. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1246. : DMA_TO_DEVICE,
  1247. edesc->src_is_chained);
  1248. if (sg_count == 1) {
  1249. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1250. } else {
  1251. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1252. &edesc->link_tbl[0]);
  1253. if (sg_count > 1) {
  1254. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1255. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1256. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1257. edesc->dma_len,
  1258. DMA_BIDIRECTIONAL);
  1259. } else {
  1260. /* Only one segment now, so no link tbl needed */
  1261. to_talitos_ptr(&desc->ptr[3],
  1262. sg_dma_address(areq->src));
  1263. }
  1264. }
  1265. /* cipher out */
  1266. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1267. desc->ptr[4].j_extent = 0;
  1268. if (areq->src != areq->dst)
  1269. sg_count = talitos_map_sg(dev, areq->dst,
  1270. edesc->dst_nents ? : 1,
  1271. DMA_FROM_DEVICE,
  1272. edesc->dst_is_chained);
  1273. if (sg_count == 1) {
  1274. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1275. } else {
  1276. struct talitos_ptr *link_tbl_ptr =
  1277. &edesc->link_tbl[edesc->src_nents + 1];
  1278. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1279. (edesc->src_nents + 1) *
  1280. sizeof(struct talitos_ptr));
  1281. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1282. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1283. link_tbl_ptr);
  1284. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1285. edesc->dma_len, DMA_BIDIRECTIONAL);
  1286. }
  1287. /* iv out */
  1288. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1289. DMA_FROM_DEVICE);
  1290. /* last DWORD empty */
  1291. desc->ptr[6].len = 0;
  1292. to_talitos_ptr(&desc->ptr[6], 0);
  1293. desc->ptr[6].j_extent = 0;
  1294. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1295. if (ret != -EINPROGRESS) {
  1296. common_nonsnoop_unmap(dev, edesc, areq);
  1297. kfree(edesc);
  1298. }
  1299. return ret;
  1300. }
  1301. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1302. areq)
  1303. {
  1304. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1305. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1306. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1307. areq->nbytes, 0, 0, areq->base.flags);
  1308. }
  1309. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1310. {
  1311. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1312. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1313. struct talitos_edesc *edesc;
  1314. /* allocate extended descriptor */
  1315. edesc = ablkcipher_edesc_alloc(areq);
  1316. if (IS_ERR(edesc))
  1317. return PTR_ERR(edesc);
  1318. /* set encrypt */
  1319. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1320. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1321. }
  1322. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1323. {
  1324. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1325. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1326. struct talitos_edesc *edesc;
  1327. /* allocate extended descriptor */
  1328. edesc = ablkcipher_edesc_alloc(areq);
  1329. if (IS_ERR(edesc))
  1330. return PTR_ERR(edesc);
  1331. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1332. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1333. }
  1334. static void common_nonsnoop_hash_unmap(struct device *dev,
  1335. struct talitos_edesc *edesc,
  1336. struct ahash_request *areq)
  1337. {
  1338. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1339. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1340. /* When using hashctx-in, must unmap it. */
  1341. if (edesc->desc.ptr[1].len)
  1342. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1343. DMA_TO_DEVICE);
  1344. if (edesc->desc.ptr[2].len)
  1345. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1346. DMA_TO_DEVICE);
  1347. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1348. if (edesc->dma_len)
  1349. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1350. DMA_BIDIRECTIONAL);
  1351. }
  1352. static void ahash_done(struct device *dev,
  1353. struct talitos_desc *desc, void *context,
  1354. int err)
  1355. {
  1356. struct ahash_request *areq = context;
  1357. struct talitos_edesc *edesc =
  1358. container_of(desc, struct talitos_edesc, desc);
  1359. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1360. if (!req_ctx->last && req_ctx->to_hash_later) {
  1361. /* Position any partial block for next update/final/finup */
  1362. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1363. req_ctx->nbuf = req_ctx->to_hash_later;
  1364. }
  1365. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1366. kfree(edesc);
  1367. areq->base.complete(&areq->base, err);
  1368. }
  1369. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1370. struct ahash_request *areq, unsigned int length,
  1371. void (*callback) (struct device *dev,
  1372. struct talitos_desc *desc,
  1373. void *context, int error))
  1374. {
  1375. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1376. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1377. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1378. struct device *dev = ctx->dev;
  1379. struct talitos_desc *desc = &edesc->desc;
  1380. int sg_count, ret;
  1381. /* first DWORD empty */
  1382. desc->ptr[0] = zero_entry;
  1383. /* hash context in */
  1384. if (!req_ctx->first || req_ctx->swinit) {
  1385. map_single_talitos_ptr(dev, &desc->ptr[1],
  1386. req_ctx->hw_context_size,
  1387. (char *)req_ctx->hw_context, 0,
  1388. DMA_TO_DEVICE);
  1389. req_ctx->swinit = 0;
  1390. } else {
  1391. desc->ptr[1] = zero_entry;
  1392. /* Indicate next op is not the first. */
  1393. req_ctx->first = 0;
  1394. }
  1395. /* HMAC key */
  1396. if (ctx->keylen)
  1397. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1398. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1399. else
  1400. desc->ptr[2] = zero_entry;
  1401. /*
  1402. * data in
  1403. */
  1404. desc->ptr[3].len = cpu_to_be16(length);
  1405. desc->ptr[3].j_extent = 0;
  1406. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1407. edesc->src_nents ? : 1,
  1408. DMA_TO_DEVICE,
  1409. edesc->src_is_chained);
  1410. if (sg_count == 1) {
  1411. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1412. } else {
  1413. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1414. &edesc->link_tbl[0]);
  1415. if (sg_count > 1) {
  1416. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1417. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1418. dma_sync_single_for_device(ctx->dev,
  1419. edesc->dma_link_tbl,
  1420. edesc->dma_len,
  1421. DMA_BIDIRECTIONAL);
  1422. } else {
  1423. /* Only one segment now, so no link tbl needed */
  1424. to_talitos_ptr(&desc->ptr[3],
  1425. sg_dma_address(req_ctx->psrc));
  1426. }
  1427. }
  1428. /* fifth DWORD empty */
  1429. desc->ptr[4] = zero_entry;
  1430. /* hash/HMAC out -or- hash context out */
  1431. if (req_ctx->last)
  1432. map_single_talitos_ptr(dev, &desc->ptr[5],
  1433. crypto_ahash_digestsize(tfm),
  1434. areq->result, 0, DMA_FROM_DEVICE);
  1435. else
  1436. map_single_talitos_ptr(dev, &desc->ptr[5],
  1437. req_ctx->hw_context_size,
  1438. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1439. /* last DWORD empty */
  1440. desc->ptr[6] = zero_entry;
  1441. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1442. if (ret != -EINPROGRESS) {
  1443. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1444. kfree(edesc);
  1445. }
  1446. return ret;
  1447. }
  1448. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1449. unsigned int nbytes)
  1450. {
  1451. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1452. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1453. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1454. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1455. nbytes, 0, 0, areq->base.flags);
  1456. }
  1457. static int ahash_init(struct ahash_request *areq)
  1458. {
  1459. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1460. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1461. /* Initialize the context */
  1462. req_ctx->nbuf = 0;
  1463. req_ctx->first = 1; /* first indicates h/w must init its context */
  1464. req_ctx->swinit = 0; /* assume h/w init of context */
  1465. req_ctx->hw_context_size =
  1466. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1467. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1468. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1469. return 0;
  1470. }
  1471. /*
  1472. * on h/w without explicit sha224 support, we initialize h/w context
  1473. * manually with sha224 constants, and tell it to run sha256.
  1474. */
  1475. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1476. {
  1477. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1478. ahash_init(areq);
  1479. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1480. req_ctx->hw_context[0] = SHA224_H0;
  1481. req_ctx->hw_context[1] = SHA224_H1;
  1482. req_ctx->hw_context[2] = SHA224_H2;
  1483. req_ctx->hw_context[3] = SHA224_H3;
  1484. req_ctx->hw_context[4] = SHA224_H4;
  1485. req_ctx->hw_context[5] = SHA224_H5;
  1486. req_ctx->hw_context[6] = SHA224_H6;
  1487. req_ctx->hw_context[7] = SHA224_H7;
  1488. /* init 64-bit count */
  1489. req_ctx->hw_context[8] = 0;
  1490. req_ctx->hw_context[9] = 0;
  1491. return 0;
  1492. }
  1493. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1494. {
  1495. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1496. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1497. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1498. struct talitos_edesc *edesc;
  1499. unsigned int blocksize =
  1500. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1501. unsigned int nbytes_to_hash;
  1502. unsigned int to_hash_later;
  1503. unsigned int nsg;
  1504. int chained;
  1505. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1506. /* Buffer up to one whole block */
  1507. sg_copy_to_buffer(areq->src,
  1508. sg_count(areq->src, nbytes, &chained),
  1509. req_ctx->buf + req_ctx->nbuf, nbytes);
  1510. req_ctx->nbuf += nbytes;
  1511. return 0;
  1512. }
  1513. /* At least (blocksize + 1) bytes are available to hash */
  1514. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1515. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1516. if (req_ctx->last)
  1517. to_hash_later = 0;
  1518. else if (to_hash_later)
  1519. /* There is a partial block. Hash the full block(s) now */
  1520. nbytes_to_hash -= to_hash_later;
  1521. else {
  1522. /* Keep one block buffered */
  1523. nbytes_to_hash -= blocksize;
  1524. to_hash_later = blocksize;
  1525. }
  1526. /* Chain in any previously buffered data */
  1527. if (req_ctx->nbuf) {
  1528. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1529. sg_init_table(req_ctx->bufsl, nsg);
  1530. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1531. if (nsg > 1)
  1532. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1533. req_ctx->psrc = req_ctx->bufsl;
  1534. } else
  1535. req_ctx->psrc = areq->src;
  1536. if (to_hash_later) {
  1537. int nents = sg_count(areq->src, nbytes, &chained);
  1538. sg_copy_end_to_buffer(areq->src, nents,
  1539. req_ctx->bufnext,
  1540. to_hash_later,
  1541. nbytes - to_hash_later);
  1542. }
  1543. req_ctx->to_hash_later = to_hash_later;
  1544. /* Allocate extended descriptor */
  1545. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1546. if (IS_ERR(edesc))
  1547. return PTR_ERR(edesc);
  1548. edesc->desc.hdr = ctx->desc_hdr_template;
  1549. /* On last one, request SEC to pad; otherwise continue */
  1550. if (req_ctx->last)
  1551. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1552. else
  1553. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1554. /* request SEC to INIT hash. */
  1555. if (req_ctx->first && !req_ctx->swinit)
  1556. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1557. /* When the tfm context has a keylen, it's an HMAC.
  1558. * A first or last (ie. not middle) descriptor must request HMAC.
  1559. */
  1560. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1561. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1562. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1563. ahash_done);
  1564. }
  1565. static int ahash_update(struct ahash_request *areq)
  1566. {
  1567. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1568. req_ctx->last = 0;
  1569. return ahash_process_req(areq, areq->nbytes);
  1570. }
  1571. static int ahash_final(struct ahash_request *areq)
  1572. {
  1573. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1574. req_ctx->last = 1;
  1575. return ahash_process_req(areq, 0);
  1576. }
  1577. static int ahash_finup(struct ahash_request *areq)
  1578. {
  1579. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1580. req_ctx->last = 1;
  1581. return ahash_process_req(areq, areq->nbytes);
  1582. }
  1583. static int ahash_digest(struct ahash_request *areq)
  1584. {
  1585. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1586. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1587. ahash->init(areq);
  1588. req_ctx->last = 1;
  1589. return ahash_process_req(areq, areq->nbytes);
  1590. }
  1591. struct keyhash_result {
  1592. struct completion completion;
  1593. int err;
  1594. };
  1595. static void keyhash_complete(struct crypto_async_request *req, int err)
  1596. {
  1597. struct keyhash_result *res = req->data;
  1598. if (err == -EINPROGRESS)
  1599. return;
  1600. res->err = err;
  1601. complete(&res->completion);
  1602. }
  1603. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1604. u8 *hash)
  1605. {
  1606. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1607. struct scatterlist sg[1];
  1608. struct ahash_request *req;
  1609. struct keyhash_result hresult;
  1610. int ret;
  1611. init_completion(&hresult.completion);
  1612. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1613. if (!req)
  1614. return -ENOMEM;
  1615. /* Keep tfm keylen == 0 during hash of the long key */
  1616. ctx->keylen = 0;
  1617. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1618. keyhash_complete, &hresult);
  1619. sg_init_one(&sg[0], key, keylen);
  1620. ahash_request_set_crypt(req, sg, hash, keylen);
  1621. ret = crypto_ahash_digest(req);
  1622. switch (ret) {
  1623. case 0:
  1624. break;
  1625. case -EINPROGRESS:
  1626. case -EBUSY:
  1627. ret = wait_for_completion_interruptible(
  1628. &hresult.completion);
  1629. if (!ret)
  1630. ret = hresult.err;
  1631. break;
  1632. default:
  1633. break;
  1634. }
  1635. ahash_request_free(req);
  1636. return ret;
  1637. }
  1638. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1639. unsigned int keylen)
  1640. {
  1641. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1642. unsigned int blocksize =
  1643. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1644. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1645. unsigned int keysize = keylen;
  1646. u8 hash[SHA512_DIGEST_SIZE];
  1647. int ret;
  1648. if (keylen <= blocksize)
  1649. memcpy(ctx->key, key, keysize);
  1650. else {
  1651. /* Must get the hash of the long key */
  1652. ret = keyhash(tfm, key, keylen, hash);
  1653. if (ret) {
  1654. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1655. return -EINVAL;
  1656. }
  1657. keysize = digestsize;
  1658. memcpy(ctx->key, hash, digestsize);
  1659. }
  1660. ctx->keylen = keysize;
  1661. return 0;
  1662. }
  1663. struct talitos_alg_template {
  1664. u32 type;
  1665. union {
  1666. struct crypto_alg crypto;
  1667. struct ahash_alg hash;
  1668. } alg;
  1669. __be32 desc_hdr_template;
  1670. };
  1671. static struct talitos_alg_template driver_algs[] = {
  1672. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1673. { .type = CRYPTO_ALG_TYPE_AEAD,
  1674. .alg.crypto = {
  1675. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1676. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1677. .cra_blocksize = AES_BLOCK_SIZE,
  1678. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1679. .cra_type = &crypto_aead_type,
  1680. .cra_aead = {
  1681. .setkey = aead_setkey,
  1682. .setauthsize = aead_setauthsize,
  1683. .encrypt = aead_encrypt,
  1684. .decrypt = aead_decrypt,
  1685. .givencrypt = aead_givencrypt,
  1686. .geniv = "<built-in>",
  1687. .ivsize = AES_BLOCK_SIZE,
  1688. .maxauthsize = SHA1_DIGEST_SIZE,
  1689. }
  1690. },
  1691. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1692. DESC_HDR_SEL0_AESU |
  1693. DESC_HDR_MODE0_AESU_CBC |
  1694. DESC_HDR_SEL1_MDEUA |
  1695. DESC_HDR_MODE1_MDEU_INIT |
  1696. DESC_HDR_MODE1_MDEU_PAD |
  1697. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1698. },
  1699. { .type = CRYPTO_ALG_TYPE_AEAD,
  1700. .alg.crypto = {
  1701. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1702. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1703. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1704. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1705. .cra_type = &crypto_aead_type,
  1706. .cra_aead = {
  1707. .setkey = aead_setkey,
  1708. .setauthsize = aead_setauthsize,
  1709. .encrypt = aead_encrypt,
  1710. .decrypt = aead_decrypt,
  1711. .givencrypt = aead_givencrypt,
  1712. .geniv = "<built-in>",
  1713. .ivsize = DES3_EDE_BLOCK_SIZE,
  1714. .maxauthsize = SHA1_DIGEST_SIZE,
  1715. }
  1716. },
  1717. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1718. DESC_HDR_SEL0_DEU |
  1719. DESC_HDR_MODE0_DEU_CBC |
  1720. DESC_HDR_MODE0_DEU_3DES |
  1721. DESC_HDR_SEL1_MDEUA |
  1722. DESC_HDR_MODE1_MDEU_INIT |
  1723. DESC_HDR_MODE1_MDEU_PAD |
  1724. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1725. },
  1726. { .type = CRYPTO_ALG_TYPE_AEAD,
  1727. .alg.crypto = {
  1728. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1729. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1730. .cra_blocksize = AES_BLOCK_SIZE,
  1731. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1732. .cra_type = &crypto_aead_type,
  1733. .cra_aead = {
  1734. .setkey = aead_setkey,
  1735. .setauthsize = aead_setauthsize,
  1736. .encrypt = aead_encrypt,
  1737. .decrypt = aead_decrypt,
  1738. .givencrypt = aead_givencrypt,
  1739. .geniv = "<built-in>",
  1740. .ivsize = AES_BLOCK_SIZE,
  1741. .maxauthsize = SHA256_DIGEST_SIZE,
  1742. }
  1743. },
  1744. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1745. DESC_HDR_SEL0_AESU |
  1746. DESC_HDR_MODE0_AESU_CBC |
  1747. DESC_HDR_SEL1_MDEUA |
  1748. DESC_HDR_MODE1_MDEU_INIT |
  1749. DESC_HDR_MODE1_MDEU_PAD |
  1750. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1751. },
  1752. { .type = CRYPTO_ALG_TYPE_AEAD,
  1753. .alg.crypto = {
  1754. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1755. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1756. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1757. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1758. .cra_type = &crypto_aead_type,
  1759. .cra_aead = {
  1760. .setkey = aead_setkey,
  1761. .setauthsize = aead_setauthsize,
  1762. .encrypt = aead_encrypt,
  1763. .decrypt = aead_decrypt,
  1764. .givencrypt = aead_givencrypt,
  1765. .geniv = "<built-in>",
  1766. .ivsize = DES3_EDE_BLOCK_SIZE,
  1767. .maxauthsize = SHA256_DIGEST_SIZE,
  1768. }
  1769. },
  1770. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1771. DESC_HDR_SEL0_DEU |
  1772. DESC_HDR_MODE0_DEU_CBC |
  1773. DESC_HDR_MODE0_DEU_3DES |
  1774. DESC_HDR_SEL1_MDEUA |
  1775. DESC_HDR_MODE1_MDEU_INIT |
  1776. DESC_HDR_MODE1_MDEU_PAD |
  1777. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1778. },
  1779. { .type = CRYPTO_ALG_TYPE_AEAD,
  1780. .alg.crypto = {
  1781. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1782. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1783. .cra_blocksize = AES_BLOCK_SIZE,
  1784. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1785. .cra_type = &crypto_aead_type,
  1786. .cra_aead = {
  1787. .setkey = aead_setkey,
  1788. .setauthsize = aead_setauthsize,
  1789. .encrypt = aead_encrypt,
  1790. .decrypt = aead_decrypt,
  1791. .givencrypt = aead_givencrypt,
  1792. .geniv = "<built-in>",
  1793. .ivsize = AES_BLOCK_SIZE,
  1794. .maxauthsize = MD5_DIGEST_SIZE,
  1795. }
  1796. },
  1797. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1798. DESC_HDR_SEL0_AESU |
  1799. DESC_HDR_MODE0_AESU_CBC |
  1800. DESC_HDR_SEL1_MDEUA |
  1801. DESC_HDR_MODE1_MDEU_INIT |
  1802. DESC_HDR_MODE1_MDEU_PAD |
  1803. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1804. },
  1805. { .type = CRYPTO_ALG_TYPE_AEAD,
  1806. .alg.crypto = {
  1807. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1808. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1809. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1810. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1811. .cra_type = &crypto_aead_type,
  1812. .cra_aead = {
  1813. .setkey = aead_setkey,
  1814. .setauthsize = aead_setauthsize,
  1815. .encrypt = aead_encrypt,
  1816. .decrypt = aead_decrypt,
  1817. .givencrypt = aead_givencrypt,
  1818. .geniv = "<built-in>",
  1819. .ivsize = DES3_EDE_BLOCK_SIZE,
  1820. .maxauthsize = MD5_DIGEST_SIZE,
  1821. }
  1822. },
  1823. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1824. DESC_HDR_SEL0_DEU |
  1825. DESC_HDR_MODE0_DEU_CBC |
  1826. DESC_HDR_MODE0_DEU_3DES |
  1827. DESC_HDR_SEL1_MDEUA |
  1828. DESC_HDR_MODE1_MDEU_INIT |
  1829. DESC_HDR_MODE1_MDEU_PAD |
  1830. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1831. },
  1832. /* ABLKCIPHER algorithms. */
  1833. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1834. .alg.crypto = {
  1835. .cra_name = "cbc(aes)",
  1836. .cra_driver_name = "cbc-aes-talitos",
  1837. .cra_blocksize = AES_BLOCK_SIZE,
  1838. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1839. CRYPTO_ALG_ASYNC,
  1840. .cra_type = &crypto_ablkcipher_type,
  1841. .cra_ablkcipher = {
  1842. .setkey = ablkcipher_setkey,
  1843. .encrypt = ablkcipher_encrypt,
  1844. .decrypt = ablkcipher_decrypt,
  1845. .geniv = "eseqiv",
  1846. .min_keysize = AES_MIN_KEY_SIZE,
  1847. .max_keysize = AES_MAX_KEY_SIZE,
  1848. .ivsize = AES_BLOCK_SIZE,
  1849. }
  1850. },
  1851. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1852. DESC_HDR_SEL0_AESU |
  1853. DESC_HDR_MODE0_AESU_CBC,
  1854. },
  1855. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1856. .alg.crypto = {
  1857. .cra_name = "cbc(des3_ede)",
  1858. .cra_driver_name = "cbc-3des-talitos",
  1859. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1860. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1861. CRYPTO_ALG_ASYNC,
  1862. .cra_type = &crypto_ablkcipher_type,
  1863. .cra_ablkcipher = {
  1864. .setkey = ablkcipher_setkey,
  1865. .encrypt = ablkcipher_encrypt,
  1866. .decrypt = ablkcipher_decrypt,
  1867. .geniv = "eseqiv",
  1868. .min_keysize = DES3_EDE_KEY_SIZE,
  1869. .max_keysize = DES3_EDE_KEY_SIZE,
  1870. .ivsize = DES3_EDE_BLOCK_SIZE,
  1871. }
  1872. },
  1873. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1874. DESC_HDR_SEL0_DEU |
  1875. DESC_HDR_MODE0_DEU_CBC |
  1876. DESC_HDR_MODE0_DEU_3DES,
  1877. },
  1878. /* AHASH algorithms. */
  1879. { .type = CRYPTO_ALG_TYPE_AHASH,
  1880. .alg.hash = {
  1881. .init = ahash_init,
  1882. .update = ahash_update,
  1883. .final = ahash_final,
  1884. .finup = ahash_finup,
  1885. .digest = ahash_digest,
  1886. .halg.digestsize = MD5_DIGEST_SIZE,
  1887. .halg.base = {
  1888. .cra_name = "md5",
  1889. .cra_driver_name = "md5-talitos",
  1890. .cra_blocksize = MD5_BLOCK_SIZE,
  1891. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1892. CRYPTO_ALG_ASYNC,
  1893. .cra_type = &crypto_ahash_type
  1894. }
  1895. },
  1896. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1897. DESC_HDR_SEL0_MDEUA |
  1898. DESC_HDR_MODE0_MDEU_MD5,
  1899. },
  1900. { .type = CRYPTO_ALG_TYPE_AHASH,
  1901. .alg.hash = {
  1902. .init = ahash_init,
  1903. .update = ahash_update,
  1904. .final = ahash_final,
  1905. .finup = ahash_finup,
  1906. .digest = ahash_digest,
  1907. .halg.digestsize = SHA1_DIGEST_SIZE,
  1908. .halg.base = {
  1909. .cra_name = "sha1",
  1910. .cra_driver_name = "sha1-talitos",
  1911. .cra_blocksize = SHA1_BLOCK_SIZE,
  1912. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1913. CRYPTO_ALG_ASYNC,
  1914. .cra_type = &crypto_ahash_type
  1915. }
  1916. },
  1917. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1918. DESC_HDR_SEL0_MDEUA |
  1919. DESC_HDR_MODE0_MDEU_SHA1,
  1920. },
  1921. { .type = CRYPTO_ALG_TYPE_AHASH,
  1922. .alg.hash = {
  1923. .init = ahash_init,
  1924. .update = ahash_update,
  1925. .final = ahash_final,
  1926. .finup = ahash_finup,
  1927. .digest = ahash_digest,
  1928. .halg.digestsize = SHA224_DIGEST_SIZE,
  1929. .halg.base = {
  1930. .cra_name = "sha224",
  1931. .cra_driver_name = "sha224-talitos",
  1932. .cra_blocksize = SHA224_BLOCK_SIZE,
  1933. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1934. CRYPTO_ALG_ASYNC,
  1935. .cra_type = &crypto_ahash_type
  1936. }
  1937. },
  1938. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1939. DESC_HDR_SEL0_MDEUA |
  1940. DESC_HDR_MODE0_MDEU_SHA224,
  1941. },
  1942. { .type = CRYPTO_ALG_TYPE_AHASH,
  1943. .alg.hash = {
  1944. .init = ahash_init,
  1945. .update = ahash_update,
  1946. .final = ahash_final,
  1947. .finup = ahash_finup,
  1948. .digest = ahash_digest,
  1949. .halg.digestsize = SHA256_DIGEST_SIZE,
  1950. .halg.base = {
  1951. .cra_name = "sha256",
  1952. .cra_driver_name = "sha256-talitos",
  1953. .cra_blocksize = SHA256_BLOCK_SIZE,
  1954. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1955. CRYPTO_ALG_ASYNC,
  1956. .cra_type = &crypto_ahash_type
  1957. }
  1958. },
  1959. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1960. DESC_HDR_SEL0_MDEUA |
  1961. DESC_HDR_MODE0_MDEU_SHA256,
  1962. },
  1963. { .type = CRYPTO_ALG_TYPE_AHASH,
  1964. .alg.hash = {
  1965. .init = ahash_init,
  1966. .update = ahash_update,
  1967. .final = ahash_final,
  1968. .finup = ahash_finup,
  1969. .digest = ahash_digest,
  1970. .halg.digestsize = SHA384_DIGEST_SIZE,
  1971. .halg.base = {
  1972. .cra_name = "sha384",
  1973. .cra_driver_name = "sha384-talitos",
  1974. .cra_blocksize = SHA384_BLOCK_SIZE,
  1975. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1976. CRYPTO_ALG_ASYNC,
  1977. .cra_type = &crypto_ahash_type
  1978. }
  1979. },
  1980. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1981. DESC_HDR_SEL0_MDEUB |
  1982. DESC_HDR_MODE0_MDEUB_SHA384,
  1983. },
  1984. { .type = CRYPTO_ALG_TYPE_AHASH,
  1985. .alg.hash = {
  1986. .init = ahash_init,
  1987. .update = ahash_update,
  1988. .final = ahash_final,
  1989. .finup = ahash_finup,
  1990. .digest = ahash_digest,
  1991. .halg.digestsize = SHA512_DIGEST_SIZE,
  1992. .halg.base = {
  1993. .cra_name = "sha512",
  1994. .cra_driver_name = "sha512-talitos",
  1995. .cra_blocksize = SHA512_BLOCK_SIZE,
  1996. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1997. CRYPTO_ALG_ASYNC,
  1998. .cra_type = &crypto_ahash_type
  1999. }
  2000. },
  2001. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2002. DESC_HDR_SEL0_MDEUB |
  2003. DESC_HDR_MODE0_MDEUB_SHA512,
  2004. },
  2005. { .type = CRYPTO_ALG_TYPE_AHASH,
  2006. .alg.hash = {
  2007. .init = ahash_init,
  2008. .update = ahash_update,
  2009. .final = ahash_final,
  2010. .finup = ahash_finup,
  2011. .digest = ahash_digest,
  2012. .setkey = ahash_setkey,
  2013. .halg.digestsize = MD5_DIGEST_SIZE,
  2014. .halg.base = {
  2015. .cra_name = "hmac(md5)",
  2016. .cra_driver_name = "hmac-md5-talitos",
  2017. .cra_blocksize = MD5_BLOCK_SIZE,
  2018. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2019. CRYPTO_ALG_ASYNC,
  2020. .cra_type = &crypto_ahash_type
  2021. }
  2022. },
  2023. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2024. DESC_HDR_SEL0_MDEUA |
  2025. DESC_HDR_MODE0_MDEU_MD5,
  2026. },
  2027. { .type = CRYPTO_ALG_TYPE_AHASH,
  2028. .alg.hash = {
  2029. .init = ahash_init,
  2030. .update = ahash_update,
  2031. .final = ahash_final,
  2032. .finup = ahash_finup,
  2033. .digest = ahash_digest,
  2034. .setkey = ahash_setkey,
  2035. .halg.digestsize = SHA1_DIGEST_SIZE,
  2036. .halg.base = {
  2037. .cra_name = "hmac(sha1)",
  2038. .cra_driver_name = "hmac-sha1-talitos",
  2039. .cra_blocksize = SHA1_BLOCK_SIZE,
  2040. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2041. CRYPTO_ALG_ASYNC,
  2042. .cra_type = &crypto_ahash_type
  2043. }
  2044. },
  2045. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2046. DESC_HDR_SEL0_MDEUA |
  2047. DESC_HDR_MODE0_MDEU_SHA1,
  2048. },
  2049. { .type = CRYPTO_ALG_TYPE_AHASH,
  2050. .alg.hash = {
  2051. .init = ahash_init,
  2052. .update = ahash_update,
  2053. .final = ahash_final,
  2054. .finup = ahash_finup,
  2055. .digest = ahash_digest,
  2056. .setkey = ahash_setkey,
  2057. .halg.digestsize = SHA224_DIGEST_SIZE,
  2058. .halg.base = {
  2059. .cra_name = "hmac(sha224)",
  2060. .cra_driver_name = "hmac-sha224-talitos",
  2061. .cra_blocksize = SHA224_BLOCK_SIZE,
  2062. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2063. CRYPTO_ALG_ASYNC,
  2064. .cra_type = &crypto_ahash_type
  2065. }
  2066. },
  2067. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2068. DESC_HDR_SEL0_MDEUA |
  2069. DESC_HDR_MODE0_MDEU_SHA224,
  2070. },
  2071. { .type = CRYPTO_ALG_TYPE_AHASH,
  2072. .alg.hash = {
  2073. .init = ahash_init,
  2074. .update = ahash_update,
  2075. .final = ahash_final,
  2076. .finup = ahash_finup,
  2077. .digest = ahash_digest,
  2078. .setkey = ahash_setkey,
  2079. .halg.digestsize = SHA256_DIGEST_SIZE,
  2080. .halg.base = {
  2081. .cra_name = "hmac(sha256)",
  2082. .cra_driver_name = "hmac-sha256-talitos",
  2083. .cra_blocksize = SHA256_BLOCK_SIZE,
  2084. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2085. CRYPTO_ALG_ASYNC,
  2086. .cra_type = &crypto_ahash_type
  2087. }
  2088. },
  2089. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2090. DESC_HDR_SEL0_MDEUA |
  2091. DESC_HDR_MODE0_MDEU_SHA256,
  2092. },
  2093. { .type = CRYPTO_ALG_TYPE_AHASH,
  2094. .alg.hash = {
  2095. .init = ahash_init,
  2096. .update = ahash_update,
  2097. .final = ahash_final,
  2098. .finup = ahash_finup,
  2099. .digest = ahash_digest,
  2100. .setkey = ahash_setkey,
  2101. .halg.digestsize = SHA384_DIGEST_SIZE,
  2102. .halg.base = {
  2103. .cra_name = "hmac(sha384)",
  2104. .cra_driver_name = "hmac-sha384-talitos",
  2105. .cra_blocksize = SHA384_BLOCK_SIZE,
  2106. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2107. CRYPTO_ALG_ASYNC,
  2108. .cra_type = &crypto_ahash_type
  2109. }
  2110. },
  2111. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2112. DESC_HDR_SEL0_MDEUB |
  2113. DESC_HDR_MODE0_MDEUB_SHA384,
  2114. },
  2115. { .type = CRYPTO_ALG_TYPE_AHASH,
  2116. .alg.hash = {
  2117. .init = ahash_init,
  2118. .update = ahash_update,
  2119. .final = ahash_final,
  2120. .finup = ahash_finup,
  2121. .digest = ahash_digest,
  2122. .setkey = ahash_setkey,
  2123. .halg.digestsize = SHA512_DIGEST_SIZE,
  2124. .halg.base = {
  2125. .cra_name = "hmac(sha512)",
  2126. .cra_driver_name = "hmac-sha512-talitos",
  2127. .cra_blocksize = SHA512_BLOCK_SIZE,
  2128. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2129. CRYPTO_ALG_ASYNC,
  2130. .cra_type = &crypto_ahash_type
  2131. }
  2132. },
  2133. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2134. DESC_HDR_SEL0_MDEUB |
  2135. DESC_HDR_MODE0_MDEUB_SHA512,
  2136. }
  2137. };
  2138. struct talitos_crypto_alg {
  2139. struct list_head entry;
  2140. struct device *dev;
  2141. struct talitos_alg_template algt;
  2142. };
  2143. static int talitos_cra_init(struct crypto_tfm *tfm)
  2144. {
  2145. struct crypto_alg *alg = tfm->__crt_alg;
  2146. struct talitos_crypto_alg *talitos_alg;
  2147. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2148. struct talitos_private *priv;
  2149. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2150. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2151. struct talitos_crypto_alg,
  2152. algt.alg.hash);
  2153. else
  2154. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2155. algt.alg.crypto);
  2156. /* update context with ptr to dev */
  2157. ctx->dev = talitos_alg->dev;
  2158. /* assign SEC channel to tfm in round-robin fashion */
  2159. priv = dev_get_drvdata(ctx->dev);
  2160. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2161. (priv->num_channels - 1);
  2162. /* copy descriptor header template value */
  2163. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2164. /* select done notification */
  2165. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2166. return 0;
  2167. }
  2168. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2169. {
  2170. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2171. talitos_cra_init(tfm);
  2172. /* random first IV */
  2173. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2174. return 0;
  2175. }
  2176. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2177. {
  2178. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2179. talitos_cra_init(tfm);
  2180. ctx->keylen = 0;
  2181. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2182. sizeof(struct talitos_ahash_req_ctx));
  2183. return 0;
  2184. }
  2185. /*
  2186. * given the alg's descriptor header template, determine whether descriptor
  2187. * type and primary/secondary execution units required match the hw
  2188. * capabilities description provided in the device tree node.
  2189. */
  2190. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2191. {
  2192. struct talitos_private *priv = dev_get_drvdata(dev);
  2193. int ret;
  2194. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2195. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2196. if (SECONDARY_EU(desc_hdr_template))
  2197. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2198. & priv->exec_units);
  2199. return ret;
  2200. }
  2201. static int talitos_remove(struct platform_device *ofdev)
  2202. {
  2203. struct device *dev = &ofdev->dev;
  2204. struct talitos_private *priv = dev_get_drvdata(dev);
  2205. struct talitos_crypto_alg *t_alg, *n;
  2206. int i;
  2207. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2208. switch (t_alg->algt.type) {
  2209. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2210. case CRYPTO_ALG_TYPE_AEAD:
  2211. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2212. break;
  2213. case CRYPTO_ALG_TYPE_AHASH:
  2214. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2215. break;
  2216. }
  2217. list_del(&t_alg->entry);
  2218. kfree(t_alg);
  2219. }
  2220. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2221. talitos_unregister_rng(dev);
  2222. for (i = 0; i < priv->num_channels; i++)
  2223. kfree(priv->chan[i].fifo);
  2224. kfree(priv->chan);
  2225. for (i = 0; i < 2; i++)
  2226. if (priv->irq[i]) {
  2227. free_irq(priv->irq[i], dev);
  2228. irq_dispose_mapping(priv->irq[i]);
  2229. }
  2230. tasklet_kill(&priv->done_task[0]);
  2231. if (priv->irq[1])
  2232. tasklet_kill(&priv->done_task[1]);
  2233. iounmap(priv->reg);
  2234. dev_set_drvdata(dev, NULL);
  2235. kfree(priv);
  2236. return 0;
  2237. }
  2238. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2239. struct talitos_alg_template
  2240. *template)
  2241. {
  2242. struct talitos_private *priv = dev_get_drvdata(dev);
  2243. struct talitos_crypto_alg *t_alg;
  2244. struct crypto_alg *alg;
  2245. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2246. if (!t_alg)
  2247. return ERR_PTR(-ENOMEM);
  2248. t_alg->algt = *template;
  2249. switch (t_alg->algt.type) {
  2250. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2251. alg = &t_alg->algt.alg.crypto;
  2252. alg->cra_init = talitos_cra_init;
  2253. break;
  2254. case CRYPTO_ALG_TYPE_AEAD:
  2255. alg = &t_alg->algt.alg.crypto;
  2256. alg->cra_init = talitos_cra_init_aead;
  2257. break;
  2258. case CRYPTO_ALG_TYPE_AHASH:
  2259. alg = &t_alg->algt.alg.hash.halg.base;
  2260. alg->cra_init = talitos_cra_init_ahash;
  2261. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2262. !strncmp(alg->cra_name, "hmac", 4)) {
  2263. kfree(t_alg);
  2264. return ERR_PTR(-ENOTSUPP);
  2265. }
  2266. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2267. (!strcmp(alg->cra_name, "sha224") ||
  2268. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2269. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2270. t_alg->algt.desc_hdr_template =
  2271. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2272. DESC_HDR_SEL0_MDEUA |
  2273. DESC_HDR_MODE0_MDEU_SHA256;
  2274. }
  2275. break;
  2276. default:
  2277. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2278. return ERR_PTR(-EINVAL);
  2279. }
  2280. alg->cra_module = THIS_MODULE;
  2281. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2282. alg->cra_alignmask = 0;
  2283. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2284. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2285. t_alg->dev = dev;
  2286. return t_alg;
  2287. }
  2288. static int talitos_probe_irq(struct platform_device *ofdev)
  2289. {
  2290. struct device *dev = &ofdev->dev;
  2291. struct device_node *np = ofdev->dev.of_node;
  2292. struct talitos_private *priv = dev_get_drvdata(dev);
  2293. int err;
  2294. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2295. if (!priv->irq[0]) {
  2296. dev_err(dev, "failed to map irq\n");
  2297. return -EINVAL;
  2298. }
  2299. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2300. /* get the primary irq line */
  2301. if (!priv->irq[1]) {
  2302. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2303. dev_driver_string(dev), dev);
  2304. goto primary_out;
  2305. }
  2306. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2307. dev_driver_string(dev), dev);
  2308. if (err)
  2309. goto primary_out;
  2310. /* get the secondary irq line */
  2311. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2312. dev_driver_string(dev), dev);
  2313. if (err) {
  2314. dev_err(dev, "failed to request secondary irq\n");
  2315. irq_dispose_mapping(priv->irq[1]);
  2316. priv->irq[1] = 0;
  2317. }
  2318. return err;
  2319. primary_out:
  2320. if (err) {
  2321. dev_err(dev, "failed to request primary irq\n");
  2322. irq_dispose_mapping(priv->irq[0]);
  2323. priv->irq[0] = 0;
  2324. }
  2325. return err;
  2326. }
  2327. static int talitos_probe(struct platform_device *ofdev)
  2328. {
  2329. struct device *dev = &ofdev->dev;
  2330. struct device_node *np = ofdev->dev.of_node;
  2331. struct talitos_private *priv;
  2332. const unsigned int *prop;
  2333. int i, err;
  2334. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2335. if (!priv)
  2336. return -ENOMEM;
  2337. dev_set_drvdata(dev, priv);
  2338. priv->ofdev = ofdev;
  2339. err = talitos_probe_irq(ofdev);
  2340. if (err)
  2341. goto err_out;
  2342. if (!priv->irq[1]) {
  2343. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2344. (unsigned long)dev);
  2345. } else {
  2346. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2347. (unsigned long)dev);
  2348. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2349. (unsigned long)dev);
  2350. }
  2351. INIT_LIST_HEAD(&priv->alg_list);
  2352. priv->reg = of_iomap(np, 0);
  2353. if (!priv->reg) {
  2354. dev_err(dev, "failed to of_iomap\n");
  2355. err = -ENOMEM;
  2356. goto err_out;
  2357. }
  2358. /* get SEC version capabilities from device tree */
  2359. prop = of_get_property(np, "fsl,num-channels", NULL);
  2360. if (prop)
  2361. priv->num_channels = *prop;
  2362. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2363. if (prop)
  2364. priv->chfifo_len = *prop;
  2365. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2366. if (prop)
  2367. priv->exec_units = *prop;
  2368. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2369. if (prop)
  2370. priv->desc_types = *prop;
  2371. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2372. !priv->exec_units || !priv->desc_types) {
  2373. dev_err(dev, "invalid property data in device tree node\n");
  2374. err = -EINVAL;
  2375. goto err_out;
  2376. }
  2377. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2378. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2379. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2380. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2381. TALITOS_FTR_SHA224_HWINIT |
  2382. TALITOS_FTR_HMAC_OK;
  2383. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2384. priv->num_channels, GFP_KERNEL);
  2385. if (!priv->chan) {
  2386. dev_err(dev, "failed to allocate channel management space\n");
  2387. err = -ENOMEM;
  2388. goto err_out;
  2389. }
  2390. for (i = 0; i < priv->num_channels; i++) {
  2391. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2392. if (!priv->irq[1] || !(i & 1))
  2393. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2394. }
  2395. for (i = 0; i < priv->num_channels; i++) {
  2396. spin_lock_init(&priv->chan[i].head_lock);
  2397. spin_lock_init(&priv->chan[i].tail_lock);
  2398. }
  2399. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2400. for (i = 0; i < priv->num_channels; i++) {
  2401. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2402. priv->fifo_len, GFP_KERNEL);
  2403. if (!priv->chan[i].fifo) {
  2404. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2405. err = -ENOMEM;
  2406. goto err_out;
  2407. }
  2408. }
  2409. for (i = 0; i < priv->num_channels; i++)
  2410. atomic_set(&priv->chan[i].submit_count,
  2411. -(priv->chfifo_len - 1));
  2412. dma_set_mask(dev, DMA_BIT_MASK(36));
  2413. /* reset and initialize the h/w */
  2414. err = init_device(dev);
  2415. if (err) {
  2416. dev_err(dev, "failed to initialize device\n");
  2417. goto err_out;
  2418. }
  2419. /* register the RNG, if available */
  2420. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2421. err = talitos_register_rng(dev);
  2422. if (err) {
  2423. dev_err(dev, "failed to register hwrng: %d\n", err);
  2424. goto err_out;
  2425. } else
  2426. dev_info(dev, "hwrng\n");
  2427. }
  2428. /* register crypto algorithms the device supports */
  2429. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2430. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2431. struct talitos_crypto_alg *t_alg;
  2432. char *name = NULL;
  2433. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2434. if (IS_ERR(t_alg)) {
  2435. err = PTR_ERR(t_alg);
  2436. if (err == -ENOTSUPP)
  2437. continue;
  2438. goto err_out;
  2439. }
  2440. switch (t_alg->algt.type) {
  2441. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2442. case CRYPTO_ALG_TYPE_AEAD:
  2443. err = crypto_register_alg(
  2444. &t_alg->algt.alg.crypto);
  2445. name = t_alg->algt.alg.crypto.cra_driver_name;
  2446. break;
  2447. case CRYPTO_ALG_TYPE_AHASH:
  2448. err = crypto_register_ahash(
  2449. &t_alg->algt.alg.hash);
  2450. name =
  2451. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2452. break;
  2453. }
  2454. if (err) {
  2455. dev_err(dev, "%s alg registration failed\n",
  2456. name);
  2457. kfree(t_alg);
  2458. } else
  2459. list_add_tail(&t_alg->entry, &priv->alg_list);
  2460. }
  2461. }
  2462. if (!list_empty(&priv->alg_list))
  2463. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2464. (char *)of_get_property(np, "compatible", NULL));
  2465. return 0;
  2466. err_out:
  2467. talitos_remove(ofdev);
  2468. return err;
  2469. }
  2470. static const struct of_device_id talitos_match[] = {
  2471. {
  2472. .compatible = "fsl,sec2.0",
  2473. },
  2474. {},
  2475. };
  2476. MODULE_DEVICE_TABLE(of, talitos_match);
  2477. static struct platform_driver talitos_driver = {
  2478. .driver = {
  2479. .name = "talitos",
  2480. .owner = THIS_MODULE,
  2481. .of_match_table = talitos_match,
  2482. },
  2483. .probe = talitos_probe,
  2484. .remove = talitos_remove,
  2485. };
  2486. module_platform_driver(talitos_driver);
  2487. MODULE_LICENSE("GPL");
  2488. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2489. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");