intel-gtt.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. phys_addr_t gma_bus_addr;
  66. u32 PGETBL_save;
  67. u32 __iomem *gtt; /* I915G */
  68. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  69. int num_dcache_entries;
  70. void __iomem *i9xx_flush_page;
  71. char *i81x_gtt_table;
  72. struct resource ifp_resource;
  73. int resource_valid;
  74. struct page *scratch_page;
  75. } intel_private;
  76. #define INTEL_GTT_GEN intel_private.driver->gen
  77. #define IS_G33 intel_private.driver->is_g33
  78. #define IS_PINEVIEW intel_private.driver->is_pineview
  79. #define IS_IRONLAKE intel_private.driver->is_ironlake
  80. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  81. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  82. struct scatterlist **sg_list, int *num_sg)
  83. {
  84. struct sg_table st;
  85. struct scatterlist *sg;
  86. int i;
  87. if (*sg_list)
  88. return 0; /* already mapped (for e.g. resume */
  89. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  90. if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
  91. goto err;
  92. *sg_list = sg = st.sgl;
  93. for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
  94. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  95. *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
  96. num_entries, PCI_DMA_BIDIRECTIONAL);
  97. if (unlikely(!*num_sg))
  98. goto err;
  99. return 0;
  100. err:
  101. sg_free_table(&st);
  102. return -ENOMEM;
  103. }
  104. EXPORT_SYMBOL(intel_gtt_map_memory);
  105. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  106. {
  107. struct sg_table st;
  108. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  109. pci_unmap_sg(intel_private.pcidev, sg_list,
  110. num_sg, PCI_DMA_BIDIRECTIONAL);
  111. st.sgl = sg_list;
  112. st.orig_nents = st.nents = num_sg;
  113. sg_free_table(&st);
  114. }
  115. EXPORT_SYMBOL(intel_gtt_unmap_memory);
  116. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  117. {
  118. return;
  119. }
  120. /* Exists to support ARGB cursors */
  121. static struct page *i8xx_alloc_pages(void)
  122. {
  123. struct page *page;
  124. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  125. if (page == NULL)
  126. return NULL;
  127. if (set_pages_uc(page, 4) < 0) {
  128. set_pages_wb(page, 4);
  129. __free_pages(page, 2);
  130. return NULL;
  131. }
  132. get_page(page);
  133. atomic_inc(&agp_bridge->current_memory_agp);
  134. return page;
  135. }
  136. static void i8xx_destroy_pages(struct page *page)
  137. {
  138. if (page == NULL)
  139. return;
  140. set_pages_wb(page, 4);
  141. put_page(page);
  142. __free_pages(page, 2);
  143. atomic_dec(&agp_bridge->current_memory_agp);
  144. }
  145. #define I810_GTT_ORDER 4
  146. static int i810_setup(void)
  147. {
  148. u32 reg_addr;
  149. char *gtt_table;
  150. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  151. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  152. if (gtt_table == NULL)
  153. return -ENOMEM;
  154. intel_private.i81x_gtt_table = gtt_table;
  155. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  156. reg_addr &= 0xfff80000;
  157. intel_private.registers = ioremap(reg_addr, KB(64));
  158. if (!intel_private.registers)
  159. return -ENOMEM;
  160. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  161. intel_private.registers+I810_PGETBL_CTL);
  162. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  163. if ((readl(intel_private.registers+I810_DRAM_CTL)
  164. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  165. dev_info(&intel_private.pcidev->dev,
  166. "detected 4MB dedicated video ram\n");
  167. intel_private.num_dcache_entries = 1024;
  168. }
  169. return 0;
  170. }
  171. static void i810_cleanup(void)
  172. {
  173. writel(0, intel_private.registers+I810_PGETBL_CTL);
  174. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  175. }
  176. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  177. int type)
  178. {
  179. int i;
  180. if ((pg_start + mem->page_count)
  181. > intel_private.num_dcache_entries)
  182. return -EINVAL;
  183. if (!mem->is_flushed)
  184. global_cache_flush();
  185. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  186. dma_addr_t addr = i << PAGE_SHIFT;
  187. intel_private.driver->write_entry(addr,
  188. i, type);
  189. }
  190. readl(intel_private.gtt+i-1);
  191. return 0;
  192. }
  193. /*
  194. * The i810/i830 requires a physical address to program its mouse
  195. * pointer into hardware.
  196. * However the Xserver still writes to it through the agp aperture.
  197. */
  198. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  199. {
  200. struct agp_memory *new;
  201. struct page *page;
  202. switch (pg_count) {
  203. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  204. break;
  205. case 4:
  206. /* kludge to get 4 physical pages for ARGB cursor */
  207. page = i8xx_alloc_pages();
  208. break;
  209. default:
  210. return NULL;
  211. }
  212. if (page == NULL)
  213. return NULL;
  214. new = agp_create_memory(pg_count);
  215. if (new == NULL)
  216. return NULL;
  217. new->pages[0] = page;
  218. if (pg_count == 4) {
  219. /* kludge to get 4 physical pages for ARGB cursor */
  220. new->pages[1] = new->pages[0] + 1;
  221. new->pages[2] = new->pages[1] + 1;
  222. new->pages[3] = new->pages[2] + 1;
  223. }
  224. new->page_count = pg_count;
  225. new->num_scratch_pages = pg_count;
  226. new->type = AGP_PHYS_MEMORY;
  227. new->physical = page_to_phys(new->pages[0]);
  228. return new;
  229. }
  230. static void intel_i810_free_by_type(struct agp_memory *curr)
  231. {
  232. agp_free_key(curr->key);
  233. if (curr->type == AGP_PHYS_MEMORY) {
  234. if (curr->page_count == 4)
  235. i8xx_destroy_pages(curr->pages[0]);
  236. else {
  237. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  238. AGP_PAGE_DESTROY_UNMAP);
  239. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  240. AGP_PAGE_DESTROY_FREE);
  241. }
  242. agp_free_page_array(curr);
  243. }
  244. kfree(curr);
  245. }
  246. static int intel_gtt_setup_scratch_page(void)
  247. {
  248. struct page *page;
  249. dma_addr_t dma_addr;
  250. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  251. if (page == NULL)
  252. return -ENOMEM;
  253. get_page(page);
  254. set_pages_uc(page, 1);
  255. if (intel_private.base.needs_dmar) {
  256. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  257. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  258. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  259. return -EINVAL;
  260. intel_private.base.scratch_page_dma = dma_addr;
  261. } else
  262. intel_private.base.scratch_page_dma = page_to_phys(page);
  263. intel_private.scratch_page = page;
  264. return 0;
  265. }
  266. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  267. unsigned int flags)
  268. {
  269. u32 pte_flags = I810_PTE_VALID;
  270. switch (flags) {
  271. case AGP_DCACHE_MEMORY:
  272. pte_flags |= I810_PTE_LOCAL;
  273. break;
  274. case AGP_USER_CACHED_MEMORY:
  275. pte_flags |= I830_PTE_SYSTEM_CACHED;
  276. break;
  277. }
  278. writel(addr | pte_flags, intel_private.gtt + entry);
  279. }
  280. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  281. {32, 8192, 3},
  282. {64, 16384, 4},
  283. {128, 32768, 5},
  284. {256, 65536, 6},
  285. {512, 131072, 7},
  286. };
  287. static unsigned int intel_gtt_stolen_size(void)
  288. {
  289. u16 gmch_ctrl;
  290. u8 rdct;
  291. int local = 0;
  292. static const int ddt[4] = { 0, 16, 32, 64 };
  293. unsigned int stolen_size = 0;
  294. if (INTEL_GTT_GEN == 1)
  295. return 0; /* no stolen mem on i81x */
  296. pci_read_config_word(intel_private.bridge_dev,
  297. I830_GMCH_CTRL, &gmch_ctrl);
  298. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  299. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  300. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  301. case I830_GMCH_GMS_STOLEN_512:
  302. stolen_size = KB(512);
  303. break;
  304. case I830_GMCH_GMS_STOLEN_1024:
  305. stolen_size = MB(1);
  306. break;
  307. case I830_GMCH_GMS_STOLEN_8192:
  308. stolen_size = MB(8);
  309. break;
  310. case I830_GMCH_GMS_LOCAL:
  311. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  312. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  313. MB(ddt[I830_RDRAM_DDT(rdct)]);
  314. local = 1;
  315. break;
  316. default:
  317. stolen_size = 0;
  318. break;
  319. }
  320. } else if (INTEL_GTT_GEN == 6) {
  321. /*
  322. * SandyBridge has new memory control reg at 0x50.w
  323. */
  324. u16 snb_gmch_ctl;
  325. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  326. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  327. case SNB_GMCH_GMS_STOLEN_32M:
  328. stolen_size = MB(32);
  329. break;
  330. case SNB_GMCH_GMS_STOLEN_64M:
  331. stolen_size = MB(64);
  332. break;
  333. case SNB_GMCH_GMS_STOLEN_96M:
  334. stolen_size = MB(96);
  335. break;
  336. case SNB_GMCH_GMS_STOLEN_128M:
  337. stolen_size = MB(128);
  338. break;
  339. case SNB_GMCH_GMS_STOLEN_160M:
  340. stolen_size = MB(160);
  341. break;
  342. case SNB_GMCH_GMS_STOLEN_192M:
  343. stolen_size = MB(192);
  344. break;
  345. case SNB_GMCH_GMS_STOLEN_224M:
  346. stolen_size = MB(224);
  347. break;
  348. case SNB_GMCH_GMS_STOLEN_256M:
  349. stolen_size = MB(256);
  350. break;
  351. case SNB_GMCH_GMS_STOLEN_288M:
  352. stolen_size = MB(288);
  353. break;
  354. case SNB_GMCH_GMS_STOLEN_320M:
  355. stolen_size = MB(320);
  356. break;
  357. case SNB_GMCH_GMS_STOLEN_352M:
  358. stolen_size = MB(352);
  359. break;
  360. case SNB_GMCH_GMS_STOLEN_384M:
  361. stolen_size = MB(384);
  362. break;
  363. case SNB_GMCH_GMS_STOLEN_416M:
  364. stolen_size = MB(416);
  365. break;
  366. case SNB_GMCH_GMS_STOLEN_448M:
  367. stolen_size = MB(448);
  368. break;
  369. case SNB_GMCH_GMS_STOLEN_480M:
  370. stolen_size = MB(480);
  371. break;
  372. case SNB_GMCH_GMS_STOLEN_512M:
  373. stolen_size = MB(512);
  374. break;
  375. }
  376. } else {
  377. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  378. case I855_GMCH_GMS_STOLEN_1M:
  379. stolen_size = MB(1);
  380. break;
  381. case I855_GMCH_GMS_STOLEN_4M:
  382. stolen_size = MB(4);
  383. break;
  384. case I855_GMCH_GMS_STOLEN_8M:
  385. stolen_size = MB(8);
  386. break;
  387. case I855_GMCH_GMS_STOLEN_16M:
  388. stolen_size = MB(16);
  389. break;
  390. case I855_GMCH_GMS_STOLEN_32M:
  391. stolen_size = MB(32);
  392. break;
  393. case I915_GMCH_GMS_STOLEN_48M:
  394. stolen_size = MB(48);
  395. break;
  396. case I915_GMCH_GMS_STOLEN_64M:
  397. stolen_size = MB(64);
  398. break;
  399. case G33_GMCH_GMS_STOLEN_128M:
  400. stolen_size = MB(128);
  401. break;
  402. case G33_GMCH_GMS_STOLEN_256M:
  403. stolen_size = MB(256);
  404. break;
  405. case INTEL_GMCH_GMS_STOLEN_96M:
  406. stolen_size = MB(96);
  407. break;
  408. case INTEL_GMCH_GMS_STOLEN_160M:
  409. stolen_size = MB(160);
  410. break;
  411. case INTEL_GMCH_GMS_STOLEN_224M:
  412. stolen_size = MB(224);
  413. break;
  414. case INTEL_GMCH_GMS_STOLEN_352M:
  415. stolen_size = MB(352);
  416. break;
  417. default:
  418. stolen_size = 0;
  419. break;
  420. }
  421. }
  422. if (stolen_size > 0) {
  423. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  424. stolen_size / KB(1), local ? "local" : "stolen");
  425. } else {
  426. dev_info(&intel_private.bridge_dev->dev,
  427. "no pre-allocated video memory detected\n");
  428. stolen_size = 0;
  429. }
  430. return stolen_size;
  431. }
  432. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  433. {
  434. u32 pgetbl_ctl, pgetbl_ctl2;
  435. /* ensure that ppgtt is disabled */
  436. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  437. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  438. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  439. /* write the new ggtt size */
  440. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  441. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  442. pgetbl_ctl |= size_flag;
  443. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  444. }
  445. static unsigned int i965_gtt_total_entries(void)
  446. {
  447. int size;
  448. u32 pgetbl_ctl;
  449. u16 gmch_ctl;
  450. pci_read_config_word(intel_private.bridge_dev,
  451. I830_GMCH_CTRL, &gmch_ctl);
  452. if (INTEL_GTT_GEN == 5) {
  453. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  454. case G4x_GMCH_SIZE_1M:
  455. case G4x_GMCH_SIZE_VT_1M:
  456. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  457. break;
  458. case G4x_GMCH_SIZE_VT_1_5M:
  459. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  460. break;
  461. case G4x_GMCH_SIZE_2M:
  462. case G4x_GMCH_SIZE_VT_2M:
  463. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  464. break;
  465. }
  466. }
  467. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  468. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  469. case I965_PGETBL_SIZE_128KB:
  470. size = KB(128);
  471. break;
  472. case I965_PGETBL_SIZE_256KB:
  473. size = KB(256);
  474. break;
  475. case I965_PGETBL_SIZE_512KB:
  476. size = KB(512);
  477. break;
  478. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  479. case I965_PGETBL_SIZE_1MB:
  480. size = KB(1024);
  481. break;
  482. case I965_PGETBL_SIZE_2MB:
  483. size = KB(2048);
  484. break;
  485. case I965_PGETBL_SIZE_1_5MB:
  486. size = KB(1024 + 512);
  487. break;
  488. default:
  489. dev_info(&intel_private.pcidev->dev,
  490. "unknown page table size, assuming 512KB\n");
  491. size = KB(512);
  492. }
  493. return size/4;
  494. }
  495. static unsigned int intel_gtt_total_entries(void)
  496. {
  497. int size;
  498. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  499. return i965_gtt_total_entries();
  500. else if (INTEL_GTT_GEN == 6) {
  501. u16 snb_gmch_ctl;
  502. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  503. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  504. default:
  505. case SNB_GTT_SIZE_0M:
  506. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  507. size = MB(0);
  508. break;
  509. case SNB_GTT_SIZE_1M:
  510. size = MB(1);
  511. break;
  512. case SNB_GTT_SIZE_2M:
  513. size = MB(2);
  514. break;
  515. }
  516. return size/4;
  517. } else {
  518. /* On previous hardware, the GTT size was just what was
  519. * required to map the aperture.
  520. */
  521. return intel_private.base.gtt_mappable_entries;
  522. }
  523. }
  524. static unsigned int intel_gtt_mappable_entries(void)
  525. {
  526. unsigned int aperture_size;
  527. if (INTEL_GTT_GEN == 1) {
  528. u32 smram_miscc;
  529. pci_read_config_dword(intel_private.bridge_dev,
  530. I810_SMRAM_MISCC, &smram_miscc);
  531. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  532. == I810_GFX_MEM_WIN_32M)
  533. aperture_size = MB(32);
  534. else
  535. aperture_size = MB(64);
  536. } else if (INTEL_GTT_GEN == 2) {
  537. u16 gmch_ctrl;
  538. pci_read_config_word(intel_private.bridge_dev,
  539. I830_GMCH_CTRL, &gmch_ctrl);
  540. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  541. aperture_size = MB(64);
  542. else
  543. aperture_size = MB(128);
  544. } else {
  545. /* 9xx supports large sizes, just look at the length */
  546. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  547. }
  548. return aperture_size >> PAGE_SHIFT;
  549. }
  550. static void intel_gtt_teardown_scratch_page(void)
  551. {
  552. set_pages_wb(intel_private.scratch_page, 1);
  553. pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
  554. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  555. put_page(intel_private.scratch_page);
  556. __free_page(intel_private.scratch_page);
  557. }
  558. static void intel_gtt_cleanup(void)
  559. {
  560. intel_private.driver->cleanup();
  561. iounmap(intel_private.gtt);
  562. iounmap(intel_private.registers);
  563. intel_gtt_teardown_scratch_page();
  564. }
  565. static int intel_gtt_init(void)
  566. {
  567. u32 gtt_map_size;
  568. int ret;
  569. ret = intel_private.driver->setup();
  570. if (ret != 0)
  571. return ret;
  572. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  573. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  574. /* save the PGETBL reg for resume */
  575. intel_private.PGETBL_save =
  576. readl(intel_private.registers+I810_PGETBL_CTL)
  577. & ~I810_PGETBL_ENABLED;
  578. /* we only ever restore the register when enabling the PGTBL... */
  579. if (HAS_PGTBL_EN)
  580. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  581. dev_info(&intel_private.bridge_dev->dev,
  582. "detected gtt size: %dK total, %dK mappable\n",
  583. intel_private.base.gtt_total_entries * 4,
  584. intel_private.base.gtt_mappable_entries * 4);
  585. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  586. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  587. gtt_map_size);
  588. if (!intel_private.gtt) {
  589. intel_private.driver->cleanup();
  590. iounmap(intel_private.registers);
  591. return -ENOMEM;
  592. }
  593. intel_private.base.gtt = intel_private.gtt;
  594. global_cache_flush(); /* FIXME: ? */
  595. intel_private.base.stolen_size = intel_gtt_stolen_size();
  596. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  597. ret = intel_gtt_setup_scratch_page();
  598. if (ret != 0) {
  599. intel_gtt_cleanup();
  600. return ret;
  601. }
  602. return 0;
  603. }
  604. static int intel_fake_agp_fetch_size(void)
  605. {
  606. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  607. unsigned int aper_size;
  608. int i;
  609. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  610. / MB(1);
  611. for (i = 0; i < num_sizes; i++) {
  612. if (aper_size == intel_fake_agp_sizes[i].size) {
  613. agp_bridge->current_size =
  614. (void *) (intel_fake_agp_sizes + i);
  615. return aper_size;
  616. }
  617. }
  618. return 0;
  619. }
  620. static void i830_cleanup(void)
  621. {
  622. }
  623. /* The chipset_flush interface needs to get data that has already been
  624. * flushed out of the CPU all the way out to main memory, because the GPU
  625. * doesn't snoop those buffers.
  626. *
  627. * The 8xx series doesn't have the same lovely interface for flushing the
  628. * chipset write buffers that the later chips do. According to the 865
  629. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  630. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  631. * that it'll push whatever was in there out. It appears to work.
  632. */
  633. static void i830_chipset_flush(void)
  634. {
  635. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  636. /* Forcibly evict everything from the CPU write buffers.
  637. * clflush appears to be insufficient.
  638. */
  639. wbinvd_on_all_cpus();
  640. /* Now we've only seen documents for this magic bit on 855GM,
  641. * we hope it exists for the other gen2 chipsets...
  642. *
  643. * Also works as advertised on my 845G.
  644. */
  645. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  646. intel_private.registers+I830_HIC);
  647. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  648. if (time_after(jiffies, timeout))
  649. break;
  650. udelay(50);
  651. }
  652. }
  653. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  654. unsigned int flags)
  655. {
  656. u32 pte_flags = I810_PTE_VALID;
  657. if (flags == AGP_USER_CACHED_MEMORY)
  658. pte_flags |= I830_PTE_SYSTEM_CACHED;
  659. writel(addr | pte_flags, intel_private.gtt + entry);
  660. }
  661. static bool intel_enable_gtt(void)
  662. {
  663. u32 gma_addr;
  664. u8 __iomem *reg;
  665. if (INTEL_GTT_GEN <= 2)
  666. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  667. &gma_addr);
  668. else
  669. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  670. &gma_addr);
  671. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  672. if (INTEL_GTT_GEN >= 6)
  673. return true;
  674. if (INTEL_GTT_GEN == 2) {
  675. u16 gmch_ctrl;
  676. pci_read_config_word(intel_private.bridge_dev,
  677. I830_GMCH_CTRL, &gmch_ctrl);
  678. gmch_ctrl |= I830_GMCH_ENABLED;
  679. pci_write_config_word(intel_private.bridge_dev,
  680. I830_GMCH_CTRL, gmch_ctrl);
  681. pci_read_config_word(intel_private.bridge_dev,
  682. I830_GMCH_CTRL, &gmch_ctrl);
  683. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  684. dev_err(&intel_private.pcidev->dev,
  685. "failed to enable the GTT: GMCH_CTRL=%x\n",
  686. gmch_ctrl);
  687. return false;
  688. }
  689. }
  690. /* On the resume path we may be adjusting the PGTBL value, so
  691. * be paranoid and flush all chipset write buffers...
  692. */
  693. if (INTEL_GTT_GEN >= 3)
  694. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  695. reg = intel_private.registers+I810_PGETBL_CTL;
  696. writel(intel_private.PGETBL_save, reg);
  697. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  698. dev_err(&intel_private.pcidev->dev,
  699. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  700. readl(reg), intel_private.PGETBL_save);
  701. return false;
  702. }
  703. if (INTEL_GTT_GEN >= 3)
  704. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  705. return true;
  706. }
  707. static int i830_setup(void)
  708. {
  709. u32 reg_addr;
  710. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  711. reg_addr &= 0xfff80000;
  712. intel_private.registers = ioremap(reg_addr, KB(64));
  713. if (!intel_private.registers)
  714. return -ENOMEM;
  715. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  716. return 0;
  717. }
  718. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  719. {
  720. agp_bridge->gatt_table_real = NULL;
  721. agp_bridge->gatt_table = NULL;
  722. agp_bridge->gatt_bus_addr = 0;
  723. return 0;
  724. }
  725. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  726. {
  727. return 0;
  728. }
  729. static int intel_fake_agp_configure(void)
  730. {
  731. if (!intel_enable_gtt())
  732. return -EIO;
  733. intel_private.clear_fake_agp = true;
  734. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  735. return 0;
  736. }
  737. static bool i830_check_flags(unsigned int flags)
  738. {
  739. switch (flags) {
  740. case 0:
  741. case AGP_PHYS_MEMORY:
  742. case AGP_USER_CACHED_MEMORY:
  743. case AGP_USER_MEMORY:
  744. return true;
  745. }
  746. return false;
  747. }
  748. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  749. unsigned int sg_len,
  750. unsigned int pg_start,
  751. unsigned int flags)
  752. {
  753. struct scatterlist *sg;
  754. unsigned int len, m;
  755. int i, j;
  756. j = pg_start;
  757. /* sg may merge pages, but we have to separate
  758. * per-page addr for GTT */
  759. for_each_sg(sg_list, sg, sg_len, i) {
  760. len = sg_dma_len(sg) >> PAGE_SHIFT;
  761. for (m = 0; m < len; m++) {
  762. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  763. intel_private.driver->write_entry(addr,
  764. j, flags);
  765. j++;
  766. }
  767. }
  768. readl(intel_private.gtt+j-1);
  769. }
  770. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  771. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  772. struct page **pages, unsigned int flags)
  773. {
  774. int i, j;
  775. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  776. dma_addr_t addr = page_to_phys(pages[i]);
  777. intel_private.driver->write_entry(addr,
  778. j, flags);
  779. }
  780. readl(intel_private.gtt+j-1);
  781. }
  782. EXPORT_SYMBOL(intel_gtt_insert_pages);
  783. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  784. off_t pg_start, int type)
  785. {
  786. int ret = -EINVAL;
  787. if (intel_private.base.do_idle_maps)
  788. return -ENODEV;
  789. if (intel_private.clear_fake_agp) {
  790. int start = intel_private.base.stolen_size / PAGE_SIZE;
  791. int end = intel_private.base.gtt_mappable_entries;
  792. intel_gtt_clear_range(start, end - start);
  793. intel_private.clear_fake_agp = false;
  794. }
  795. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  796. return i810_insert_dcache_entries(mem, pg_start, type);
  797. if (mem->page_count == 0)
  798. goto out;
  799. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  800. goto out_err;
  801. if (type != mem->type)
  802. goto out_err;
  803. if (!intel_private.driver->check_flags(type))
  804. goto out_err;
  805. if (!mem->is_flushed)
  806. global_cache_flush();
  807. if (intel_private.base.needs_dmar) {
  808. ret = intel_gtt_map_memory(mem->pages, mem->page_count,
  809. &mem->sg_list, &mem->num_sg);
  810. if (ret != 0)
  811. return ret;
  812. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  813. pg_start, type);
  814. } else
  815. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  816. type);
  817. out:
  818. ret = 0;
  819. out_err:
  820. mem->is_flushed = true;
  821. return ret;
  822. }
  823. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  824. {
  825. unsigned int i;
  826. for (i = first_entry; i < (first_entry + num_entries); i++) {
  827. intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
  828. i, 0);
  829. }
  830. readl(intel_private.gtt+i-1);
  831. }
  832. EXPORT_SYMBOL(intel_gtt_clear_range);
  833. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  834. off_t pg_start, int type)
  835. {
  836. if (mem->page_count == 0)
  837. return 0;
  838. if (intel_private.base.do_idle_maps)
  839. return -ENODEV;
  840. intel_gtt_clear_range(pg_start, mem->page_count);
  841. if (intel_private.base.needs_dmar) {
  842. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  843. mem->sg_list = NULL;
  844. mem->num_sg = 0;
  845. }
  846. return 0;
  847. }
  848. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  849. int type)
  850. {
  851. struct agp_memory *new;
  852. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  853. if (pg_count != intel_private.num_dcache_entries)
  854. return NULL;
  855. new = agp_create_memory(1);
  856. if (new == NULL)
  857. return NULL;
  858. new->type = AGP_DCACHE_MEMORY;
  859. new->page_count = pg_count;
  860. new->num_scratch_pages = 0;
  861. agp_free_page_array(new);
  862. return new;
  863. }
  864. if (type == AGP_PHYS_MEMORY)
  865. return alloc_agpphysmem_i8xx(pg_count, type);
  866. /* always return NULL for other allocation types for now */
  867. return NULL;
  868. }
  869. static int intel_alloc_chipset_flush_resource(void)
  870. {
  871. int ret;
  872. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  873. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  874. pcibios_align_resource, intel_private.bridge_dev);
  875. return ret;
  876. }
  877. static void intel_i915_setup_chipset_flush(void)
  878. {
  879. int ret;
  880. u32 temp;
  881. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  882. if (!(temp & 0x1)) {
  883. intel_alloc_chipset_flush_resource();
  884. intel_private.resource_valid = 1;
  885. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  886. } else {
  887. temp &= ~1;
  888. intel_private.resource_valid = 1;
  889. intel_private.ifp_resource.start = temp;
  890. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  891. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  892. /* some BIOSes reserve this area in a pnp some don't */
  893. if (ret)
  894. intel_private.resource_valid = 0;
  895. }
  896. }
  897. static void intel_i965_g33_setup_chipset_flush(void)
  898. {
  899. u32 temp_hi, temp_lo;
  900. int ret;
  901. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  902. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  903. if (!(temp_lo & 0x1)) {
  904. intel_alloc_chipset_flush_resource();
  905. intel_private.resource_valid = 1;
  906. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  907. upper_32_bits(intel_private.ifp_resource.start));
  908. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  909. } else {
  910. u64 l64;
  911. temp_lo &= ~0x1;
  912. l64 = ((u64)temp_hi << 32) | temp_lo;
  913. intel_private.resource_valid = 1;
  914. intel_private.ifp_resource.start = l64;
  915. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  916. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  917. /* some BIOSes reserve this area in a pnp some don't */
  918. if (ret)
  919. intel_private.resource_valid = 0;
  920. }
  921. }
  922. static void intel_i9xx_setup_flush(void)
  923. {
  924. /* return if already configured */
  925. if (intel_private.ifp_resource.start)
  926. return;
  927. if (INTEL_GTT_GEN == 6)
  928. return;
  929. /* setup a resource for this object */
  930. intel_private.ifp_resource.name = "Intel Flush Page";
  931. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  932. /* Setup chipset flush for 915 */
  933. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  934. intel_i965_g33_setup_chipset_flush();
  935. } else {
  936. intel_i915_setup_chipset_flush();
  937. }
  938. if (intel_private.ifp_resource.start)
  939. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  940. if (!intel_private.i9xx_flush_page)
  941. dev_err(&intel_private.pcidev->dev,
  942. "can't ioremap flush page - no chipset flushing\n");
  943. }
  944. static void i9xx_cleanup(void)
  945. {
  946. if (intel_private.i9xx_flush_page)
  947. iounmap(intel_private.i9xx_flush_page);
  948. if (intel_private.resource_valid)
  949. release_resource(&intel_private.ifp_resource);
  950. intel_private.ifp_resource.start = 0;
  951. intel_private.resource_valid = 0;
  952. }
  953. static void i9xx_chipset_flush(void)
  954. {
  955. if (intel_private.i9xx_flush_page)
  956. writel(1, intel_private.i9xx_flush_page);
  957. }
  958. static void i965_write_entry(dma_addr_t addr,
  959. unsigned int entry,
  960. unsigned int flags)
  961. {
  962. u32 pte_flags;
  963. pte_flags = I810_PTE_VALID;
  964. if (flags == AGP_USER_CACHED_MEMORY)
  965. pte_flags |= I830_PTE_SYSTEM_CACHED;
  966. /* Shift high bits down */
  967. addr |= (addr >> 28) & 0xf0;
  968. writel(addr | pte_flags, intel_private.gtt + entry);
  969. }
  970. static bool gen6_check_flags(unsigned int flags)
  971. {
  972. return true;
  973. }
  974. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  975. unsigned int flags)
  976. {
  977. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  978. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  979. u32 pte_flags;
  980. if (type_mask == AGP_USER_MEMORY)
  981. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  982. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  983. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  984. if (gfdt)
  985. pte_flags |= GEN6_PTE_GFDT;
  986. } else { /* set 'normal'/'cached' to LLC by default */
  987. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  988. if (gfdt)
  989. pte_flags |= GEN6_PTE_GFDT;
  990. }
  991. /* gen6 has bit11-4 for physical addr bit39-32 */
  992. addr |= (addr >> 28) & 0xff0;
  993. writel(addr | pte_flags, intel_private.gtt + entry);
  994. }
  995. static void gen6_cleanup(void)
  996. {
  997. }
  998. /* Certain Gen5 chipsets require require idling the GPU before
  999. * unmapping anything from the GTT when VT-d is enabled.
  1000. */
  1001. static inline int needs_idle_maps(void)
  1002. {
  1003. #ifdef CONFIG_INTEL_IOMMU
  1004. const unsigned short gpu_devid = intel_private.pcidev->device;
  1005. extern int intel_iommu_gfx_mapped;
  1006. /* Query intel_iommu to see if we need the workaround. Presumably that
  1007. * was loaded first.
  1008. */
  1009. if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
  1010. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  1011. intel_iommu_gfx_mapped)
  1012. return 1;
  1013. #endif
  1014. return 0;
  1015. }
  1016. static int i9xx_setup(void)
  1017. {
  1018. u32 reg_addr;
  1019. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1020. reg_addr &= 0xfff80000;
  1021. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1022. if (!intel_private.registers)
  1023. return -ENOMEM;
  1024. if (INTEL_GTT_GEN == 3) {
  1025. u32 gtt_addr;
  1026. pci_read_config_dword(intel_private.pcidev,
  1027. I915_PTEADDR, &gtt_addr);
  1028. intel_private.gtt_bus_addr = gtt_addr;
  1029. } else {
  1030. u32 gtt_offset;
  1031. switch (INTEL_GTT_GEN) {
  1032. case 5:
  1033. case 6:
  1034. gtt_offset = MB(2);
  1035. break;
  1036. case 4:
  1037. default:
  1038. gtt_offset = KB(512);
  1039. break;
  1040. }
  1041. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1042. }
  1043. if (needs_idle_maps())
  1044. intel_private.base.do_idle_maps = 1;
  1045. intel_i9xx_setup_flush();
  1046. return 0;
  1047. }
  1048. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1049. .owner = THIS_MODULE,
  1050. .size_type = FIXED_APER_SIZE,
  1051. .aperture_sizes = intel_fake_agp_sizes,
  1052. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1053. .configure = intel_fake_agp_configure,
  1054. .fetch_size = intel_fake_agp_fetch_size,
  1055. .cleanup = intel_gtt_cleanup,
  1056. .agp_enable = intel_fake_agp_enable,
  1057. .cache_flush = global_cache_flush,
  1058. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1059. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1060. .insert_memory = intel_fake_agp_insert_entries,
  1061. .remove_memory = intel_fake_agp_remove_entries,
  1062. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1063. .free_by_type = intel_i810_free_by_type,
  1064. .agp_alloc_page = agp_generic_alloc_page,
  1065. .agp_alloc_pages = agp_generic_alloc_pages,
  1066. .agp_destroy_page = agp_generic_destroy_page,
  1067. .agp_destroy_pages = agp_generic_destroy_pages,
  1068. };
  1069. static const struct intel_gtt_driver i81x_gtt_driver = {
  1070. .gen = 1,
  1071. .has_pgtbl_enable = 1,
  1072. .dma_mask_size = 32,
  1073. .setup = i810_setup,
  1074. .cleanup = i810_cleanup,
  1075. .check_flags = i830_check_flags,
  1076. .write_entry = i810_write_entry,
  1077. };
  1078. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1079. .gen = 2,
  1080. .has_pgtbl_enable = 1,
  1081. .setup = i830_setup,
  1082. .cleanup = i830_cleanup,
  1083. .write_entry = i830_write_entry,
  1084. .dma_mask_size = 32,
  1085. .check_flags = i830_check_flags,
  1086. .chipset_flush = i830_chipset_flush,
  1087. };
  1088. static const struct intel_gtt_driver i915_gtt_driver = {
  1089. .gen = 3,
  1090. .has_pgtbl_enable = 1,
  1091. .setup = i9xx_setup,
  1092. .cleanup = i9xx_cleanup,
  1093. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1094. .write_entry = i830_write_entry,
  1095. .dma_mask_size = 32,
  1096. .check_flags = i830_check_flags,
  1097. .chipset_flush = i9xx_chipset_flush,
  1098. };
  1099. static const struct intel_gtt_driver g33_gtt_driver = {
  1100. .gen = 3,
  1101. .is_g33 = 1,
  1102. .setup = i9xx_setup,
  1103. .cleanup = i9xx_cleanup,
  1104. .write_entry = i965_write_entry,
  1105. .dma_mask_size = 36,
  1106. .check_flags = i830_check_flags,
  1107. .chipset_flush = i9xx_chipset_flush,
  1108. };
  1109. static const struct intel_gtt_driver pineview_gtt_driver = {
  1110. .gen = 3,
  1111. .is_pineview = 1, .is_g33 = 1,
  1112. .setup = i9xx_setup,
  1113. .cleanup = i9xx_cleanup,
  1114. .write_entry = i965_write_entry,
  1115. .dma_mask_size = 36,
  1116. .check_flags = i830_check_flags,
  1117. .chipset_flush = i9xx_chipset_flush,
  1118. };
  1119. static const struct intel_gtt_driver i965_gtt_driver = {
  1120. .gen = 4,
  1121. .has_pgtbl_enable = 1,
  1122. .setup = i9xx_setup,
  1123. .cleanup = i9xx_cleanup,
  1124. .write_entry = i965_write_entry,
  1125. .dma_mask_size = 36,
  1126. .check_flags = i830_check_flags,
  1127. .chipset_flush = i9xx_chipset_flush,
  1128. };
  1129. static const struct intel_gtt_driver g4x_gtt_driver = {
  1130. .gen = 5,
  1131. .setup = i9xx_setup,
  1132. .cleanup = i9xx_cleanup,
  1133. .write_entry = i965_write_entry,
  1134. .dma_mask_size = 36,
  1135. .check_flags = i830_check_flags,
  1136. .chipset_flush = i9xx_chipset_flush,
  1137. };
  1138. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1139. .gen = 5,
  1140. .is_ironlake = 1,
  1141. .setup = i9xx_setup,
  1142. .cleanup = i9xx_cleanup,
  1143. .write_entry = i965_write_entry,
  1144. .dma_mask_size = 36,
  1145. .check_flags = i830_check_flags,
  1146. .chipset_flush = i9xx_chipset_flush,
  1147. };
  1148. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1149. .gen = 6,
  1150. .setup = i9xx_setup,
  1151. .cleanup = gen6_cleanup,
  1152. .write_entry = gen6_write_entry,
  1153. .dma_mask_size = 40,
  1154. .check_flags = gen6_check_flags,
  1155. .chipset_flush = i9xx_chipset_flush,
  1156. };
  1157. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1158. * driver and gmch_driver must be non-null, and find_gmch will determine
  1159. * which one should be used if a gmch_chip_id is present.
  1160. */
  1161. static const struct intel_gtt_driver_description {
  1162. unsigned int gmch_chip_id;
  1163. char *name;
  1164. const struct intel_gtt_driver *gtt_driver;
  1165. } intel_gtt_chipsets[] = {
  1166. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1167. &i81x_gtt_driver},
  1168. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1169. &i81x_gtt_driver},
  1170. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1171. &i81x_gtt_driver},
  1172. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1173. &i81x_gtt_driver},
  1174. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1175. &i8xx_gtt_driver},
  1176. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1177. &i8xx_gtt_driver},
  1178. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1179. &i8xx_gtt_driver},
  1180. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1181. &i8xx_gtt_driver},
  1182. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1183. &i8xx_gtt_driver},
  1184. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1185. &i915_gtt_driver },
  1186. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1187. &i915_gtt_driver },
  1188. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1189. &i915_gtt_driver },
  1190. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1191. &i915_gtt_driver },
  1192. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1193. &i915_gtt_driver },
  1194. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1195. &i915_gtt_driver },
  1196. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1197. &i965_gtt_driver },
  1198. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1199. &i965_gtt_driver },
  1200. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1201. &i965_gtt_driver },
  1202. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1203. &i965_gtt_driver },
  1204. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1205. &i965_gtt_driver },
  1206. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1207. &i965_gtt_driver },
  1208. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1209. &g33_gtt_driver },
  1210. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1211. &g33_gtt_driver },
  1212. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1213. &g33_gtt_driver },
  1214. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1215. &pineview_gtt_driver },
  1216. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1217. &pineview_gtt_driver },
  1218. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1219. &g4x_gtt_driver },
  1220. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1221. &g4x_gtt_driver },
  1222. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1223. &g4x_gtt_driver },
  1224. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1225. &g4x_gtt_driver },
  1226. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1227. &g4x_gtt_driver },
  1228. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1229. &g4x_gtt_driver },
  1230. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1231. &g4x_gtt_driver },
  1232. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1233. "HD Graphics", &ironlake_gtt_driver },
  1234. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1235. "HD Graphics", &ironlake_gtt_driver },
  1236. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1237. "Sandybridge", &sandybridge_gtt_driver },
  1238. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1239. "Sandybridge", &sandybridge_gtt_driver },
  1240. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1241. "Sandybridge", &sandybridge_gtt_driver },
  1242. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1243. "Sandybridge", &sandybridge_gtt_driver },
  1244. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1245. "Sandybridge", &sandybridge_gtt_driver },
  1246. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1247. "Sandybridge", &sandybridge_gtt_driver },
  1248. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1249. "Sandybridge", &sandybridge_gtt_driver },
  1250. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
  1251. "Ivybridge", &sandybridge_gtt_driver },
  1252. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
  1253. "Ivybridge", &sandybridge_gtt_driver },
  1254. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
  1255. "Ivybridge", &sandybridge_gtt_driver },
  1256. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
  1257. "Ivybridge", &sandybridge_gtt_driver },
  1258. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
  1259. "Ivybridge", &sandybridge_gtt_driver },
  1260. { 0, NULL, NULL }
  1261. };
  1262. static int find_gmch(u16 device)
  1263. {
  1264. struct pci_dev *gmch_device;
  1265. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1266. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1267. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1268. device, gmch_device);
  1269. }
  1270. if (!gmch_device)
  1271. return 0;
  1272. intel_private.pcidev = gmch_device;
  1273. return 1;
  1274. }
  1275. int intel_gmch_probe(struct pci_dev *pdev,
  1276. struct agp_bridge_data *bridge)
  1277. {
  1278. int i, mask;
  1279. intel_private.driver = NULL;
  1280. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1281. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1282. intel_private.driver =
  1283. intel_gtt_chipsets[i].gtt_driver;
  1284. break;
  1285. }
  1286. }
  1287. if (!intel_private.driver)
  1288. return 0;
  1289. bridge->driver = &intel_fake_agp_driver;
  1290. bridge->dev_private_data = &intel_private;
  1291. bridge->dev = pdev;
  1292. intel_private.bridge_dev = pci_dev_get(pdev);
  1293. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1294. mask = intel_private.driver->dma_mask_size;
  1295. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1296. dev_err(&intel_private.pcidev->dev,
  1297. "set gfx device dma mask %d-bit failed!\n", mask);
  1298. else
  1299. pci_set_consistent_dma_mask(intel_private.pcidev,
  1300. DMA_BIT_MASK(mask));
  1301. /*if (bridge->driver == &intel_810_driver)
  1302. return 1;*/
  1303. if (intel_gtt_init() != 0)
  1304. return 0;
  1305. return 1;
  1306. }
  1307. EXPORT_SYMBOL(intel_gmch_probe);
  1308. const struct intel_gtt *intel_gtt_get(void)
  1309. {
  1310. return &intel_private.base;
  1311. }
  1312. EXPORT_SYMBOL(intel_gtt_get);
  1313. void intel_gtt_chipset_flush(void)
  1314. {
  1315. if (intel_private.driver->chipset_flush)
  1316. intel_private.driver->chipset_flush();
  1317. }
  1318. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1319. void intel_gmch_remove(struct pci_dev *pdev)
  1320. {
  1321. if (intel_private.pcidev)
  1322. pci_dev_put(intel_private.pcidev);
  1323. if (intel_private.bridge_dev)
  1324. pci_dev_put(intel_private.bridge_dev);
  1325. }
  1326. EXPORT_SYMBOL(intel_gmch_remove);
  1327. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1328. MODULE_LICENSE("GPL and additional rights");