lapic.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #include "cpuid.h"
  40. #ifndef CONFIG_X86_64
  41. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  42. #else
  43. #define mod_64(x, y) ((x) % (y))
  44. #endif
  45. #define PRId64 "d"
  46. #define PRIx64 "llx"
  47. #define PRIu64 "u"
  48. #define PRIo64 "o"
  49. #define APIC_BUS_CYCLE_NS 1
  50. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  51. #define apic_debug(fmt, arg...)
  52. #define APIC_LVT_NUM 6
  53. /* 14 is the version for Xeon and Pentium 8.4.8*/
  54. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  55. #define LAPIC_MMIO_LENGTH (1 << 12)
  56. /* followed define is not in apicdef.h */
  57. #define APIC_SHORT_MASK 0xc0000
  58. #define APIC_DEST_NOSHORT 0x0
  59. #define APIC_DEST_MASK 0x800
  60. #define MAX_APIC_VECTOR 256
  61. #define VEC_POS(v) ((v) & (32 - 1))
  62. #define REG_POS(v) (((v) >> 5) << 4)
  63. static unsigned int min_timer_period_us = 500;
  64. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  65. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  66. {
  67. return *((u32 *) (apic->regs + reg_off));
  68. }
  69. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  70. {
  71. *((u32 *) (apic->regs + reg_off)) = val;
  72. }
  73. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  74. {
  75. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  76. }
  77. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  78. {
  79. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  80. }
  81. static inline void apic_set_vector(int vec, void *bitmap)
  82. {
  83. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  84. }
  85. static inline void apic_clear_vector(int vec, void *bitmap)
  86. {
  87. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  88. }
  89. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  90. {
  91. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  92. }
  93. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  94. {
  95. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  96. }
  97. static inline int apic_enabled(struct kvm_lapic *apic)
  98. {
  99. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  100. }
  101. #define LVT_MASK \
  102. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  103. #define LINT_MASK \
  104. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  105. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  106. static inline int kvm_apic_id(struct kvm_lapic *apic)
  107. {
  108. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  109. }
  110. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  111. {
  112. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  113. }
  114. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  115. {
  116. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  117. }
  118. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  119. {
  120. return ((apic_get_reg(apic, APIC_LVTT) &
  121. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  122. }
  123. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  124. {
  125. return ((apic_get_reg(apic, APIC_LVTT) &
  126. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  127. }
  128. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  129. {
  130. return ((apic_get_reg(apic, APIC_LVTT) &
  131. apic->lapic_timer.timer_mode_mask) ==
  132. APIC_LVT_TIMER_TSCDEADLINE);
  133. }
  134. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  135. {
  136. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  137. }
  138. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  139. {
  140. struct kvm_lapic *apic = vcpu->arch.apic;
  141. struct kvm_cpuid_entry2 *feat;
  142. u32 v = APIC_VERSION;
  143. if (!irqchip_in_kernel(vcpu->kvm))
  144. return;
  145. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  146. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  147. v |= APIC_LVR_DIRECTED_EOI;
  148. apic_set_reg(apic, APIC_LVR, v);
  149. }
  150. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  151. {
  152. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  153. }
  154. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  155. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  156. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  157. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  158. LINT_MASK, LINT_MASK, /* LVT0-1 */
  159. LVT_MASK /* LVTERR */
  160. };
  161. static int find_highest_vector(void *bitmap)
  162. {
  163. u32 *word = bitmap;
  164. int word_offset = MAX_APIC_VECTOR >> 5;
  165. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  166. continue;
  167. if (likely(!word_offset && !word[0]))
  168. return -1;
  169. else
  170. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  171. }
  172. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  173. {
  174. apic->irr_pending = true;
  175. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  176. }
  177. static inline int apic_search_irr(struct kvm_lapic *apic)
  178. {
  179. return find_highest_vector(apic->regs + APIC_IRR);
  180. }
  181. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  182. {
  183. int result;
  184. if (!apic->irr_pending)
  185. return -1;
  186. result = apic_search_irr(apic);
  187. ASSERT(result == -1 || result >= 16);
  188. return result;
  189. }
  190. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  191. {
  192. apic->irr_pending = false;
  193. apic_clear_vector(vec, apic->regs + APIC_IRR);
  194. if (apic_search_irr(apic) != -1)
  195. apic->irr_pending = true;
  196. }
  197. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  198. {
  199. struct kvm_lapic *apic = vcpu->arch.apic;
  200. int highest_irr;
  201. /* This may race with setting of irr in __apic_accept_irq() and
  202. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  203. * will cause vmexit immediately and the value will be recalculated
  204. * on the next vmentry.
  205. */
  206. if (!apic)
  207. return 0;
  208. highest_irr = apic_find_highest_irr(apic);
  209. return highest_irr;
  210. }
  211. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  212. int vector, int level, int trig_mode);
  213. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  214. {
  215. struct kvm_lapic *apic = vcpu->arch.apic;
  216. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  217. irq->level, irq->trig_mode);
  218. }
  219. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  220. {
  221. int result;
  222. result = find_highest_vector(apic->regs + APIC_ISR);
  223. ASSERT(result == -1 || result >= 16);
  224. return result;
  225. }
  226. static void apic_update_ppr(struct kvm_lapic *apic)
  227. {
  228. u32 tpr, isrv, ppr, old_ppr;
  229. int isr;
  230. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  231. tpr = apic_get_reg(apic, APIC_TASKPRI);
  232. isr = apic_find_highest_isr(apic);
  233. isrv = (isr != -1) ? isr : 0;
  234. if ((tpr & 0xf0) >= (isrv & 0xf0))
  235. ppr = tpr & 0xff;
  236. else
  237. ppr = isrv & 0xf0;
  238. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  239. apic, ppr, isr, isrv);
  240. if (old_ppr != ppr) {
  241. apic_set_reg(apic, APIC_PROCPRI, ppr);
  242. if (ppr < old_ppr)
  243. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  244. }
  245. }
  246. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  247. {
  248. apic_set_reg(apic, APIC_TASKPRI, tpr);
  249. apic_update_ppr(apic);
  250. }
  251. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  252. {
  253. return dest == 0xff || kvm_apic_id(apic) == dest;
  254. }
  255. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  256. {
  257. int result = 0;
  258. u32 logical_id;
  259. if (apic_x2apic_mode(apic)) {
  260. logical_id = apic_get_reg(apic, APIC_LDR);
  261. return logical_id & mda;
  262. }
  263. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  264. switch (apic_get_reg(apic, APIC_DFR)) {
  265. case APIC_DFR_FLAT:
  266. if (logical_id & mda)
  267. result = 1;
  268. break;
  269. case APIC_DFR_CLUSTER:
  270. if (((logical_id >> 4) == (mda >> 0x4))
  271. && (logical_id & mda & 0xf))
  272. result = 1;
  273. break;
  274. default:
  275. apic_debug("Bad DFR vcpu %d: %08x\n",
  276. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  277. break;
  278. }
  279. return result;
  280. }
  281. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  282. int short_hand, int dest, int dest_mode)
  283. {
  284. int result = 0;
  285. struct kvm_lapic *target = vcpu->arch.apic;
  286. apic_debug("target %p, source %p, dest 0x%x, "
  287. "dest_mode 0x%x, short_hand 0x%x\n",
  288. target, source, dest, dest_mode, short_hand);
  289. ASSERT(target);
  290. switch (short_hand) {
  291. case APIC_DEST_NOSHORT:
  292. if (dest_mode == 0)
  293. /* Physical mode. */
  294. result = kvm_apic_match_physical_addr(target, dest);
  295. else
  296. /* Logical mode. */
  297. result = kvm_apic_match_logical_addr(target, dest);
  298. break;
  299. case APIC_DEST_SELF:
  300. result = (target == source);
  301. break;
  302. case APIC_DEST_ALLINC:
  303. result = 1;
  304. break;
  305. case APIC_DEST_ALLBUT:
  306. result = (target != source);
  307. break;
  308. default:
  309. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  310. short_hand);
  311. break;
  312. }
  313. return result;
  314. }
  315. /*
  316. * Add a pending IRQ into lapic.
  317. * Return 1 if successfully added and 0 if discarded.
  318. */
  319. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  320. int vector, int level, int trig_mode)
  321. {
  322. int result = 0;
  323. struct kvm_vcpu *vcpu = apic->vcpu;
  324. switch (delivery_mode) {
  325. case APIC_DM_LOWEST:
  326. vcpu->arch.apic_arb_prio++;
  327. case APIC_DM_FIXED:
  328. /* FIXME add logic for vcpu on reset */
  329. if (unlikely(!apic_enabled(apic)))
  330. break;
  331. if (trig_mode) {
  332. apic_debug("level trig mode for vector %d", vector);
  333. apic_set_vector(vector, apic->regs + APIC_TMR);
  334. } else
  335. apic_clear_vector(vector, apic->regs + APIC_TMR);
  336. result = !apic_test_and_set_irr(vector, apic);
  337. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  338. trig_mode, vector, !result);
  339. if (!result) {
  340. if (trig_mode)
  341. apic_debug("level trig mode repeatedly for "
  342. "vector %d", vector);
  343. break;
  344. }
  345. kvm_make_request(KVM_REQ_EVENT, vcpu);
  346. kvm_vcpu_kick(vcpu);
  347. break;
  348. case APIC_DM_REMRD:
  349. apic_debug("Ignoring delivery mode 3\n");
  350. break;
  351. case APIC_DM_SMI:
  352. apic_debug("Ignoring guest SMI\n");
  353. break;
  354. case APIC_DM_NMI:
  355. result = 1;
  356. kvm_inject_nmi(vcpu);
  357. kvm_vcpu_kick(vcpu);
  358. break;
  359. case APIC_DM_INIT:
  360. if (!trig_mode || level) {
  361. result = 1;
  362. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  363. kvm_make_request(KVM_REQ_EVENT, vcpu);
  364. kvm_vcpu_kick(vcpu);
  365. } else {
  366. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  367. vcpu->vcpu_id);
  368. }
  369. break;
  370. case APIC_DM_STARTUP:
  371. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  372. vcpu->vcpu_id, vector);
  373. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  374. result = 1;
  375. vcpu->arch.sipi_vector = vector;
  376. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  377. kvm_make_request(KVM_REQ_EVENT, vcpu);
  378. kvm_vcpu_kick(vcpu);
  379. }
  380. break;
  381. case APIC_DM_EXTINT:
  382. /*
  383. * Should only be called by kvm_apic_local_deliver() with LVT0,
  384. * before NMI watchdog was enabled. Already handled by
  385. * kvm_apic_accept_pic_intr().
  386. */
  387. break;
  388. default:
  389. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  390. delivery_mode);
  391. break;
  392. }
  393. return result;
  394. }
  395. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  396. {
  397. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  398. }
  399. static void apic_set_eoi(struct kvm_lapic *apic)
  400. {
  401. int vector = apic_find_highest_isr(apic);
  402. int trigger_mode;
  403. /*
  404. * Not every write EOI will has corresponding ISR,
  405. * one example is when Kernel check timer on setup_IO_APIC
  406. */
  407. if (vector == -1)
  408. return;
  409. apic_clear_vector(vector, apic->regs + APIC_ISR);
  410. apic_update_ppr(apic);
  411. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  412. trigger_mode = IOAPIC_LEVEL_TRIG;
  413. else
  414. trigger_mode = IOAPIC_EDGE_TRIG;
  415. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  416. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  417. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  418. }
  419. static void apic_send_ipi(struct kvm_lapic *apic)
  420. {
  421. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  422. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  423. struct kvm_lapic_irq irq;
  424. irq.vector = icr_low & APIC_VECTOR_MASK;
  425. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  426. irq.dest_mode = icr_low & APIC_DEST_MASK;
  427. irq.level = icr_low & APIC_INT_ASSERT;
  428. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  429. irq.shorthand = icr_low & APIC_SHORT_MASK;
  430. if (apic_x2apic_mode(apic))
  431. irq.dest_id = icr_high;
  432. else
  433. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  434. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  435. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  436. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  437. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  438. icr_high, icr_low, irq.shorthand, irq.dest_id,
  439. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  440. irq.vector);
  441. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  442. }
  443. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  444. {
  445. ktime_t remaining;
  446. s64 ns;
  447. u32 tmcct;
  448. ASSERT(apic != NULL);
  449. /* if initial count is 0, current count should also be 0 */
  450. if (apic_get_reg(apic, APIC_TMICT) == 0)
  451. return 0;
  452. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  453. if (ktime_to_ns(remaining) < 0)
  454. remaining = ktime_set(0, 0);
  455. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  456. tmcct = div64_u64(ns,
  457. (APIC_BUS_CYCLE_NS * apic->divide_count));
  458. return tmcct;
  459. }
  460. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  461. {
  462. struct kvm_vcpu *vcpu = apic->vcpu;
  463. struct kvm_run *run = vcpu->run;
  464. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  465. run->tpr_access.rip = kvm_rip_read(vcpu);
  466. run->tpr_access.is_write = write;
  467. }
  468. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  469. {
  470. if (apic->vcpu->arch.tpr_access_reporting)
  471. __report_tpr_access(apic, write);
  472. }
  473. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  474. {
  475. u32 val = 0;
  476. if (offset >= LAPIC_MMIO_LENGTH)
  477. return 0;
  478. switch (offset) {
  479. case APIC_ID:
  480. if (apic_x2apic_mode(apic))
  481. val = kvm_apic_id(apic);
  482. else
  483. val = kvm_apic_id(apic) << 24;
  484. break;
  485. case APIC_ARBPRI:
  486. apic_debug("Access APIC ARBPRI register which is for P6\n");
  487. break;
  488. case APIC_TMCCT: /* Timer CCR */
  489. if (apic_lvtt_tscdeadline(apic))
  490. return 0;
  491. val = apic_get_tmcct(apic);
  492. break;
  493. case APIC_TASKPRI:
  494. report_tpr_access(apic, false);
  495. /* fall thru */
  496. default:
  497. apic_update_ppr(apic);
  498. val = apic_get_reg(apic, offset);
  499. break;
  500. }
  501. return val;
  502. }
  503. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  504. {
  505. return container_of(dev, struct kvm_lapic, dev);
  506. }
  507. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  508. void *data)
  509. {
  510. unsigned char alignment = offset & 0xf;
  511. u32 result;
  512. /* this bitmask has a bit cleared for each reserver register */
  513. static const u64 rmask = 0x43ff01ffffffe70cULL;
  514. if ((alignment + len) > 4) {
  515. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  516. offset, len);
  517. return 1;
  518. }
  519. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  520. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  521. offset);
  522. return 1;
  523. }
  524. result = __apic_read(apic, offset & ~0xf);
  525. trace_kvm_apic_read(offset, result);
  526. switch (len) {
  527. case 1:
  528. case 2:
  529. case 4:
  530. memcpy(data, (char *)&result + alignment, len);
  531. break;
  532. default:
  533. printk(KERN_ERR "Local APIC read with len = %x, "
  534. "should be 1,2, or 4 instead\n", len);
  535. break;
  536. }
  537. return 0;
  538. }
  539. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  540. {
  541. return apic_hw_enabled(apic) &&
  542. addr >= apic->base_address &&
  543. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  544. }
  545. static int apic_mmio_read(struct kvm_io_device *this,
  546. gpa_t address, int len, void *data)
  547. {
  548. struct kvm_lapic *apic = to_lapic(this);
  549. u32 offset = address - apic->base_address;
  550. if (!apic_mmio_in_range(apic, address))
  551. return -EOPNOTSUPP;
  552. apic_reg_read(apic, offset, len, data);
  553. return 0;
  554. }
  555. static void update_divide_count(struct kvm_lapic *apic)
  556. {
  557. u32 tmp1, tmp2, tdcr;
  558. tdcr = apic_get_reg(apic, APIC_TDCR);
  559. tmp1 = tdcr & 0xf;
  560. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  561. apic->divide_count = 0x1 << (tmp2 & 0x7);
  562. apic_debug("timer divide count is 0x%x\n",
  563. apic->divide_count);
  564. }
  565. static void start_apic_timer(struct kvm_lapic *apic)
  566. {
  567. ktime_t now;
  568. atomic_set(&apic->lapic_timer.pending, 0);
  569. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  570. /* lapic timer in oneshot or peroidic mode */
  571. now = apic->lapic_timer.timer.base->get_time();
  572. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
  573. * APIC_BUS_CYCLE_NS * apic->divide_count;
  574. if (!apic->lapic_timer.period)
  575. return;
  576. /*
  577. * Do not allow the guest to program periodic timers with small
  578. * interval, since the hrtimers are not throttled by the host
  579. * scheduler.
  580. */
  581. if (apic_lvtt_period(apic)) {
  582. s64 min_period = min_timer_period_us * 1000LL;
  583. if (apic->lapic_timer.period < min_period) {
  584. pr_info_ratelimited(
  585. "kvm: vcpu %i: requested %lld ns "
  586. "lapic timer period limited to %lld ns\n",
  587. apic->vcpu->vcpu_id,
  588. apic->lapic_timer.period, min_period);
  589. apic->lapic_timer.period = min_period;
  590. }
  591. }
  592. hrtimer_start(&apic->lapic_timer.timer,
  593. ktime_add_ns(now, apic->lapic_timer.period),
  594. HRTIMER_MODE_ABS);
  595. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  596. PRIx64 ", "
  597. "timer initial count 0x%x, period %lldns, "
  598. "expire @ 0x%016" PRIx64 ".\n", __func__,
  599. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  600. apic_get_reg(apic, APIC_TMICT),
  601. apic->lapic_timer.period,
  602. ktime_to_ns(ktime_add_ns(now,
  603. apic->lapic_timer.period)));
  604. } else if (apic_lvtt_tscdeadline(apic)) {
  605. /* lapic timer in tsc deadline mode */
  606. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  607. u64 ns = 0;
  608. struct kvm_vcpu *vcpu = apic->vcpu;
  609. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  610. unsigned long flags;
  611. if (unlikely(!tscdeadline || !this_tsc_khz))
  612. return;
  613. local_irq_save(flags);
  614. now = apic->lapic_timer.timer.base->get_time();
  615. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
  616. if (likely(tscdeadline > guest_tsc)) {
  617. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  618. do_div(ns, this_tsc_khz);
  619. }
  620. hrtimer_start(&apic->lapic_timer.timer,
  621. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  622. local_irq_restore(flags);
  623. }
  624. }
  625. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  626. {
  627. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  628. if (apic_lvt_nmi_mode(lvt0_val)) {
  629. if (!nmi_wd_enabled) {
  630. apic_debug("Receive NMI setting on APIC_LVT0 "
  631. "for cpu %d\n", apic->vcpu->vcpu_id);
  632. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  633. }
  634. } else if (nmi_wd_enabled)
  635. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  636. }
  637. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  638. {
  639. int ret = 0;
  640. trace_kvm_apic_write(reg, val);
  641. switch (reg) {
  642. case APIC_ID: /* Local APIC ID */
  643. if (!apic_x2apic_mode(apic))
  644. apic_set_reg(apic, APIC_ID, val);
  645. else
  646. ret = 1;
  647. break;
  648. case APIC_TASKPRI:
  649. report_tpr_access(apic, true);
  650. apic_set_tpr(apic, val & 0xff);
  651. break;
  652. case APIC_EOI:
  653. apic_set_eoi(apic);
  654. break;
  655. case APIC_LDR:
  656. if (!apic_x2apic_mode(apic))
  657. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  658. else
  659. ret = 1;
  660. break;
  661. case APIC_DFR:
  662. if (!apic_x2apic_mode(apic))
  663. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  664. else
  665. ret = 1;
  666. break;
  667. case APIC_SPIV: {
  668. u32 mask = 0x3ff;
  669. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  670. mask |= APIC_SPIV_DIRECTED_EOI;
  671. apic_set_reg(apic, APIC_SPIV, val & mask);
  672. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  673. int i;
  674. u32 lvt_val;
  675. for (i = 0; i < APIC_LVT_NUM; i++) {
  676. lvt_val = apic_get_reg(apic,
  677. APIC_LVTT + 0x10 * i);
  678. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  679. lvt_val | APIC_LVT_MASKED);
  680. }
  681. atomic_set(&apic->lapic_timer.pending, 0);
  682. }
  683. break;
  684. }
  685. case APIC_ICR:
  686. /* No delay here, so we always clear the pending bit */
  687. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  688. apic_send_ipi(apic);
  689. break;
  690. case APIC_ICR2:
  691. if (!apic_x2apic_mode(apic))
  692. val &= 0xff000000;
  693. apic_set_reg(apic, APIC_ICR2, val);
  694. break;
  695. case APIC_LVT0:
  696. apic_manage_nmi_watchdog(apic, val);
  697. case APIC_LVTTHMR:
  698. case APIC_LVTPC:
  699. case APIC_LVT1:
  700. case APIC_LVTERR:
  701. /* TODO: Check vector */
  702. if (!apic_sw_enabled(apic))
  703. val |= APIC_LVT_MASKED;
  704. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  705. apic_set_reg(apic, reg, val);
  706. break;
  707. case APIC_LVTT:
  708. if ((apic_get_reg(apic, APIC_LVTT) &
  709. apic->lapic_timer.timer_mode_mask) !=
  710. (val & apic->lapic_timer.timer_mode_mask))
  711. hrtimer_cancel(&apic->lapic_timer.timer);
  712. if (!apic_sw_enabled(apic))
  713. val |= APIC_LVT_MASKED;
  714. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  715. apic_set_reg(apic, APIC_LVTT, val);
  716. break;
  717. case APIC_TMICT:
  718. if (apic_lvtt_tscdeadline(apic))
  719. break;
  720. hrtimer_cancel(&apic->lapic_timer.timer);
  721. apic_set_reg(apic, APIC_TMICT, val);
  722. start_apic_timer(apic);
  723. break;
  724. case APIC_TDCR:
  725. if (val & 4)
  726. apic_debug("KVM_WRITE:TDCR %x\n", val);
  727. apic_set_reg(apic, APIC_TDCR, val);
  728. update_divide_count(apic);
  729. break;
  730. case APIC_ESR:
  731. if (apic_x2apic_mode(apic) && val != 0) {
  732. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  733. ret = 1;
  734. }
  735. break;
  736. case APIC_SELF_IPI:
  737. if (apic_x2apic_mode(apic)) {
  738. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  739. } else
  740. ret = 1;
  741. break;
  742. default:
  743. ret = 1;
  744. break;
  745. }
  746. if (ret)
  747. apic_debug("Local APIC Write to read-only register %x\n", reg);
  748. return ret;
  749. }
  750. static int apic_mmio_write(struct kvm_io_device *this,
  751. gpa_t address, int len, const void *data)
  752. {
  753. struct kvm_lapic *apic = to_lapic(this);
  754. unsigned int offset = address - apic->base_address;
  755. u32 val;
  756. if (!apic_mmio_in_range(apic, address))
  757. return -EOPNOTSUPP;
  758. /*
  759. * APIC register must be aligned on 128-bits boundary.
  760. * 32/64/128 bits registers must be accessed thru 32 bits.
  761. * Refer SDM 8.4.1
  762. */
  763. if (len != 4 || (offset & 0xf)) {
  764. /* Don't shout loud, $infamous_os would cause only noise. */
  765. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  766. return 0;
  767. }
  768. val = *(u32*)data;
  769. /* too common printing */
  770. if (offset != APIC_EOI)
  771. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  772. "0x%x\n", __func__, offset, len, val);
  773. apic_reg_write(apic, offset & 0xff0, val);
  774. return 0;
  775. }
  776. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  777. {
  778. struct kvm_lapic *apic = vcpu->arch.apic;
  779. if (apic)
  780. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  781. }
  782. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  783. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  784. {
  785. if (!vcpu->arch.apic)
  786. return;
  787. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  788. if (vcpu->arch.apic->regs)
  789. free_page((unsigned long)vcpu->arch.apic->regs);
  790. kfree(vcpu->arch.apic);
  791. }
  792. /*
  793. *----------------------------------------------------------------------
  794. * LAPIC interface
  795. *----------------------------------------------------------------------
  796. */
  797. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  798. {
  799. struct kvm_lapic *apic = vcpu->arch.apic;
  800. if (!apic)
  801. return 0;
  802. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  803. return 0;
  804. return apic->lapic_timer.tscdeadline;
  805. }
  806. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  807. {
  808. struct kvm_lapic *apic = vcpu->arch.apic;
  809. if (!apic)
  810. return;
  811. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  812. return;
  813. hrtimer_cancel(&apic->lapic_timer.timer);
  814. apic->lapic_timer.tscdeadline = data;
  815. start_apic_timer(apic);
  816. }
  817. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  818. {
  819. struct kvm_lapic *apic = vcpu->arch.apic;
  820. if (!apic)
  821. return;
  822. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  823. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  824. }
  825. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  826. {
  827. struct kvm_lapic *apic = vcpu->arch.apic;
  828. u64 tpr;
  829. if (!apic)
  830. return 0;
  831. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  832. return (tpr & 0xf0) >> 4;
  833. }
  834. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  835. {
  836. struct kvm_lapic *apic = vcpu->arch.apic;
  837. if (!apic) {
  838. value |= MSR_IA32_APICBASE_BSP;
  839. vcpu->arch.apic_base = value;
  840. return;
  841. }
  842. if (!kvm_vcpu_is_bsp(apic->vcpu))
  843. value &= ~MSR_IA32_APICBASE_BSP;
  844. vcpu->arch.apic_base = value;
  845. if (apic_x2apic_mode(apic)) {
  846. u32 id = kvm_apic_id(apic);
  847. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  848. apic_set_reg(apic, APIC_LDR, ldr);
  849. }
  850. apic->base_address = apic->vcpu->arch.apic_base &
  851. MSR_IA32_APICBASE_BASE;
  852. /* with FSB delivery interrupt, we can restart APIC functionality */
  853. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  854. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  855. }
  856. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  857. {
  858. struct kvm_lapic *apic;
  859. int i;
  860. apic_debug("%s\n", __func__);
  861. ASSERT(vcpu);
  862. apic = vcpu->arch.apic;
  863. ASSERT(apic != NULL);
  864. /* Stop the timer in case it's a reset to an active apic */
  865. hrtimer_cancel(&apic->lapic_timer.timer);
  866. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  867. kvm_apic_set_version(apic->vcpu);
  868. for (i = 0; i < APIC_LVT_NUM; i++)
  869. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  870. apic_set_reg(apic, APIC_LVT0,
  871. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  872. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  873. apic_set_reg(apic, APIC_SPIV, 0xff);
  874. apic_set_reg(apic, APIC_TASKPRI, 0);
  875. apic_set_reg(apic, APIC_LDR, 0);
  876. apic_set_reg(apic, APIC_ESR, 0);
  877. apic_set_reg(apic, APIC_ICR, 0);
  878. apic_set_reg(apic, APIC_ICR2, 0);
  879. apic_set_reg(apic, APIC_TDCR, 0);
  880. apic_set_reg(apic, APIC_TMICT, 0);
  881. for (i = 0; i < 8; i++) {
  882. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  883. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  884. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  885. }
  886. apic->irr_pending = false;
  887. update_divide_count(apic);
  888. atomic_set(&apic->lapic_timer.pending, 0);
  889. if (kvm_vcpu_is_bsp(vcpu))
  890. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  891. apic_update_ppr(apic);
  892. vcpu->arch.apic_arb_prio = 0;
  893. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  894. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  895. vcpu, kvm_apic_id(apic),
  896. vcpu->arch.apic_base, apic->base_address);
  897. }
  898. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  899. {
  900. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  901. }
  902. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  903. {
  904. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  905. }
  906. /*
  907. *----------------------------------------------------------------------
  908. * timer interface
  909. *----------------------------------------------------------------------
  910. */
  911. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  912. {
  913. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  914. lapic_timer);
  915. return apic_lvtt_period(apic);
  916. }
  917. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  918. {
  919. struct kvm_lapic *lapic = vcpu->arch.apic;
  920. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  921. return atomic_read(&lapic->lapic_timer.pending);
  922. return 0;
  923. }
  924. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  925. {
  926. u32 reg = apic_get_reg(apic, lvt_type);
  927. int vector, mode, trig_mode;
  928. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  929. vector = reg & APIC_VECTOR_MASK;
  930. mode = reg & APIC_MODE_MASK;
  931. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  932. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  933. }
  934. return 0;
  935. }
  936. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  937. {
  938. struct kvm_lapic *apic = vcpu->arch.apic;
  939. if (apic)
  940. kvm_apic_local_deliver(apic, APIC_LVT0);
  941. }
  942. static struct kvm_timer_ops lapic_timer_ops = {
  943. .is_periodic = lapic_is_periodic,
  944. };
  945. static const struct kvm_io_device_ops apic_mmio_ops = {
  946. .read = apic_mmio_read,
  947. .write = apic_mmio_write,
  948. };
  949. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  950. {
  951. struct kvm_lapic *apic;
  952. ASSERT(vcpu != NULL);
  953. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  954. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  955. if (!apic)
  956. goto nomem;
  957. vcpu->arch.apic = apic;
  958. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  959. if (!apic->regs) {
  960. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  961. vcpu->vcpu_id);
  962. goto nomem_free_apic;
  963. }
  964. apic->vcpu = vcpu;
  965. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  966. HRTIMER_MODE_ABS);
  967. apic->lapic_timer.timer.function = kvm_timer_fn;
  968. apic->lapic_timer.t_ops = &lapic_timer_ops;
  969. apic->lapic_timer.kvm = vcpu->kvm;
  970. apic->lapic_timer.vcpu = vcpu;
  971. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  972. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  973. kvm_lapic_reset(vcpu);
  974. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  975. return 0;
  976. nomem_free_apic:
  977. kfree(apic);
  978. nomem:
  979. return -ENOMEM;
  980. }
  981. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  982. {
  983. struct kvm_lapic *apic = vcpu->arch.apic;
  984. int highest_irr;
  985. if (!apic || !apic_enabled(apic))
  986. return -1;
  987. apic_update_ppr(apic);
  988. highest_irr = apic_find_highest_irr(apic);
  989. if ((highest_irr == -1) ||
  990. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  991. return -1;
  992. return highest_irr;
  993. }
  994. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  995. {
  996. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  997. int r = 0;
  998. if (!apic_hw_enabled(vcpu->arch.apic))
  999. r = 1;
  1000. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1001. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1002. r = 1;
  1003. return r;
  1004. }
  1005. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1006. {
  1007. struct kvm_lapic *apic = vcpu->arch.apic;
  1008. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  1009. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1010. atomic_dec(&apic->lapic_timer.pending);
  1011. }
  1012. }
  1013. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1014. {
  1015. int vector = kvm_apic_has_interrupt(vcpu);
  1016. struct kvm_lapic *apic = vcpu->arch.apic;
  1017. if (vector == -1)
  1018. return -1;
  1019. apic_set_vector(vector, apic->regs + APIC_ISR);
  1020. apic_update_ppr(apic);
  1021. apic_clear_irr(vector, apic);
  1022. return vector;
  1023. }
  1024. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  1025. {
  1026. struct kvm_lapic *apic = vcpu->arch.apic;
  1027. apic->base_address = vcpu->arch.apic_base &
  1028. MSR_IA32_APICBASE_BASE;
  1029. kvm_apic_set_version(vcpu);
  1030. apic_update_ppr(apic);
  1031. hrtimer_cancel(&apic->lapic_timer.timer);
  1032. update_divide_count(apic);
  1033. start_apic_timer(apic);
  1034. apic->irr_pending = true;
  1035. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1036. }
  1037. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1038. {
  1039. struct kvm_lapic *apic = vcpu->arch.apic;
  1040. struct hrtimer *timer;
  1041. if (!apic)
  1042. return;
  1043. timer = &apic->lapic_timer.timer;
  1044. if (hrtimer_cancel(timer))
  1045. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1046. }
  1047. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1048. {
  1049. u32 data;
  1050. void *vapic;
  1051. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1052. return;
  1053. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1054. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1055. kunmap_atomic(vapic);
  1056. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1057. }
  1058. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1059. {
  1060. u32 data, tpr;
  1061. int max_irr, max_isr;
  1062. struct kvm_lapic *apic;
  1063. void *vapic;
  1064. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1065. return;
  1066. apic = vcpu->arch.apic;
  1067. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1068. max_irr = apic_find_highest_irr(apic);
  1069. if (max_irr < 0)
  1070. max_irr = 0;
  1071. max_isr = apic_find_highest_isr(apic);
  1072. if (max_isr < 0)
  1073. max_isr = 0;
  1074. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1075. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1076. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1077. kunmap_atomic(vapic);
  1078. }
  1079. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1080. {
  1081. if (!irqchip_in_kernel(vcpu->kvm))
  1082. return;
  1083. vcpu->arch.apic->vapic_addr = vapic_addr;
  1084. }
  1085. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1086. {
  1087. struct kvm_lapic *apic = vcpu->arch.apic;
  1088. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1089. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1090. return 1;
  1091. /* if this is ICR write vector before command */
  1092. if (msr == 0x830)
  1093. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1094. return apic_reg_write(apic, reg, (u32)data);
  1095. }
  1096. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1097. {
  1098. struct kvm_lapic *apic = vcpu->arch.apic;
  1099. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1100. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1101. return 1;
  1102. if (apic_reg_read(apic, reg, 4, &low))
  1103. return 1;
  1104. if (msr == 0x830)
  1105. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1106. *data = (((u64)high) << 32) | low;
  1107. return 0;
  1108. }
  1109. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1110. {
  1111. struct kvm_lapic *apic = vcpu->arch.apic;
  1112. if (!irqchip_in_kernel(vcpu->kvm))
  1113. return 1;
  1114. /* if this is ICR write vector before command */
  1115. if (reg == APIC_ICR)
  1116. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1117. return apic_reg_write(apic, reg, (u32)data);
  1118. }
  1119. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1120. {
  1121. struct kvm_lapic *apic = vcpu->arch.apic;
  1122. u32 low, high = 0;
  1123. if (!irqchip_in_kernel(vcpu->kvm))
  1124. return 1;
  1125. if (apic_reg_read(apic, reg, 4, &low))
  1126. return 1;
  1127. if (reg == APIC_ICR)
  1128. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1129. *data = (((u64)high) << 32) | low;
  1130. return 0;
  1131. }