emulate.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define X2(x...) x, x
  140. #define X3(x...) X2(x), x
  141. #define X4(x...) X2(x), X2(x)
  142. #define X5(x...) X4(x), x
  143. #define X6(x...) X4(x), X2(x)
  144. #define X7(x...) X4(x), X3(x)
  145. #define X8(x...) X4(x), X4(x)
  146. #define X16(x...) X8(x), X8(x)
  147. struct opcode {
  148. u64 flags : 56;
  149. u64 intercept : 8;
  150. union {
  151. int (*execute)(struct x86_emulate_ctxt *ctxt);
  152. struct opcode *group;
  153. struct group_dual *gdual;
  154. struct gprefix *gprefix;
  155. } u;
  156. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  157. };
  158. struct group_dual {
  159. struct opcode mod012[8];
  160. struct opcode mod3[8];
  161. };
  162. struct gprefix {
  163. struct opcode pfx_no;
  164. struct opcode pfx_66;
  165. struct opcode pfx_f2;
  166. struct opcode pfx_f3;
  167. };
  168. /* EFLAGS bit definitions. */
  169. #define EFLG_ID (1<<21)
  170. #define EFLG_VIP (1<<20)
  171. #define EFLG_VIF (1<<19)
  172. #define EFLG_AC (1<<18)
  173. #define EFLG_VM (1<<17)
  174. #define EFLG_RF (1<<16)
  175. #define EFLG_IOPL (3<<12)
  176. #define EFLG_NT (1<<14)
  177. #define EFLG_OF (1<<11)
  178. #define EFLG_DF (1<<10)
  179. #define EFLG_IF (1<<9)
  180. #define EFLG_TF (1<<8)
  181. #define EFLG_SF (1<<7)
  182. #define EFLG_ZF (1<<6)
  183. #define EFLG_AF (1<<4)
  184. #define EFLG_PF (1<<2)
  185. #define EFLG_CF (1<<0)
  186. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  187. #define EFLG_RESERVED_ONE_MASK 2
  188. /*
  189. * Instruction emulation:
  190. * Most instructions are emulated directly via a fragment of inline assembly
  191. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  192. * any modified flags.
  193. */
  194. #if defined(CONFIG_X86_64)
  195. #define _LO32 "k" /* force 32-bit operand */
  196. #define _STK "%%rsp" /* stack pointer */
  197. #elif defined(__i386__)
  198. #define _LO32 "" /* force 32-bit operand */
  199. #define _STK "%%esp" /* stack pointer */
  200. #endif
  201. /*
  202. * These EFLAGS bits are restored from saved value during emulation, and
  203. * any changes are written back to the saved value after emulation.
  204. */
  205. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  206. /* Before executing instruction: restore necessary bits in EFLAGS. */
  207. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  208. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  209. "movl %"_sav",%"_LO32 _tmp"; " \
  210. "push %"_tmp"; " \
  211. "push %"_tmp"; " \
  212. "movl %"_msk",%"_LO32 _tmp"; " \
  213. "andl %"_LO32 _tmp",("_STK"); " \
  214. "pushf; " \
  215. "notl %"_LO32 _tmp"; " \
  216. "andl %"_LO32 _tmp",("_STK"); " \
  217. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  218. "pop %"_tmp"; " \
  219. "orl %"_LO32 _tmp",("_STK"); " \
  220. "popf; " \
  221. "pop %"_sav"; "
  222. /* After executing instruction: write-back necessary bits in EFLAGS. */
  223. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  224. /* _sav |= EFLAGS & _msk; */ \
  225. "pushf; " \
  226. "pop %"_tmp"; " \
  227. "andl %"_msk",%"_LO32 _tmp"; " \
  228. "orl %"_LO32 _tmp",%"_sav"; "
  229. #ifdef CONFIG_X86_64
  230. #define ON64(x) x
  231. #else
  232. #define ON64(x)
  233. #endif
  234. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  235. do { \
  236. __asm__ __volatile__ ( \
  237. _PRE_EFLAGS("0", "4", "2") \
  238. _op _suffix " %"_x"3,%1; " \
  239. _POST_EFLAGS("0", "4", "2") \
  240. : "=m" ((ctxt)->eflags), \
  241. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  242. "=&r" (_tmp) \
  243. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  244. } while (0)
  245. /* Raw emulation: instruction has two explicit operands. */
  246. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  247. do { \
  248. unsigned long _tmp; \
  249. \
  250. switch ((ctxt)->dst.bytes) { \
  251. case 2: \
  252. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  253. break; \
  254. case 4: \
  255. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  256. break; \
  257. case 8: \
  258. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  259. break; \
  260. } \
  261. } while (0)
  262. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  263. do { \
  264. unsigned long _tmp; \
  265. switch ((ctxt)->dst.bytes) { \
  266. case 1: \
  267. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  268. break; \
  269. default: \
  270. __emulate_2op_nobyte(ctxt, _op, \
  271. _wx, _wy, _lx, _ly, _qx, _qy); \
  272. break; \
  273. } \
  274. } while (0)
  275. /* Source operand is byte-sized and may be restricted to just %cl. */
  276. #define emulate_2op_SrcB(ctxt, _op) \
  277. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  278. /* Source operand is byte, word, long or quad sized. */
  279. #define emulate_2op_SrcV(ctxt, _op) \
  280. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  281. /* Source operand is word, long or quad sized. */
  282. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  283. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  284. /* Instruction has three operands and one operand is stored in ECX register */
  285. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  286. do { \
  287. unsigned long _tmp; \
  288. _type _clv = (ctxt)->src2.val; \
  289. _type _srcv = (ctxt)->src.val; \
  290. _type _dstv = (ctxt)->dst.val; \
  291. \
  292. __asm__ __volatile__ ( \
  293. _PRE_EFLAGS("0", "5", "2") \
  294. _op _suffix " %4,%1 \n" \
  295. _POST_EFLAGS("0", "5", "2") \
  296. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  297. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  298. ); \
  299. \
  300. (ctxt)->src2.val = (unsigned long) _clv; \
  301. (ctxt)->src2.val = (unsigned long) _srcv; \
  302. (ctxt)->dst.val = (unsigned long) _dstv; \
  303. } while (0)
  304. #define emulate_2op_cl(ctxt, _op) \
  305. do { \
  306. switch ((ctxt)->dst.bytes) { \
  307. case 2: \
  308. __emulate_2op_cl(ctxt, _op, "w", u16); \
  309. break; \
  310. case 4: \
  311. __emulate_2op_cl(ctxt, _op, "l", u32); \
  312. break; \
  313. case 8: \
  314. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  315. break; \
  316. } \
  317. } while (0)
  318. #define __emulate_1op(ctxt, _op, _suffix) \
  319. do { \
  320. unsigned long _tmp; \
  321. \
  322. __asm__ __volatile__ ( \
  323. _PRE_EFLAGS("0", "3", "2") \
  324. _op _suffix " %1; " \
  325. _POST_EFLAGS("0", "3", "2") \
  326. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  327. "=&r" (_tmp) \
  328. : "i" (EFLAGS_MASK)); \
  329. } while (0)
  330. /* Instruction has only one explicit operand (no source operand). */
  331. #define emulate_1op(ctxt, _op) \
  332. do { \
  333. switch ((ctxt)->dst.bytes) { \
  334. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  335. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  336. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  337. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  338. } \
  339. } while (0)
  340. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  341. do { \
  342. unsigned long _tmp; \
  343. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  344. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  345. \
  346. __asm__ __volatile__ ( \
  347. _PRE_EFLAGS("0", "5", "1") \
  348. "1: \n\t" \
  349. _op _suffix " %6; " \
  350. "2: \n\t" \
  351. _POST_EFLAGS("0", "5", "1") \
  352. ".pushsection .fixup,\"ax\" \n\t" \
  353. "3: movb $1, %4 \n\t" \
  354. "jmp 2b \n\t" \
  355. ".popsection \n\t" \
  356. _ASM_EXTABLE(1b, 3b) \
  357. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  358. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  359. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  360. "a" (*rax), "d" (*rdx)); \
  361. } while (0)
  362. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  363. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  364. do { \
  365. switch((ctxt)->src.bytes) { \
  366. case 1: \
  367. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  368. break; \
  369. case 2: \
  370. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  371. break; \
  372. case 4: \
  373. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  374. break; \
  375. case 8: ON64( \
  376. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  377. break; \
  378. } \
  379. } while (0)
  380. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  381. enum x86_intercept intercept,
  382. enum x86_intercept_stage stage)
  383. {
  384. struct x86_instruction_info info = {
  385. .intercept = intercept,
  386. .rep_prefix = ctxt->rep_prefix,
  387. .modrm_mod = ctxt->modrm_mod,
  388. .modrm_reg = ctxt->modrm_reg,
  389. .modrm_rm = ctxt->modrm_rm,
  390. .src_val = ctxt->src.val64,
  391. .src_bytes = ctxt->src.bytes,
  392. .dst_bytes = ctxt->dst.bytes,
  393. .ad_bytes = ctxt->ad_bytes,
  394. .next_rip = ctxt->eip,
  395. };
  396. return ctxt->ops->intercept(ctxt, &info, stage);
  397. }
  398. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  399. {
  400. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  401. }
  402. /* Access/update address held in a register, based on addressing mode. */
  403. static inline unsigned long
  404. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  405. {
  406. if (ctxt->ad_bytes == sizeof(unsigned long))
  407. return reg;
  408. else
  409. return reg & ad_mask(ctxt);
  410. }
  411. static inline unsigned long
  412. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  413. {
  414. return address_mask(ctxt, reg);
  415. }
  416. static inline void
  417. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  418. {
  419. if (ctxt->ad_bytes == sizeof(unsigned long))
  420. *reg += inc;
  421. else
  422. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  423. }
  424. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  425. {
  426. register_address_increment(ctxt, &ctxt->_eip, rel);
  427. }
  428. static u32 desc_limit_scaled(struct desc_struct *desc)
  429. {
  430. u32 limit = get_desc_limit(desc);
  431. return desc->g ? (limit << 12) | 0xfff : limit;
  432. }
  433. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  434. {
  435. ctxt->has_seg_override = true;
  436. ctxt->seg_override = seg;
  437. }
  438. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  439. {
  440. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  441. return 0;
  442. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  443. }
  444. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  445. {
  446. if (!ctxt->has_seg_override)
  447. return 0;
  448. return ctxt->seg_override;
  449. }
  450. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  451. u32 error, bool valid)
  452. {
  453. ctxt->exception.vector = vec;
  454. ctxt->exception.error_code = error;
  455. ctxt->exception.error_code_valid = valid;
  456. return X86EMUL_PROPAGATE_FAULT;
  457. }
  458. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  459. {
  460. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  461. }
  462. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  463. {
  464. return emulate_exception(ctxt, GP_VECTOR, err, true);
  465. }
  466. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  467. {
  468. return emulate_exception(ctxt, SS_VECTOR, err, true);
  469. }
  470. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  471. {
  472. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  473. }
  474. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  475. {
  476. return emulate_exception(ctxt, TS_VECTOR, err, true);
  477. }
  478. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  479. {
  480. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  481. }
  482. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  483. {
  484. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  485. }
  486. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  487. {
  488. u16 selector;
  489. struct desc_struct desc;
  490. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  491. return selector;
  492. }
  493. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  494. unsigned seg)
  495. {
  496. u16 dummy;
  497. u32 base3;
  498. struct desc_struct desc;
  499. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  500. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  501. }
  502. static int __linearize(struct x86_emulate_ctxt *ctxt,
  503. struct segmented_address addr,
  504. unsigned size, bool write, bool fetch,
  505. ulong *linear)
  506. {
  507. struct desc_struct desc;
  508. bool usable;
  509. ulong la;
  510. u32 lim;
  511. u16 sel;
  512. unsigned cpl, rpl;
  513. la = seg_base(ctxt, addr.seg) + addr.ea;
  514. switch (ctxt->mode) {
  515. case X86EMUL_MODE_REAL:
  516. break;
  517. case X86EMUL_MODE_PROT64:
  518. if (((signed long)la << 16) >> 16 != la)
  519. return emulate_gp(ctxt, 0);
  520. break;
  521. default:
  522. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  523. addr.seg);
  524. if (!usable)
  525. goto bad;
  526. /* code segment or read-only data segment */
  527. if (((desc.type & 8) || !(desc.type & 2)) && write)
  528. goto bad;
  529. /* unreadable code segment */
  530. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  531. goto bad;
  532. lim = desc_limit_scaled(&desc);
  533. if ((desc.type & 8) || !(desc.type & 4)) {
  534. /* expand-up segment */
  535. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  536. goto bad;
  537. } else {
  538. /* exapand-down segment */
  539. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  540. goto bad;
  541. lim = desc.d ? 0xffffffff : 0xffff;
  542. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  543. goto bad;
  544. }
  545. cpl = ctxt->ops->cpl(ctxt);
  546. rpl = sel & 3;
  547. cpl = max(cpl, rpl);
  548. if (!(desc.type & 8)) {
  549. /* data segment */
  550. if (cpl > desc.dpl)
  551. goto bad;
  552. } else if ((desc.type & 8) && !(desc.type & 4)) {
  553. /* nonconforming code segment */
  554. if (cpl != desc.dpl)
  555. goto bad;
  556. } else if ((desc.type & 8) && (desc.type & 4)) {
  557. /* conforming code segment */
  558. if (cpl < desc.dpl)
  559. goto bad;
  560. }
  561. break;
  562. }
  563. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  564. la &= (u32)-1;
  565. *linear = la;
  566. return X86EMUL_CONTINUE;
  567. bad:
  568. if (addr.seg == VCPU_SREG_SS)
  569. return emulate_ss(ctxt, addr.seg);
  570. else
  571. return emulate_gp(ctxt, addr.seg);
  572. }
  573. static int linearize(struct x86_emulate_ctxt *ctxt,
  574. struct segmented_address addr,
  575. unsigned size, bool write,
  576. ulong *linear)
  577. {
  578. return __linearize(ctxt, addr, size, write, false, linear);
  579. }
  580. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  581. struct segmented_address addr,
  582. void *data,
  583. unsigned size)
  584. {
  585. int rc;
  586. ulong linear;
  587. rc = linearize(ctxt, addr, size, false, &linear);
  588. if (rc != X86EMUL_CONTINUE)
  589. return rc;
  590. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  591. }
  592. /*
  593. * Fetch the next byte of the instruction being emulated which is pointed to
  594. * by ctxt->_eip, then increment ctxt->_eip.
  595. *
  596. * Also prefetch the remaining bytes of the instruction without crossing page
  597. * boundary if they are not in fetch_cache yet.
  598. */
  599. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  600. {
  601. struct fetch_cache *fc = &ctxt->fetch;
  602. int rc;
  603. int size, cur_size;
  604. if (ctxt->_eip == fc->end) {
  605. unsigned long linear;
  606. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  607. .ea = ctxt->_eip };
  608. cur_size = fc->end - fc->start;
  609. size = min(15UL - cur_size,
  610. PAGE_SIZE - offset_in_page(ctxt->_eip));
  611. rc = __linearize(ctxt, addr, size, false, true, &linear);
  612. if (unlikely(rc != X86EMUL_CONTINUE))
  613. return rc;
  614. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  615. size, &ctxt->exception);
  616. if (unlikely(rc != X86EMUL_CONTINUE))
  617. return rc;
  618. fc->end += size;
  619. }
  620. *dest = fc->data[ctxt->_eip - fc->start];
  621. ctxt->_eip++;
  622. return X86EMUL_CONTINUE;
  623. }
  624. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  625. void *dest, unsigned size)
  626. {
  627. int rc;
  628. /* x86 instructions are limited to 15 bytes. */
  629. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  630. return X86EMUL_UNHANDLEABLE;
  631. while (size--) {
  632. rc = do_insn_fetch_byte(ctxt, dest++);
  633. if (rc != X86EMUL_CONTINUE)
  634. return rc;
  635. }
  636. return X86EMUL_CONTINUE;
  637. }
  638. /* Fetch next part of the instruction being emulated. */
  639. #define insn_fetch(_type, _ctxt) \
  640. ({ unsigned long _x; \
  641. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  642. if (rc != X86EMUL_CONTINUE) \
  643. goto done; \
  644. (_type)_x; \
  645. })
  646. #define insn_fetch_arr(_arr, _size, _ctxt) \
  647. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  648. if (rc != X86EMUL_CONTINUE) \
  649. goto done; \
  650. })
  651. /*
  652. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  653. * pointer into the block that addresses the relevant register.
  654. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  655. */
  656. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  657. int highbyte_regs)
  658. {
  659. void *p;
  660. p = &regs[modrm_reg];
  661. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  662. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  663. return p;
  664. }
  665. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  666. struct segmented_address addr,
  667. u16 *size, unsigned long *address, int op_bytes)
  668. {
  669. int rc;
  670. if (op_bytes == 2)
  671. op_bytes = 3;
  672. *address = 0;
  673. rc = segmented_read_std(ctxt, addr, size, 2);
  674. if (rc != X86EMUL_CONTINUE)
  675. return rc;
  676. addr.ea += 2;
  677. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  678. return rc;
  679. }
  680. static int test_cc(unsigned int condition, unsigned int flags)
  681. {
  682. int rc = 0;
  683. switch ((condition & 15) >> 1) {
  684. case 0: /* o */
  685. rc |= (flags & EFLG_OF);
  686. break;
  687. case 1: /* b/c/nae */
  688. rc |= (flags & EFLG_CF);
  689. break;
  690. case 2: /* z/e */
  691. rc |= (flags & EFLG_ZF);
  692. break;
  693. case 3: /* be/na */
  694. rc |= (flags & (EFLG_CF|EFLG_ZF));
  695. break;
  696. case 4: /* s */
  697. rc |= (flags & EFLG_SF);
  698. break;
  699. case 5: /* p/pe */
  700. rc |= (flags & EFLG_PF);
  701. break;
  702. case 7: /* le/ng */
  703. rc |= (flags & EFLG_ZF);
  704. /* fall through */
  705. case 6: /* l/nge */
  706. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  707. break;
  708. }
  709. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  710. return (!!rc ^ (condition & 1));
  711. }
  712. static void fetch_register_operand(struct operand *op)
  713. {
  714. switch (op->bytes) {
  715. case 1:
  716. op->val = *(u8 *)op->addr.reg;
  717. break;
  718. case 2:
  719. op->val = *(u16 *)op->addr.reg;
  720. break;
  721. case 4:
  722. op->val = *(u32 *)op->addr.reg;
  723. break;
  724. case 8:
  725. op->val = *(u64 *)op->addr.reg;
  726. break;
  727. }
  728. }
  729. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  730. {
  731. ctxt->ops->get_fpu(ctxt);
  732. switch (reg) {
  733. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  734. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  735. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  736. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  737. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  738. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  739. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  740. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  741. #ifdef CONFIG_X86_64
  742. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  743. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  744. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  745. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  746. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  747. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  748. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  749. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  750. #endif
  751. default: BUG();
  752. }
  753. ctxt->ops->put_fpu(ctxt);
  754. }
  755. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  756. int reg)
  757. {
  758. ctxt->ops->get_fpu(ctxt);
  759. switch (reg) {
  760. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  761. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  762. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  763. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  764. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  765. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  766. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  767. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  768. #ifdef CONFIG_X86_64
  769. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  770. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  771. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  772. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  773. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  774. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  775. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  776. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  777. #endif
  778. default: BUG();
  779. }
  780. ctxt->ops->put_fpu(ctxt);
  781. }
  782. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  783. struct operand *op)
  784. {
  785. unsigned reg = ctxt->modrm_reg;
  786. int highbyte_regs = ctxt->rex_prefix == 0;
  787. if (!(ctxt->d & ModRM))
  788. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  789. if (ctxt->d & Sse) {
  790. op->type = OP_XMM;
  791. op->bytes = 16;
  792. op->addr.xmm = reg;
  793. read_sse_reg(ctxt, &op->vec_val, reg);
  794. return;
  795. }
  796. op->type = OP_REG;
  797. if (ctxt->d & ByteOp) {
  798. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  799. op->bytes = 1;
  800. } else {
  801. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  802. op->bytes = ctxt->op_bytes;
  803. }
  804. fetch_register_operand(op);
  805. op->orig_val = op->val;
  806. }
  807. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  808. struct operand *op)
  809. {
  810. u8 sib;
  811. int index_reg = 0, base_reg = 0, scale;
  812. int rc = X86EMUL_CONTINUE;
  813. ulong modrm_ea = 0;
  814. if (ctxt->rex_prefix) {
  815. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  816. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  817. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  818. }
  819. ctxt->modrm = insn_fetch(u8, ctxt);
  820. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  821. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  822. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  823. ctxt->modrm_seg = VCPU_SREG_DS;
  824. if (ctxt->modrm_mod == 3) {
  825. op->type = OP_REG;
  826. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  827. op->addr.reg = decode_register(ctxt->modrm_rm,
  828. ctxt->regs, ctxt->d & ByteOp);
  829. if (ctxt->d & Sse) {
  830. op->type = OP_XMM;
  831. op->bytes = 16;
  832. op->addr.xmm = ctxt->modrm_rm;
  833. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  834. return rc;
  835. }
  836. fetch_register_operand(op);
  837. return rc;
  838. }
  839. op->type = OP_MEM;
  840. if (ctxt->ad_bytes == 2) {
  841. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  842. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  843. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  844. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  845. /* 16-bit ModR/M decode. */
  846. switch (ctxt->modrm_mod) {
  847. case 0:
  848. if (ctxt->modrm_rm == 6)
  849. modrm_ea += insn_fetch(u16, ctxt);
  850. break;
  851. case 1:
  852. modrm_ea += insn_fetch(s8, ctxt);
  853. break;
  854. case 2:
  855. modrm_ea += insn_fetch(u16, ctxt);
  856. break;
  857. }
  858. switch (ctxt->modrm_rm) {
  859. case 0:
  860. modrm_ea += bx + si;
  861. break;
  862. case 1:
  863. modrm_ea += bx + di;
  864. break;
  865. case 2:
  866. modrm_ea += bp + si;
  867. break;
  868. case 3:
  869. modrm_ea += bp + di;
  870. break;
  871. case 4:
  872. modrm_ea += si;
  873. break;
  874. case 5:
  875. modrm_ea += di;
  876. break;
  877. case 6:
  878. if (ctxt->modrm_mod != 0)
  879. modrm_ea += bp;
  880. break;
  881. case 7:
  882. modrm_ea += bx;
  883. break;
  884. }
  885. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  886. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  887. ctxt->modrm_seg = VCPU_SREG_SS;
  888. modrm_ea = (u16)modrm_ea;
  889. } else {
  890. /* 32/64-bit ModR/M decode. */
  891. if ((ctxt->modrm_rm & 7) == 4) {
  892. sib = insn_fetch(u8, ctxt);
  893. index_reg |= (sib >> 3) & 7;
  894. base_reg |= sib & 7;
  895. scale = sib >> 6;
  896. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  897. modrm_ea += insn_fetch(s32, ctxt);
  898. else
  899. modrm_ea += ctxt->regs[base_reg];
  900. if (index_reg != 4)
  901. modrm_ea += ctxt->regs[index_reg] << scale;
  902. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  903. if (ctxt->mode == X86EMUL_MODE_PROT64)
  904. ctxt->rip_relative = 1;
  905. } else
  906. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  907. switch (ctxt->modrm_mod) {
  908. case 0:
  909. if (ctxt->modrm_rm == 5)
  910. modrm_ea += insn_fetch(s32, ctxt);
  911. break;
  912. case 1:
  913. modrm_ea += insn_fetch(s8, ctxt);
  914. break;
  915. case 2:
  916. modrm_ea += insn_fetch(s32, ctxt);
  917. break;
  918. }
  919. }
  920. op->addr.mem.ea = modrm_ea;
  921. done:
  922. return rc;
  923. }
  924. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  925. struct operand *op)
  926. {
  927. int rc = X86EMUL_CONTINUE;
  928. op->type = OP_MEM;
  929. switch (ctxt->ad_bytes) {
  930. case 2:
  931. op->addr.mem.ea = insn_fetch(u16, ctxt);
  932. break;
  933. case 4:
  934. op->addr.mem.ea = insn_fetch(u32, ctxt);
  935. break;
  936. case 8:
  937. op->addr.mem.ea = insn_fetch(u64, ctxt);
  938. break;
  939. }
  940. done:
  941. return rc;
  942. }
  943. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  944. {
  945. long sv = 0, mask;
  946. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  947. mask = ~(ctxt->dst.bytes * 8 - 1);
  948. if (ctxt->src.bytes == 2)
  949. sv = (s16)ctxt->src.val & (s16)mask;
  950. else if (ctxt->src.bytes == 4)
  951. sv = (s32)ctxt->src.val & (s32)mask;
  952. ctxt->dst.addr.mem.ea += (sv >> 3);
  953. }
  954. /* only subword offset */
  955. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  956. }
  957. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  958. unsigned long addr, void *dest, unsigned size)
  959. {
  960. int rc;
  961. struct read_cache *mc = &ctxt->mem_read;
  962. while (size) {
  963. int n = min(size, 8u);
  964. size -= n;
  965. if (mc->pos < mc->end)
  966. goto read_cached;
  967. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  968. &ctxt->exception);
  969. if (rc != X86EMUL_CONTINUE)
  970. return rc;
  971. mc->end += n;
  972. read_cached:
  973. memcpy(dest, mc->data + mc->pos, n);
  974. mc->pos += n;
  975. dest += n;
  976. addr += n;
  977. }
  978. return X86EMUL_CONTINUE;
  979. }
  980. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  981. struct segmented_address addr,
  982. void *data,
  983. unsigned size)
  984. {
  985. int rc;
  986. ulong linear;
  987. rc = linearize(ctxt, addr, size, false, &linear);
  988. if (rc != X86EMUL_CONTINUE)
  989. return rc;
  990. return read_emulated(ctxt, linear, data, size);
  991. }
  992. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  993. struct segmented_address addr,
  994. const void *data,
  995. unsigned size)
  996. {
  997. int rc;
  998. ulong linear;
  999. rc = linearize(ctxt, addr, size, true, &linear);
  1000. if (rc != X86EMUL_CONTINUE)
  1001. return rc;
  1002. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1003. &ctxt->exception);
  1004. }
  1005. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1006. struct segmented_address addr,
  1007. const void *orig_data, const void *data,
  1008. unsigned size)
  1009. {
  1010. int rc;
  1011. ulong linear;
  1012. rc = linearize(ctxt, addr, size, true, &linear);
  1013. if (rc != X86EMUL_CONTINUE)
  1014. return rc;
  1015. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1016. size, &ctxt->exception);
  1017. }
  1018. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1019. unsigned int size, unsigned short port,
  1020. void *dest)
  1021. {
  1022. struct read_cache *rc = &ctxt->io_read;
  1023. if (rc->pos == rc->end) { /* refill pio read ahead */
  1024. unsigned int in_page, n;
  1025. unsigned int count = ctxt->rep_prefix ?
  1026. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1027. in_page = (ctxt->eflags & EFLG_DF) ?
  1028. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1029. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1030. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1031. count);
  1032. if (n == 0)
  1033. n = 1;
  1034. rc->pos = rc->end = 0;
  1035. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1036. return 0;
  1037. rc->end = n * size;
  1038. }
  1039. memcpy(dest, rc->data + rc->pos, size);
  1040. rc->pos += size;
  1041. return 1;
  1042. }
  1043. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1044. u16 index, struct desc_struct *desc)
  1045. {
  1046. struct desc_ptr dt;
  1047. ulong addr;
  1048. ctxt->ops->get_idt(ctxt, &dt);
  1049. if (dt.size < index * 8 + 7)
  1050. return emulate_gp(ctxt, index << 3 | 0x2);
  1051. addr = dt.address + index * 8;
  1052. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1053. &ctxt->exception);
  1054. }
  1055. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1056. u16 selector, struct desc_ptr *dt)
  1057. {
  1058. struct x86_emulate_ops *ops = ctxt->ops;
  1059. if (selector & 1 << 2) {
  1060. struct desc_struct desc;
  1061. u16 sel;
  1062. memset (dt, 0, sizeof *dt);
  1063. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1064. return;
  1065. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1066. dt->address = get_desc_base(&desc);
  1067. } else
  1068. ops->get_gdt(ctxt, dt);
  1069. }
  1070. /* allowed just for 8 bytes segments */
  1071. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1072. u16 selector, struct desc_struct *desc)
  1073. {
  1074. struct desc_ptr dt;
  1075. u16 index = selector >> 3;
  1076. ulong addr;
  1077. get_descriptor_table_ptr(ctxt, selector, &dt);
  1078. if (dt.size < index * 8 + 7)
  1079. return emulate_gp(ctxt, selector & 0xfffc);
  1080. addr = dt.address + index * 8;
  1081. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1082. &ctxt->exception);
  1083. }
  1084. /* allowed just for 8 bytes segments */
  1085. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1086. u16 selector, struct desc_struct *desc)
  1087. {
  1088. struct desc_ptr dt;
  1089. u16 index = selector >> 3;
  1090. ulong addr;
  1091. get_descriptor_table_ptr(ctxt, selector, &dt);
  1092. if (dt.size < index * 8 + 7)
  1093. return emulate_gp(ctxt, selector & 0xfffc);
  1094. addr = dt.address + index * 8;
  1095. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1096. &ctxt->exception);
  1097. }
  1098. /* Does not support long mode */
  1099. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1100. u16 selector, int seg)
  1101. {
  1102. struct desc_struct seg_desc;
  1103. u8 dpl, rpl, cpl;
  1104. unsigned err_vec = GP_VECTOR;
  1105. u32 err_code = 0;
  1106. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1107. int ret;
  1108. memset(&seg_desc, 0, sizeof seg_desc);
  1109. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1110. || ctxt->mode == X86EMUL_MODE_REAL) {
  1111. /* set real mode segment descriptor */
  1112. set_desc_base(&seg_desc, selector << 4);
  1113. set_desc_limit(&seg_desc, 0xffff);
  1114. seg_desc.type = 3;
  1115. seg_desc.p = 1;
  1116. seg_desc.s = 1;
  1117. if (ctxt->mode == X86EMUL_MODE_VM86)
  1118. seg_desc.dpl = 3;
  1119. goto load;
  1120. }
  1121. /* NULL selector is not valid for TR, CS and SS */
  1122. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1123. && null_selector)
  1124. goto exception;
  1125. /* TR should be in GDT only */
  1126. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1127. goto exception;
  1128. if (null_selector) /* for NULL selector skip all following checks */
  1129. goto load;
  1130. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1131. if (ret != X86EMUL_CONTINUE)
  1132. return ret;
  1133. err_code = selector & 0xfffc;
  1134. err_vec = GP_VECTOR;
  1135. /* can't load system descriptor into segment selecor */
  1136. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1137. goto exception;
  1138. if (!seg_desc.p) {
  1139. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1140. goto exception;
  1141. }
  1142. rpl = selector & 3;
  1143. dpl = seg_desc.dpl;
  1144. cpl = ctxt->ops->cpl(ctxt);
  1145. switch (seg) {
  1146. case VCPU_SREG_SS:
  1147. /*
  1148. * segment is not a writable data segment or segment
  1149. * selector's RPL != CPL or segment selector's RPL != CPL
  1150. */
  1151. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1152. goto exception;
  1153. break;
  1154. case VCPU_SREG_CS:
  1155. if (!(seg_desc.type & 8))
  1156. goto exception;
  1157. if (seg_desc.type & 4) {
  1158. /* conforming */
  1159. if (dpl > cpl)
  1160. goto exception;
  1161. } else {
  1162. /* nonconforming */
  1163. if (rpl > cpl || dpl != cpl)
  1164. goto exception;
  1165. }
  1166. /* CS(RPL) <- CPL */
  1167. selector = (selector & 0xfffc) | cpl;
  1168. break;
  1169. case VCPU_SREG_TR:
  1170. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1171. goto exception;
  1172. break;
  1173. case VCPU_SREG_LDTR:
  1174. if (seg_desc.s || seg_desc.type != 2)
  1175. goto exception;
  1176. break;
  1177. default: /* DS, ES, FS, or GS */
  1178. /*
  1179. * segment is not a data or readable code segment or
  1180. * ((segment is a data or nonconforming code segment)
  1181. * and (both RPL and CPL > DPL))
  1182. */
  1183. if ((seg_desc.type & 0xa) == 0x8 ||
  1184. (((seg_desc.type & 0xc) != 0xc) &&
  1185. (rpl > dpl && cpl > dpl)))
  1186. goto exception;
  1187. break;
  1188. }
  1189. if (seg_desc.s) {
  1190. /* mark segment as accessed */
  1191. seg_desc.type |= 1;
  1192. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1193. if (ret != X86EMUL_CONTINUE)
  1194. return ret;
  1195. }
  1196. load:
  1197. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1198. return X86EMUL_CONTINUE;
  1199. exception:
  1200. emulate_exception(ctxt, err_vec, err_code, true);
  1201. return X86EMUL_PROPAGATE_FAULT;
  1202. }
  1203. static void write_register_operand(struct operand *op)
  1204. {
  1205. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1206. switch (op->bytes) {
  1207. case 1:
  1208. *(u8 *)op->addr.reg = (u8)op->val;
  1209. break;
  1210. case 2:
  1211. *(u16 *)op->addr.reg = (u16)op->val;
  1212. break;
  1213. case 4:
  1214. *op->addr.reg = (u32)op->val;
  1215. break; /* 64b: zero-extend */
  1216. case 8:
  1217. *op->addr.reg = op->val;
  1218. break;
  1219. }
  1220. }
  1221. static int writeback(struct x86_emulate_ctxt *ctxt)
  1222. {
  1223. int rc;
  1224. switch (ctxt->dst.type) {
  1225. case OP_REG:
  1226. write_register_operand(&ctxt->dst);
  1227. break;
  1228. case OP_MEM:
  1229. if (ctxt->lock_prefix)
  1230. rc = segmented_cmpxchg(ctxt,
  1231. ctxt->dst.addr.mem,
  1232. &ctxt->dst.orig_val,
  1233. &ctxt->dst.val,
  1234. ctxt->dst.bytes);
  1235. else
  1236. rc = segmented_write(ctxt,
  1237. ctxt->dst.addr.mem,
  1238. &ctxt->dst.val,
  1239. ctxt->dst.bytes);
  1240. if (rc != X86EMUL_CONTINUE)
  1241. return rc;
  1242. break;
  1243. case OP_XMM:
  1244. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1245. break;
  1246. case OP_NONE:
  1247. /* no writeback */
  1248. break;
  1249. default:
  1250. break;
  1251. }
  1252. return X86EMUL_CONTINUE;
  1253. }
  1254. static int em_push(struct x86_emulate_ctxt *ctxt)
  1255. {
  1256. struct segmented_address addr;
  1257. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1258. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1259. addr.seg = VCPU_SREG_SS;
  1260. /* Disable writeback. */
  1261. ctxt->dst.type = OP_NONE;
  1262. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1263. }
  1264. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1265. void *dest, int len)
  1266. {
  1267. int rc;
  1268. struct segmented_address addr;
  1269. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1270. addr.seg = VCPU_SREG_SS;
  1271. rc = segmented_read(ctxt, addr, dest, len);
  1272. if (rc != X86EMUL_CONTINUE)
  1273. return rc;
  1274. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1275. return rc;
  1276. }
  1277. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1278. {
  1279. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1280. }
  1281. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1282. void *dest, int len)
  1283. {
  1284. int rc;
  1285. unsigned long val, change_mask;
  1286. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1287. int cpl = ctxt->ops->cpl(ctxt);
  1288. rc = emulate_pop(ctxt, &val, len);
  1289. if (rc != X86EMUL_CONTINUE)
  1290. return rc;
  1291. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1292. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1293. switch(ctxt->mode) {
  1294. case X86EMUL_MODE_PROT64:
  1295. case X86EMUL_MODE_PROT32:
  1296. case X86EMUL_MODE_PROT16:
  1297. if (cpl == 0)
  1298. change_mask |= EFLG_IOPL;
  1299. if (cpl <= iopl)
  1300. change_mask |= EFLG_IF;
  1301. break;
  1302. case X86EMUL_MODE_VM86:
  1303. if (iopl < 3)
  1304. return emulate_gp(ctxt, 0);
  1305. change_mask |= EFLG_IF;
  1306. break;
  1307. default: /* real mode */
  1308. change_mask |= (EFLG_IOPL | EFLG_IF);
  1309. break;
  1310. }
  1311. *(unsigned long *)dest =
  1312. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1313. return rc;
  1314. }
  1315. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. ctxt->dst.type = OP_REG;
  1318. ctxt->dst.addr.reg = &ctxt->eflags;
  1319. ctxt->dst.bytes = ctxt->op_bytes;
  1320. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1321. }
  1322. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1323. {
  1324. int seg = ctxt->src2.val;
  1325. ctxt->src.val = get_segment_selector(ctxt, seg);
  1326. return em_push(ctxt);
  1327. }
  1328. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1329. {
  1330. int seg = ctxt->src2.val;
  1331. unsigned long selector;
  1332. int rc;
  1333. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1334. if (rc != X86EMUL_CONTINUE)
  1335. return rc;
  1336. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1337. return rc;
  1338. }
  1339. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1340. {
  1341. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1342. int rc = X86EMUL_CONTINUE;
  1343. int reg = VCPU_REGS_RAX;
  1344. while (reg <= VCPU_REGS_RDI) {
  1345. (reg == VCPU_REGS_RSP) ?
  1346. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1347. rc = em_push(ctxt);
  1348. if (rc != X86EMUL_CONTINUE)
  1349. return rc;
  1350. ++reg;
  1351. }
  1352. return rc;
  1353. }
  1354. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1355. {
  1356. ctxt->src.val = (unsigned long)ctxt->eflags;
  1357. return em_push(ctxt);
  1358. }
  1359. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1360. {
  1361. int rc = X86EMUL_CONTINUE;
  1362. int reg = VCPU_REGS_RDI;
  1363. while (reg >= VCPU_REGS_RAX) {
  1364. if (reg == VCPU_REGS_RSP) {
  1365. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1366. ctxt->op_bytes);
  1367. --reg;
  1368. }
  1369. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1370. if (rc != X86EMUL_CONTINUE)
  1371. break;
  1372. --reg;
  1373. }
  1374. return rc;
  1375. }
  1376. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1377. {
  1378. struct x86_emulate_ops *ops = ctxt->ops;
  1379. int rc;
  1380. struct desc_ptr dt;
  1381. gva_t cs_addr;
  1382. gva_t eip_addr;
  1383. u16 cs, eip;
  1384. /* TODO: Add limit checks */
  1385. ctxt->src.val = ctxt->eflags;
  1386. rc = em_push(ctxt);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1390. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1391. rc = em_push(ctxt);
  1392. if (rc != X86EMUL_CONTINUE)
  1393. return rc;
  1394. ctxt->src.val = ctxt->_eip;
  1395. rc = em_push(ctxt);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. ops->get_idt(ctxt, &dt);
  1399. eip_addr = dt.address + (irq << 2);
  1400. cs_addr = dt.address + (irq << 2) + 2;
  1401. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1402. if (rc != X86EMUL_CONTINUE)
  1403. return rc;
  1404. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1405. if (rc != X86EMUL_CONTINUE)
  1406. return rc;
  1407. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1408. if (rc != X86EMUL_CONTINUE)
  1409. return rc;
  1410. ctxt->_eip = eip;
  1411. return rc;
  1412. }
  1413. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1414. {
  1415. switch(ctxt->mode) {
  1416. case X86EMUL_MODE_REAL:
  1417. return emulate_int_real(ctxt, irq);
  1418. case X86EMUL_MODE_VM86:
  1419. case X86EMUL_MODE_PROT16:
  1420. case X86EMUL_MODE_PROT32:
  1421. case X86EMUL_MODE_PROT64:
  1422. default:
  1423. /* Protected mode interrupts unimplemented yet */
  1424. return X86EMUL_UNHANDLEABLE;
  1425. }
  1426. }
  1427. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1428. {
  1429. int rc = X86EMUL_CONTINUE;
  1430. unsigned long temp_eip = 0;
  1431. unsigned long temp_eflags = 0;
  1432. unsigned long cs = 0;
  1433. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1434. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1435. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1436. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1437. /* TODO: Add stack limit check */
  1438. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1439. if (rc != X86EMUL_CONTINUE)
  1440. return rc;
  1441. if (temp_eip & ~0xffff)
  1442. return emulate_gp(ctxt, 0);
  1443. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. return rc;
  1446. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1447. if (rc != X86EMUL_CONTINUE)
  1448. return rc;
  1449. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1450. if (rc != X86EMUL_CONTINUE)
  1451. return rc;
  1452. ctxt->_eip = temp_eip;
  1453. if (ctxt->op_bytes == 4)
  1454. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1455. else if (ctxt->op_bytes == 2) {
  1456. ctxt->eflags &= ~0xffff;
  1457. ctxt->eflags |= temp_eflags;
  1458. }
  1459. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1460. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1461. return rc;
  1462. }
  1463. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. switch(ctxt->mode) {
  1466. case X86EMUL_MODE_REAL:
  1467. return emulate_iret_real(ctxt);
  1468. case X86EMUL_MODE_VM86:
  1469. case X86EMUL_MODE_PROT16:
  1470. case X86EMUL_MODE_PROT32:
  1471. case X86EMUL_MODE_PROT64:
  1472. default:
  1473. /* iret from protected mode unimplemented yet */
  1474. return X86EMUL_UNHANDLEABLE;
  1475. }
  1476. }
  1477. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1478. {
  1479. int rc;
  1480. unsigned short sel;
  1481. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1482. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1483. if (rc != X86EMUL_CONTINUE)
  1484. return rc;
  1485. ctxt->_eip = 0;
  1486. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. switch (ctxt->modrm_reg) {
  1492. case 0: /* rol */
  1493. emulate_2op_SrcB(ctxt, "rol");
  1494. break;
  1495. case 1: /* ror */
  1496. emulate_2op_SrcB(ctxt, "ror");
  1497. break;
  1498. case 2: /* rcl */
  1499. emulate_2op_SrcB(ctxt, "rcl");
  1500. break;
  1501. case 3: /* rcr */
  1502. emulate_2op_SrcB(ctxt, "rcr");
  1503. break;
  1504. case 4: /* sal/shl */
  1505. case 6: /* sal/shl */
  1506. emulate_2op_SrcB(ctxt, "sal");
  1507. break;
  1508. case 5: /* shr */
  1509. emulate_2op_SrcB(ctxt, "shr");
  1510. break;
  1511. case 7: /* sar */
  1512. emulate_2op_SrcB(ctxt, "sar");
  1513. break;
  1514. }
  1515. return X86EMUL_CONTINUE;
  1516. }
  1517. static int em_not(struct x86_emulate_ctxt *ctxt)
  1518. {
  1519. ctxt->dst.val = ~ctxt->dst.val;
  1520. return X86EMUL_CONTINUE;
  1521. }
  1522. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1523. {
  1524. emulate_1op(ctxt, "neg");
  1525. return X86EMUL_CONTINUE;
  1526. }
  1527. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. u8 ex = 0;
  1530. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1531. return X86EMUL_CONTINUE;
  1532. }
  1533. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. u8 ex = 0;
  1536. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1537. return X86EMUL_CONTINUE;
  1538. }
  1539. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1540. {
  1541. u8 de = 0;
  1542. emulate_1op_rax_rdx(ctxt, "div", de);
  1543. if (de)
  1544. return emulate_de(ctxt);
  1545. return X86EMUL_CONTINUE;
  1546. }
  1547. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1548. {
  1549. u8 de = 0;
  1550. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1551. if (de)
  1552. return emulate_de(ctxt);
  1553. return X86EMUL_CONTINUE;
  1554. }
  1555. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1556. {
  1557. int rc = X86EMUL_CONTINUE;
  1558. switch (ctxt->modrm_reg) {
  1559. case 0: /* inc */
  1560. emulate_1op(ctxt, "inc");
  1561. break;
  1562. case 1: /* dec */
  1563. emulate_1op(ctxt, "dec");
  1564. break;
  1565. case 2: /* call near abs */ {
  1566. long int old_eip;
  1567. old_eip = ctxt->_eip;
  1568. ctxt->_eip = ctxt->src.val;
  1569. ctxt->src.val = old_eip;
  1570. rc = em_push(ctxt);
  1571. break;
  1572. }
  1573. case 4: /* jmp abs */
  1574. ctxt->_eip = ctxt->src.val;
  1575. break;
  1576. case 5: /* jmp far */
  1577. rc = em_jmp_far(ctxt);
  1578. break;
  1579. case 6: /* push */
  1580. rc = em_push(ctxt);
  1581. break;
  1582. }
  1583. return rc;
  1584. }
  1585. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1586. {
  1587. u64 old = ctxt->dst.orig_val64;
  1588. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1589. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1590. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1591. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1592. ctxt->eflags &= ~EFLG_ZF;
  1593. } else {
  1594. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1595. (u32) ctxt->regs[VCPU_REGS_RBX];
  1596. ctxt->eflags |= EFLG_ZF;
  1597. }
  1598. return X86EMUL_CONTINUE;
  1599. }
  1600. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1601. {
  1602. ctxt->dst.type = OP_REG;
  1603. ctxt->dst.addr.reg = &ctxt->_eip;
  1604. ctxt->dst.bytes = ctxt->op_bytes;
  1605. return em_pop(ctxt);
  1606. }
  1607. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1608. {
  1609. int rc;
  1610. unsigned long cs;
  1611. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1612. if (rc != X86EMUL_CONTINUE)
  1613. return rc;
  1614. if (ctxt->op_bytes == 4)
  1615. ctxt->_eip = (u32)ctxt->_eip;
  1616. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1620. return rc;
  1621. }
  1622. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1623. {
  1624. /* Save real source value, then compare EAX against destination. */
  1625. ctxt->src.orig_val = ctxt->src.val;
  1626. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1627. emulate_2op_SrcV(ctxt, "cmp");
  1628. if (ctxt->eflags & EFLG_ZF) {
  1629. /* Success: write back to memory. */
  1630. ctxt->dst.val = ctxt->src.orig_val;
  1631. } else {
  1632. /* Failure: write the value we saw to EAX. */
  1633. ctxt->dst.type = OP_REG;
  1634. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1635. }
  1636. return X86EMUL_CONTINUE;
  1637. }
  1638. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1639. {
  1640. int seg = ctxt->src2.val;
  1641. unsigned short sel;
  1642. int rc;
  1643. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1644. rc = load_segment_descriptor(ctxt, sel, seg);
  1645. if (rc != X86EMUL_CONTINUE)
  1646. return rc;
  1647. ctxt->dst.val = ctxt->src.val;
  1648. return rc;
  1649. }
  1650. static void
  1651. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1652. struct desc_struct *cs, struct desc_struct *ss)
  1653. {
  1654. u16 selector;
  1655. memset(cs, 0, sizeof(struct desc_struct));
  1656. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1657. memset(ss, 0, sizeof(struct desc_struct));
  1658. cs->l = 0; /* will be adjusted later */
  1659. set_desc_base(cs, 0); /* flat segment */
  1660. cs->g = 1; /* 4kb granularity */
  1661. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1662. cs->type = 0x0b; /* Read, Execute, Accessed */
  1663. cs->s = 1;
  1664. cs->dpl = 0; /* will be adjusted later */
  1665. cs->p = 1;
  1666. cs->d = 1;
  1667. set_desc_base(ss, 0); /* flat segment */
  1668. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1669. ss->g = 1; /* 4kb granularity */
  1670. ss->s = 1;
  1671. ss->type = 0x03; /* Read/Write, Accessed */
  1672. ss->d = 1; /* 32bit stack segment */
  1673. ss->dpl = 0;
  1674. ss->p = 1;
  1675. }
  1676. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1677. {
  1678. u32 eax, ebx, ecx, edx;
  1679. eax = ecx = 0;
  1680. return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
  1681. && ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1682. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1683. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1684. }
  1685. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. struct x86_emulate_ops *ops = ctxt->ops;
  1688. u32 eax, ebx, ecx, edx;
  1689. /*
  1690. * syscall should always be enabled in longmode - so only become
  1691. * vendor specific (cpuid) if other modes are active...
  1692. */
  1693. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1694. return true;
  1695. eax = 0x00000000;
  1696. ecx = 0x00000000;
  1697. if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
  1698. /*
  1699. * Intel ("GenuineIntel")
  1700. * remark: Intel CPUs only support "syscall" in 64bit
  1701. * longmode. Also an 64bit guest with a
  1702. * 32bit compat-app running will #UD !! While this
  1703. * behaviour can be fixed (by emulating) into AMD
  1704. * response - CPUs of AMD can't behave like Intel.
  1705. */
  1706. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1707. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1708. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1709. return false;
  1710. /* AMD ("AuthenticAMD") */
  1711. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1712. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1713. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1714. return true;
  1715. /* AMD ("AMDisbetter!") */
  1716. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1717. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1718. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1719. return true;
  1720. }
  1721. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1722. return false;
  1723. }
  1724. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1725. {
  1726. struct x86_emulate_ops *ops = ctxt->ops;
  1727. struct desc_struct cs, ss;
  1728. u64 msr_data;
  1729. u16 cs_sel, ss_sel;
  1730. u64 efer = 0;
  1731. /* syscall is not available in real mode */
  1732. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1733. ctxt->mode == X86EMUL_MODE_VM86)
  1734. return emulate_ud(ctxt);
  1735. if (!(em_syscall_is_enabled(ctxt)))
  1736. return emulate_ud(ctxt);
  1737. ops->get_msr(ctxt, MSR_EFER, &efer);
  1738. setup_syscalls_segments(ctxt, &cs, &ss);
  1739. if (!(efer & EFER_SCE))
  1740. return emulate_ud(ctxt);
  1741. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1742. msr_data >>= 32;
  1743. cs_sel = (u16)(msr_data & 0xfffc);
  1744. ss_sel = (u16)(msr_data + 8);
  1745. if (efer & EFER_LMA) {
  1746. cs.d = 0;
  1747. cs.l = 1;
  1748. }
  1749. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1750. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1751. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1752. if (efer & EFER_LMA) {
  1753. #ifdef CONFIG_X86_64
  1754. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1755. ops->get_msr(ctxt,
  1756. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1757. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1758. ctxt->_eip = msr_data;
  1759. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1760. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1761. #endif
  1762. } else {
  1763. /* legacy mode */
  1764. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1765. ctxt->_eip = (u32)msr_data;
  1766. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1767. }
  1768. return X86EMUL_CONTINUE;
  1769. }
  1770. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1771. {
  1772. struct x86_emulate_ops *ops = ctxt->ops;
  1773. struct desc_struct cs, ss;
  1774. u64 msr_data;
  1775. u16 cs_sel, ss_sel;
  1776. u64 efer = 0;
  1777. ops->get_msr(ctxt, MSR_EFER, &efer);
  1778. /* inject #GP if in real mode */
  1779. if (ctxt->mode == X86EMUL_MODE_REAL)
  1780. return emulate_gp(ctxt, 0);
  1781. /*
  1782. * Not recognized on AMD in compat mode (but is recognized in legacy
  1783. * mode).
  1784. */
  1785. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1786. && !vendor_intel(ctxt))
  1787. return emulate_ud(ctxt);
  1788. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1789. * Therefore, we inject an #UD.
  1790. */
  1791. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1792. return emulate_ud(ctxt);
  1793. setup_syscalls_segments(ctxt, &cs, &ss);
  1794. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1795. switch (ctxt->mode) {
  1796. case X86EMUL_MODE_PROT32:
  1797. if ((msr_data & 0xfffc) == 0x0)
  1798. return emulate_gp(ctxt, 0);
  1799. break;
  1800. case X86EMUL_MODE_PROT64:
  1801. if (msr_data == 0x0)
  1802. return emulate_gp(ctxt, 0);
  1803. break;
  1804. }
  1805. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1806. cs_sel = (u16)msr_data;
  1807. cs_sel &= ~SELECTOR_RPL_MASK;
  1808. ss_sel = cs_sel + 8;
  1809. ss_sel &= ~SELECTOR_RPL_MASK;
  1810. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1811. cs.d = 0;
  1812. cs.l = 1;
  1813. }
  1814. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1815. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1816. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1817. ctxt->_eip = msr_data;
  1818. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1819. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1820. return X86EMUL_CONTINUE;
  1821. }
  1822. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1823. {
  1824. struct x86_emulate_ops *ops = ctxt->ops;
  1825. struct desc_struct cs, ss;
  1826. u64 msr_data;
  1827. int usermode;
  1828. u16 cs_sel = 0, ss_sel = 0;
  1829. /* inject #GP if in real mode or Virtual 8086 mode */
  1830. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1831. ctxt->mode == X86EMUL_MODE_VM86)
  1832. return emulate_gp(ctxt, 0);
  1833. setup_syscalls_segments(ctxt, &cs, &ss);
  1834. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1835. usermode = X86EMUL_MODE_PROT64;
  1836. else
  1837. usermode = X86EMUL_MODE_PROT32;
  1838. cs.dpl = 3;
  1839. ss.dpl = 3;
  1840. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1841. switch (usermode) {
  1842. case X86EMUL_MODE_PROT32:
  1843. cs_sel = (u16)(msr_data + 16);
  1844. if ((msr_data & 0xfffc) == 0x0)
  1845. return emulate_gp(ctxt, 0);
  1846. ss_sel = (u16)(msr_data + 24);
  1847. break;
  1848. case X86EMUL_MODE_PROT64:
  1849. cs_sel = (u16)(msr_data + 32);
  1850. if (msr_data == 0x0)
  1851. return emulate_gp(ctxt, 0);
  1852. ss_sel = cs_sel + 8;
  1853. cs.d = 0;
  1854. cs.l = 1;
  1855. break;
  1856. }
  1857. cs_sel |= SELECTOR_RPL_MASK;
  1858. ss_sel |= SELECTOR_RPL_MASK;
  1859. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1860. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1861. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1862. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1863. return X86EMUL_CONTINUE;
  1864. }
  1865. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. int iopl;
  1868. if (ctxt->mode == X86EMUL_MODE_REAL)
  1869. return false;
  1870. if (ctxt->mode == X86EMUL_MODE_VM86)
  1871. return true;
  1872. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1873. return ctxt->ops->cpl(ctxt) > iopl;
  1874. }
  1875. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1876. u16 port, u16 len)
  1877. {
  1878. struct x86_emulate_ops *ops = ctxt->ops;
  1879. struct desc_struct tr_seg;
  1880. u32 base3;
  1881. int r;
  1882. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1883. unsigned mask = (1 << len) - 1;
  1884. unsigned long base;
  1885. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1886. if (!tr_seg.p)
  1887. return false;
  1888. if (desc_limit_scaled(&tr_seg) < 103)
  1889. return false;
  1890. base = get_desc_base(&tr_seg);
  1891. #ifdef CONFIG_X86_64
  1892. base |= ((u64)base3) << 32;
  1893. #endif
  1894. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1895. if (r != X86EMUL_CONTINUE)
  1896. return false;
  1897. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1898. return false;
  1899. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1900. if (r != X86EMUL_CONTINUE)
  1901. return false;
  1902. if ((perm >> bit_idx) & mask)
  1903. return false;
  1904. return true;
  1905. }
  1906. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1907. u16 port, u16 len)
  1908. {
  1909. if (ctxt->perm_ok)
  1910. return true;
  1911. if (emulator_bad_iopl(ctxt))
  1912. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1913. return false;
  1914. ctxt->perm_ok = true;
  1915. return true;
  1916. }
  1917. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1918. struct tss_segment_16 *tss)
  1919. {
  1920. tss->ip = ctxt->_eip;
  1921. tss->flag = ctxt->eflags;
  1922. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1923. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1924. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1925. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1926. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1927. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1928. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1929. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1930. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1931. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1932. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1933. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1934. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1935. }
  1936. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1937. struct tss_segment_16 *tss)
  1938. {
  1939. int ret;
  1940. ctxt->_eip = tss->ip;
  1941. ctxt->eflags = tss->flag | 2;
  1942. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1943. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1944. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1945. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1946. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1947. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1948. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1949. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1950. /*
  1951. * SDM says that segment selectors are loaded before segment
  1952. * descriptors
  1953. */
  1954. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1955. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1956. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1957. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1958. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1959. /*
  1960. * Now load segment descriptors. If fault happenes at this stage
  1961. * it is handled in a context of new task
  1962. */
  1963. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1964. if (ret != X86EMUL_CONTINUE)
  1965. return ret;
  1966. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1967. if (ret != X86EMUL_CONTINUE)
  1968. return ret;
  1969. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1970. if (ret != X86EMUL_CONTINUE)
  1971. return ret;
  1972. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1973. if (ret != X86EMUL_CONTINUE)
  1974. return ret;
  1975. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1976. if (ret != X86EMUL_CONTINUE)
  1977. return ret;
  1978. return X86EMUL_CONTINUE;
  1979. }
  1980. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1981. u16 tss_selector, u16 old_tss_sel,
  1982. ulong old_tss_base, struct desc_struct *new_desc)
  1983. {
  1984. struct x86_emulate_ops *ops = ctxt->ops;
  1985. struct tss_segment_16 tss_seg;
  1986. int ret;
  1987. u32 new_tss_base = get_desc_base(new_desc);
  1988. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1989. &ctxt->exception);
  1990. if (ret != X86EMUL_CONTINUE)
  1991. /* FIXME: need to provide precise fault address */
  1992. return ret;
  1993. save_state_to_tss16(ctxt, &tss_seg);
  1994. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1995. &ctxt->exception);
  1996. if (ret != X86EMUL_CONTINUE)
  1997. /* FIXME: need to provide precise fault address */
  1998. return ret;
  1999. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2000. &ctxt->exception);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. /* FIXME: need to provide precise fault address */
  2003. return ret;
  2004. if (old_tss_sel != 0xffff) {
  2005. tss_seg.prev_task_link = old_tss_sel;
  2006. ret = ops->write_std(ctxt, new_tss_base,
  2007. &tss_seg.prev_task_link,
  2008. sizeof tss_seg.prev_task_link,
  2009. &ctxt->exception);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. /* FIXME: need to provide precise fault address */
  2012. return ret;
  2013. }
  2014. return load_state_from_tss16(ctxt, &tss_seg);
  2015. }
  2016. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2017. struct tss_segment_32 *tss)
  2018. {
  2019. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2020. tss->eip = ctxt->_eip;
  2021. tss->eflags = ctxt->eflags;
  2022. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2023. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2024. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2025. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2026. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2027. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2028. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2029. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2030. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2031. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2032. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2033. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2034. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2035. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2036. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2037. }
  2038. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2039. struct tss_segment_32 *tss)
  2040. {
  2041. int ret;
  2042. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2043. return emulate_gp(ctxt, 0);
  2044. ctxt->_eip = tss->eip;
  2045. ctxt->eflags = tss->eflags | 2;
  2046. /* General purpose registers */
  2047. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2048. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2049. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2050. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2051. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2052. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2053. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2054. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2055. /*
  2056. * SDM says that segment selectors are loaded before segment
  2057. * descriptors
  2058. */
  2059. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2060. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2061. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2062. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2063. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2064. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2065. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2066. /*
  2067. * If we're switching between Protected Mode and VM86, we need to make
  2068. * sure to update the mode before loading the segment descriptors so
  2069. * that the selectors are interpreted correctly.
  2070. *
  2071. * Need to get rflags to the vcpu struct immediately because it
  2072. * influences the CPL which is checked at least when loading the segment
  2073. * descriptors and when pushing an error code to the new kernel stack.
  2074. *
  2075. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2076. */
  2077. if (ctxt->eflags & X86_EFLAGS_VM)
  2078. ctxt->mode = X86EMUL_MODE_VM86;
  2079. else
  2080. ctxt->mode = X86EMUL_MODE_PROT32;
  2081. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2082. /*
  2083. * Now load segment descriptors. If fault happenes at this stage
  2084. * it is handled in a context of new task
  2085. */
  2086. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2087. if (ret != X86EMUL_CONTINUE)
  2088. return ret;
  2089. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2090. if (ret != X86EMUL_CONTINUE)
  2091. return ret;
  2092. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2093. if (ret != X86EMUL_CONTINUE)
  2094. return ret;
  2095. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2096. if (ret != X86EMUL_CONTINUE)
  2097. return ret;
  2098. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2099. if (ret != X86EMUL_CONTINUE)
  2100. return ret;
  2101. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2102. if (ret != X86EMUL_CONTINUE)
  2103. return ret;
  2104. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2105. if (ret != X86EMUL_CONTINUE)
  2106. return ret;
  2107. return X86EMUL_CONTINUE;
  2108. }
  2109. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2110. u16 tss_selector, u16 old_tss_sel,
  2111. ulong old_tss_base, struct desc_struct *new_desc)
  2112. {
  2113. struct x86_emulate_ops *ops = ctxt->ops;
  2114. struct tss_segment_32 tss_seg;
  2115. int ret;
  2116. u32 new_tss_base = get_desc_base(new_desc);
  2117. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2118. &ctxt->exception);
  2119. if (ret != X86EMUL_CONTINUE)
  2120. /* FIXME: need to provide precise fault address */
  2121. return ret;
  2122. save_state_to_tss32(ctxt, &tss_seg);
  2123. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2124. &ctxt->exception);
  2125. if (ret != X86EMUL_CONTINUE)
  2126. /* FIXME: need to provide precise fault address */
  2127. return ret;
  2128. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2129. &ctxt->exception);
  2130. if (ret != X86EMUL_CONTINUE)
  2131. /* FIXME: need to provide precise fault address */
  2132. return ret;
  2133. if (old_tss_sel != 0xffff) {
  2134. tss_seg.prev_task_link = old_tss_sel;
  2135. ret = ops->write_std(ctxt, new_tss_base,
  2136. &tss_seg.prev_task_link,
  2137. sizeof tss_seg.prev_task_link,
  2138. &ctxt->exception);
  2139. if (ret != X86EMUL_CONTINUE)
  2140. /* FIXME: need to provide precise fault address */
  2141. return ret;
  2142. }
  2143. return load_state_from_tss32(ctxt, &tss_seg);
  2144. }
  2145. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2146. u16 tss_selector, int idt_index, int reason,
  2147. bool has_error_code, u32 error_code)
  2148. {
  2149. struct x86_emulate_ops *ops = ctxt->ops;
  2150. struct desc_struct curr_tss_desc, next_tss_desc;
  2151. int ret;
  2152. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2153. ulong old_tss_base =
  2154. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2155. u32 desc_limit;
  2156. /* FIXME: old_tss_base == ~0 ? */
  2157. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2158. if (ret != X86EMUL_CONTINUE)
  2159. return ret;
  2160. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2161. if (ret != X86EMUL_CONTINUE)
  2162. return ret;
  2163. /* FIXME: check that next_tss_desc is tss */
  2164. /*
  2165. * Check privileges. The three cases are task switch caused by...
  2166. *
  2167. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2168. * 2. Exception/IRQ/iret: No check is performed
  2169. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2170. */
  2171. if (reason == TASK_SWITCH_GATE) {
  2172. if (idt_index != -1) {
  2173. /* Software interrupts */
  2174. struct desc_struct task_gate_desc;
  2175. int dpl;
  2176. ret = read_interrupt_descriptor(ctxt, idt_index,
  2177. &task_gate_desc);
  2178. if (ret != X86EMUL_CONTINUE)
  2179. return ret;
  2180. dpl = task_gate_desc.dpl;
  2181. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2182. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2183. }
  2184. } else if (reason != TASK_SWITCH_IRET) {
  2185. int dpl = next_tss_desc.dpl;
  2186. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2187. return emulate_gp(ctxt, tss_selector);
  2188. }
  2189. desc_limit = desc_limit_scaled(&next_tss_desc);
  2190. if (!next_tss_desc.p ||
  2191. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2192. desc_limit < 0x2b)) {
  2193. emulate_ts(ctxt, tss_selector & 0xfffc);
  2194. return X86EMUL_PROPAGATE_FAULT;
  2195. }
  2196. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2197. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2198. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2199. }
  2200. if (reason == TASK_SWITCH_IRET)
  2201. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2202. /* set back link to prev task only if NT bit is set in eflags
  2203. note that old_tss_sel is not used afetr this point */
  2204. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2205. old_tss_sel = 0xffff;
  2206. if (next_tss_desc.type & 8)
  2207. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2208. old_tss_base, &next_tss_desc);
  2209. else
  2210. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2211. old_tss_base, &next_tss_desc);
  2212. if (ret != X86EMUL_CONTINUE)
  2213. return ret;
  2214. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2215. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2216. if (reason != TASK_SWITCH_IRET) {
  2217. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2218. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2219. }
  2220. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2221. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2222. if (has_error_code) {
  2223. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2224. ctxt->lock_prefix = 0;
  2225. ctxt->src.val = (unsigned long) error_code;
  2226. ret = em_push(ctxt);
  2227. }
  2228. return ret;
  2229. }
  2230. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2231. u16 tss_selector, int idt_index, int reason,
  2232. bool has_error_code, u32 error_code)
  2233. {
  2234. int rc;
  2235. ctxt->_eip = ctxt->eip;
  2236. ctxt->dst.type = OP_NONE;
  2237. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2238. has_error_code, error_code);
  2239. if (rc == X86EMUL_CONTINUE)
  2240. ctxt->eip = ctxt->_eip;
  2241. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2242. }
  2243. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2244. int reg, struct operand *op)
  2245. {
  2246. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2247. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2248. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2249. op->addr.mem.seg = seg;
  2250. }
  2251. static int em_das(struct x86_emulate_ctxt *ctxt)
  2252. {
  2253. u8 al, old_al;
  2254. bool af, cf, old_cf;
  2255. cf = ctxt->eflags & X86_EFLAGS_CF;
  2256. al = ctxt->dst.val;
  2257. old_al = al;
  2258. old_cf = cf;
  2259. cf = false;
  2260. af = ctxt->eflags & X86_EFLAGS_AF;
  2261. if ((al & 0x0f) > 9 || af) {
  2262. al -= 6;
  2263. cf = old_cf | (al >= 250);
  2264. af = true;
  2265. } else {
  2266. af = false;
  2267. }
  2268. if (old_al > 0x99 || old_cf) {
  2269. al -= 0x60;
  2270. cf = true;
  2271. }
  2272. ctxt->dst.val = al;
  2273. /* Set PF, ZF, SF */
  2274. ctxt->src.type = OP_IMM;
  2275. ctxt->src.val = 0;
  2276. ctxt->src.bytes = 1;
  2277. emulate_2op_SrcV(ctxt, "or");
  2278. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2279. if (cf)
  2280. ctxt->eflags |= X86_EFLAGS_CF;
  2281. if (af)
  2282. ctxt->eflags |= X86_EFLAGS_AF;
  2283. return X86EMUL_CONTINUE;
  2284. }
  2285. static int em_call(struct x86_emulate_ctxt *ctxt)
  2286. {
  2287. long rel = ctxt->src.val;
  2288. ctxt->src.val = (unsigned long)ctxt->_eip;
  2289. jmp_rel(ctxt, rel);
  2290. return em_push(ctxt);
  2291. }
  2292. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2293. {
  2294. u16 sel, old_cs;
  2295. ulong old_eip;
  2296. int rc;
  2297. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2298. old_eip = ctxt->_eip;
  2299. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2300. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2301. return X86EMUL_CONTINUE;
  2302. ctxt->_eip = 0;
  2303. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2304. ctxt->src.val = old_cs;
  2305. rc = em_push(ctxt);
  2306. if (rc != X86EMUL_CONTINUE)
  2307. return rc;
  2308. ctxt->src.val = old_eip;
  2309. return em_push(ctxt);
  2310. }
  2311. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2312. {
  2313. int rc;
  2314. ctxt->dst.type = OP_REG;
  2315. ctxt->dst.addr.reg = &ctxt->_eip;
  2316. ctxt->dst.bytes = ctxt->op_bytes;
  2317. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2318. if (rc != X86EMUL_CONTINUE)
  2319. return rc;
  2320. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2321. return X86EMUL_CONTINUE;
  2322. }
  2323. static int em_add(struct x86_emulate_ctxt *ctxt)
  2324. {
  2325. emulate_2op_SrcV(ctxt, "add");
  2326. return X86EMUL_CONTINUE;
  2327. }
  2328. static int em_or(struct x86_emulate_ctxt *ctxt)
  2329. {
  2330. emulate_2op_SrcV(ctxt, "or");
  2331. return X86EMUL_CONTINUE;
  2332. }
  2333. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. emulate_2op_SrcV(ctxt, "adc");
  2336. return X86EMUL_CONTINUE;
  2337. }
  2338. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2339. {
  2340. emulate_2op_SrcV(ctxt, "sbb");
  2341. return X86EMUL_CONTINUE;
  2342. }
  2343. static int em_and(struct x86_emulate_ctxt *ctxt)
  2344. {
  2345. emulate_2op_SrcV(ctxt, "and");
  2346. return X86EMUL_CONTINUE;
  2347. }
  2348. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2349. {
  2350. emulate_2op_SrcV(ctxt, "sub");
  2351. return X86EMUL_CONTINUE;
  2352. }
  2353. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2354. {
  2355. emulate_2op_SrcV(ctxt, "xor");
  2356. return X86EMUL_CONTINUE;
  2357. }
  2358. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2359. {
  2360. emulate_2op_SrcV(ctxt, "cmp");
  2361. /* Disable writeback. */
  2362. ctxt->dst.type = OP_NONE;
  2363. return X86EMUL_CONTINUE;
  2364. }
  2365. static int em_test(struct x86_emulate_ctxt *ctxt)
  2366. {
  2367. emulate_2op_SrcV(ctxt, "test");
  2368. /* Disable writeback. */
  2369. ctxt->dst.type = OP_NONE;
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. /* Write back the register source. */
  2375. ctxt->src.val = ctxt->dst.val;
  2376. write_register_operand(&ctxt->src);
  2377. /* Write back the memory destination with implicit LOCK prefix. */
  2378. ctxt->dst.val = ctxt->src.orig_val;
  2379. ctxt->lock_prefix = 1;
  2380. return X86EMUL_CONTINUE;
  2381. }
  2382. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2383. {
  2384. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2385. return X86EMUL_CONTINUE;
  2386. }
  2387. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2388. {
  2389. ctxt->dst.val = ctxt->src2.val;
  2390. return em_imul(ctxt);
  2391. }
  2392. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2393. {
  2394. ctxt->dst.type = OP_REG;
  2395. ctxt->dst.bytes = ctxt->src.bytes;
  2396. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2397. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2398. return X86EMUL_CONTINUE;
  2399. }
  2400. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2401. {
  2402. u64 tsc = 0;
  2403. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2404. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2405. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2406. return X86EMUL_CONTINUE;
  2407. }
  2408. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2409. {
  2410. u64 pmc;
  2411. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2412. return emulate_gp(ctxt, 0);
  2413. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2414. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2415. return X86EMUL_CONTINUE;
  2416. }
  2417. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2418. {
  2419. ctxt->dst.val = ctxt->src.val;
  2420. return X86EMUL_CONTINUE;
  2421. }
  2422. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2423. {
  2424. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2425. return emulate_gp(ctxt, 0);
  2426. /* Disable writeback. */
  2427. ctxt->dst.type = OP_NONE;
  2428. return X86EMUL_CONTINUE;
  2429. }
  2430. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2431. {
  2432. unsigned long val;
  2433. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2434. val = ctxt->src.val & ~0ULL;
  2435. else
  2436. val = ctxt->src.val & ~0U;
  2437. /* #UD condition is already handled. */
  2438. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2439. return emulate_gp(ctxt, 0);
  2440. /* Disable writeback. */
  2441. ctxt->dst.type = OP_NONE;
  2442. return X86EMUL_CONTINUE;
  2443. }
  2444. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2445. {
  2446. u64 msr_data;
  2447. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2448. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2449. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2450. return emulate_gp(ctxt, 0);
  2451. return X86EMUL_CONTINUE;
  2452. }
  2453. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2454. {
  2455. u64 msr_data;
  2456. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2457. return emulate_gp(ctxt, 0);
  2458. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2459. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2460. return X86EMUL_CONTINUE;
  2461. }
  2462. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2463. {
  2464. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2465. return emulate_ud(ctxt);
  2466. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2467. return X86EMUL_CONTINUE;
  2468. }
  2469. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2470. {
  2471. u16 sel = ctxt->src.val;
  2472. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2473. return emulate_ud(ctxt);
  2474. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2475. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2476. /* Disable writeback. */
  2477. ctxt->dst.type = OP_NONE;
  2478. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2479. }
  2480. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2481. {
  2482. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2483. return X86EMUL_CONTINUE;
  2484. }
  2485. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2486. {
  2487. int rc;
  2488. ulong linear;
  2489. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2490. if (rc == X86EMUL_CONTINUE)
  2491. ctxt->ops->invlpg(ctxt, linear);
  2492. /* Disable writeback. */
  2493. ctxt->dst.type = OP_NONE;
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. ulong cr0;
  2499. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2500. cr0 &= ~X86_CR0_TS;
  2501. ctxt->ops->set_cr(ctxt, 0, cr0);
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. int rc;
  2507. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2508. return X86EMUL_UNHANDLEABLE;
  2509. rc = ctxt->ops->fix_hypercall(ctxt);
  2510. if (rc != X86EMUL_CONTINUE)
  2511. return rc;
  2512. /* Let the processor re-execute the fixed hypercall */
  2513. ctxt->_eip = ctxt->eip;
  2514. /* Disable writeback. */
  2515. ctxt->dst.type = OP_NONE;
  2516. return X86EMUL_CONTINUE;
  2517. }
  2518. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2519. {
  2520. struct desc_ptr desc_ptr;
  2521. int rc;
  2522. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2523. &desc_ptr.size, &desc_ptr.address,
  2524. ctxt->op_bytes);
  2525. if (rc != X86EMUL_CONTINUE)
  2526. return rc;
  2527. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2528. /* Disable writeback. */
  2529. ctxt->dst.type = OP_NONE;
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. int rc;
  2535. rc = ctxt->ops->fix_hypercall(ctxt);
  2536. /* Disable writeback. */
  2537. ctxt->dst.type = OP_NONE;
  2538. return rc;
  2539. }
  2540. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2541. {
  2542. struct desc_ptr desc_ptr;
  2543. int rc;
  2544. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2545. &desc_ptr.size, &desc_ptr.address,
  2546. ctxt->op_bytes);
  2547. if (rc != X86EMUL_CONTINUE)
  2548. return rc;
  2549. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2550. /* Disable writeback. */
  2551. ctxt->dst.type = OP_NONE;
  2552. return X86EMUL_CONTINUE;
  2553. }
  2554. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2555. {
  2556. ctxt->dst.bytes = 2;
  2557. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2558. return X86EMUL_CONTINUE;
  2559. }
  2560. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2561. {
  2562. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2563. | (ctxt->src.val & 0x0f));
  2564. ctxt->dst.type = OP_NONE;
  2565. return X86EMUL_CONTINUE;
  2566. }
  2567. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2568. {
  2569. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2570. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2571. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2572. jmp_rel(ctxt, ctxt->src.val);
  2573. return X86EMUL_CONTINUE;
  2574. }
  2575. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2576. {
  2577. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2578. jmp_rel(ctxt, ctxt->src.val);
  2579. return X86EMUL_CONTINUE;
  2580. }
  2581. static int em_in(struct x86_emulate_ctxt *ctxt)
  2582. {
  2583. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2584. &ctxt->dst.val))
  2585. return X86EMUL_IO_NEEDED;
  2586. return X86EMUL_CONTINUE;
  2587. }
  2588. static int em_out(struct x86_emulate_ctxt *ctxt)
  2589. {
  2590. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2591. &ctxt->src.val, 1);
  2592. /* Disable writeback. */
  2593. ctxt->dst.type = OP_NONE;
  2594. return X86EMUL_CONTINUE;
  2595. }
  2596. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2597. {
  2598. if (emulator_bad_iopl(ctxt))
  2599. return emulate_gp(ctxt, 0);
  2600. ctxt->eflags &= ~X86_EFLAGS_IF;
  2601. return X86EMUL_CONTINUE;
  2602. }
  2603. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. if (emulator_bad_iopl(ctxt))
  2606. return emulate_gp(ctxt, 0);
  2607. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2608. ctxt->eflags |= X86_EFLAGS_IF;
  2609. return X86EMUL_CONTINUE;
  2610. }
  2611. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2612. {
  2613. /* Disable writeback. */
  2614. ctxt->dst.type = OP_NONE;
  2615. /* only subword offset */
  2616. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2617. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2623. return X86EMUL_CONTINUE;
  2624. }
  2625. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2626. {
  2627. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2628. return X86EMUL_CONTINUE;
  2629. }
  2630. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2631. {
  2632. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2633. return X86EMUL_CONTINUE;
  2634. }
  2635. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2636. {
  2637. u8 zf;
  2638. __asm__ ("bsf %2, %0; setz %1"
  2639. : "=r"(ctxt->dst.val), "=q"(zf)
  2640. : "r"(ctxt->src.val));
  2641. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2642. if (zf) {
  2643. ctxt->eflags |= X86_EFLAGS_ZF;
  2644. /* Disable writeback. */
  2645. ctxt->dst.type = OP_NONE;
  2646. }
  2647. return X86EMUL_CONTINUE;
  2648. }
  2649. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2650. {
  2651. u8 zf;
  2652. __asm__ ("bsr %2, %0; setz %1"
  2653. : "=r"(ctxt->dst.val), "=q"(zf)
  2654. : "r"(ctxt->src.val));
  2655. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2656. if (zf) {
  2657. ctxt->eflags |= X86_EFLAGS_ZF;
  2658. /* Disable writeback. */
  2659. ctxt->dst.type = OP_NONE;
  2660. }
  2661. return X86EMUL_CONTINUE;
  2662. }
  2663. static bool valid_cr(int nr)
  2664. {
  2665. switch (nr) {
  2666. case 0:
  2667. case 2 ... 4:
  2668. case 8:
  2669. return true;
  2670. default:
  2671. return false;
  2672. }
  2673. }
  2674. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2675. {
  2676. if (!valid_cr(ctxt->modrm_reg))
  2677. return emulate_ud(ctxt);
  2678. return X86EMUL_CONTINUE;
  2679. }
  2680. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2681. {
  2682. u64 new_val = ctxt->src.val64;
  2683. int cr = ctxt->modrm_reg;
  2684. u64 efer = 0;
  2685. static u64 cr_reserved_bits[] = {
  2686. 0xffffffff00000000ULL,
  2687. 0, 0, 0, /* CR3 checked later */
  2688. CR4_RESERVED_BITS,
  2689. 0, 0, 0,
  2690. CR8_RESERVED_BITS,
  2691. };
  2692. if (!valid_cr(cr))
  2693. return emulate_ud(ctxt);
  2694. if (new_val & cr_reserved_bits[cr])
  2695. return emulate_gp(ctxt, 0);
  2696. switch (cr) {
  2697. case 0: {
  2698. u64 cr4;
  2699. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2700. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2701. return emulate_gp(ctxt, 0);
  2702. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2703. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2704. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2705. !(cr4 & X86_CR4_PAE))
  2706. return emulate_gp(ctxt, 0);
  2707. break;
  2708. }
  2709. case 3: {
  2710. u64 rsvd = 0;
  2711. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2712. if (efer & EFER_LMA)
  2713. rsvd = CR3_L_MODE_RESERVED_BITS;
  2714. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2715. rsvd = CR3_PAE_RESERVED_BITS;
  2716. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2717. rsvd = CR3_NONPAE_RESERVED_BITS;
  2718. if (new_val & rsvd)
  2719. return emulate_gp(ctxt, 0);
  2720. break;
  2721. }
  2722. case 4: {
  2723. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2724. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2725. return emulate_gp(ctxt, 0);
  2726. break;
  2727. }
  2728. }
  2729. return X86EMUL_CONTINUE;
  2730. }
  2731. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2732. {
  2733. unsigned long dr7;
  2734. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2735. /* Check if DR7.Global_Enable is set */
  2736. return dr7 & (1 << 13);
  2737. }
  2738. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2739. {
  2740. int dr = ctxt->modrm_reg;
  2741. u64 cr4;
  2742. if (dr > 7)
  2743. return emulate_ud(ctxt);
  2744. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2745. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2746. return emulate_ud(ctxt);
  2747. if (check_dr7_gd(ctxt))
  2748. return emulate_db(ctxt);
  2749. return X86EMUL_CONTINUE;
  2750. }
  2751. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2752. {
  2753. u64 new_val = ctxt->src.val64;
  2754. int dr = ctxt->modrm_reg;
  2755. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2756. return emulate_gp(ctxt, 0);
  2757. return check_dr_read(ctxt);
  2758. }
  2759. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2760. {
  2761. u64 efer;
  2762. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2763. if (!(efer & EFER_SVME))
  2764. return emulate_ud(ctxt);
  2765. return X86EMUL_CONTINUE;
  2766. }
  2767. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2768. {
  2769. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2770. /* Valid physical address? */
  2771. if (rax & 0xffff000000000000ULL)
  2772. return emulate_gp(ctxt, 0);
  2773. return check_svme(ctxt);
  2774. }
  2775. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2776. {
  2777. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2778. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2779. return emulate_ud(ctxt);
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2785. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2786. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2787. (rcx > 3))
  2788. return emulate_gp(ctxt, 0);
  2789. return X86EMUL_CONTINUE;
  2790. }
  2791. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2792. {
  2793. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2794. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2795. return emulate_gp(ctxt, 0);
  2796. return X86EMUL_CONTINUE;
  2797. }
  2798. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2799. {
  2800. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2801. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2802. return emulate_gp(ctxt, 0);
  2803. return X86EMUL_CONTINUE;
  2804. }
  2805. #define D(_y) { .flags = (_y) }
  2806. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2807. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2808. .check_perm = (_p) }
  2809. #define N D(0)
  2810. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2811. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2812. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2813. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2814. #define II(_f, _e, _i) \
  2815. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2816. #define IIP(_f, _e, _i, _p) \
  2817. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2818. .check_perm = (_p) }
  2819. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2820. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2821. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2822. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2823. #define I2bvIP(_f, _e, _i, _p) \
  2824. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2825. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2826. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2827. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2828. static struct opcode group7_rm1[] = {
  2829. DI(SrcNone | ModRM | Priv, monitor),
  2830. DI(SrcNone | ModRM | Priv, mwait),
  2831. N, N, N, N, N, N,
  2832. };
  2833. static struct opcode group7_rm3[] = {
  2834. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2835. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2836. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2837. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2838. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2839. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2840. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2841. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2842. };
  2843. static struct opcode group7_rm7[] = {
  2844. N,
  2845. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2846. N, N, N, N, N, N,
  2847. };
  2848. static struct opcode group1[] = {
  2849. I(Lock, em_add),
  2850. I(Lock | PageTable, em_or),
  2851. I(Lock, em_adc),
  2852. I(Lock, em_sbb),
  2853. I(Lock | PageTable, em_and),
  2854. I(Lock, em_sub),
  2855. I(Lock, em_xor),
  2856. I(0, em_cmp),
  2857. };
  2858. static struct opcode group1A[] = {
  2859. I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2860. };
  2861. static struct opcode group3[] = {
  2862. I(DstMem | SrcImm | ModRM, em_test),
  2863. I(DstMem | SrcImm | ModRM, em_test),
  2864. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2865. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2866. I(SrcMem | ModRM, em_mul_ex),
  2867. I(SrcMem | ModRM, em_imul_ex),
  2868. I(SrcMem | ModRM, em_div_ex),
  2869. I(SrcMem | ModRM, em_idiv_ex),
  2870. };
  2871. static struct opcode group4[] = {
  2872. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2873. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2874. N, N, N, N, N, N,
  2875. };
  2876. static struct opcode group5[] = {
  2877. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2878. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2879. I(SrcMem | ModRM | Stack, em_grp45),
  2880. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2881. I(SrcMem | ModRM | Stack, em_grp45),
  2882. I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
  2883. I(SrcMem | ModRM | Stack, em_grp45), N,
  2884. };
  2885. static struct opcode group6[] = {
  2886. DI(ModRM | Prot, sldt),
  2887. DI(ModRM | Prot, str),
  2888. DI(ModRM | Prot | Priv, lldt),
  2889. DI(ModRM | Prot | Priv, ltr),
  2890. N, N, N, N,
  2891. };
  2892. static struct group_dual group7 = { {
  2893. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2894. DI(ModRM | Mov | DstMem | Priv, sidt),
  2895. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2896. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2897. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2898. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2899. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2900. }, {
  2901. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2902. EXT(0, group7_rm1),
  2903. N, EXT(0, group7_rm3),
  2904. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2905. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2906. } };
  2907. static struct opcode group8[] = {
  2908. N, N, N, N,
  2909. I(DstMem | SrcImmByte | ModRM, em_bt),
  2910. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
  2911. I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
  2912. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
  2913. };
  2914. static struct group_dual group9 = { {
  2915. N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  2916. }, {
  2917. N, N, N, N, N, N, N, N,
  2918. } };
  2919. static struct opcode group11[] = {
  2920. I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
  2921. X7(D(Undefined)),
  2922. };
  2923. static struct gprefix pfx_0f_6f_0f_7f = {
  2924. N, N, N, I(Sse, em_movdqu),
  2925. };
  2926. static struct opcode opcode_table[256] = {
  2927. /* 0x00 - 0x07 */
  2928. I6ALU(Lock, em_add),
  2929. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2930. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2931. /* 0x08 - 0x0F */
  2932. I6ALU(Lock | PageTable, em_or),
  2933. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2934. N,
  2935. /* 0x10 - 0x17 */
  2936. I6ALU(Lock, em_adc),
  2937. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2938. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2939. /* 0x18 - 0x1F */
  2940. I6ALU(Lock, em_sbb),
  2941. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2942. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2943. /* 0x20 - 0x27 */
  2944. I6ALU(Lock | PageTable, em_and), N, N,
  2945. /* 0x28 - 0x2F */
  2946. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2947. /* 0x30 - 0x37 */
  2948. I6ALU(Lock, em_xor), N, N,
  2949. /* 0x38 - 0x3F */
  2950. I6ALU(0, em_cmp), N, N,
  2951. /* 0x40 - 0x4F */
  2952. X16(D(DstReg)),
  2953. /* 0x50 - 0x57 */
  2954. X8(I(SrcReg | Stack, em_push)),
  2955. /* 0x58 - 0x5F */
  2956. X8(I(DstReg | Stack, em_pop)),
  2957. /* 0x60 - 0x67 */
  2958. I(ImplicitOps | Stack | No64, em_pusha),
  2959. I(ImplicitOps | Stack | No64, em_popa),
  2960. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2961. N, N, N, N,
  2962. /* 0x68 - 0x6F */
  2963. I(SrcImm | Mov | Stack, em_push),
  2964. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2965. I(SrcImmByte | Mov | Stack, em_push),
  2966. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2967. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  2968. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  2969. /* 0x70 - 0x7F */
  2970. X16(D(SrcImmByte)),
  2971. /* 0x80 - 0x87 */
  2972. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2973. G(DstMem | SrcImm | ModRM | Group, group1),
  2974. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2975. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2976. I2bv(DstMem | SrcReg | ModRM, em_test),
  2977. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  2978. /* 0x88 - 0x8F */
  2979. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  2980. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2981. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  2982. D(ModRM | SrcMem | NoAccess | DstReg),
  2983. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2984. G(0, group1A),
  2985. /* 0x90 - 0x97 */
  2986. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2987. /* 0x98 - 0x9F */
  2988. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2989. I(SrcImmFAddr | No64, em_call_far), N,
  2990. II(ImplicitOps | Stack, em_pushf, pushf),
  2991. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2992. /* 0xA0 - 0xA7 */
  2993. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2994. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  2995. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2996. I2bv(SrcSI | DstDI | String, em_cmp),
  2997. /* 0xA8 - 0xAF */
  2998. I2bv(DstAcc | SrcImm, em_test),
  2999. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3000. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3001. I2bv(SrcAcc | DstDI | String, em_cmp),
  3002. /* 0xB0 - 0xB7 */
  3003. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3004. /* 0xB8 - 0xBF */
  3005. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3006. /* 0xC0 - 0xC7 */
  3007. D2bv(DstMem | SrcImmByte | ModRM),
  3008. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3009. I(ImplicitOps | Stack, em_ret),
  3010. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3011. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3012. G(ByteOp, group11), G(0, group11),
  3013. /* 0xC8 - 0xCF */
  3014. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  3015. D(ImplicitOps), DI(SrcImmByte, intn),
  3016. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3017. /* 0xD0 - 0xD7 */
  3018. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3019. N, N, N, N,
  3020. /* 0xD8 - 0xDF */
  3021. N, N, N, N, N, N, N, N,
  3022. /* 0xE0 - 0xE7 */
  3023. X3(I(SrcImmByte, em_loop)),
  3024. I(SrcImmByte, em_jcxz),
  3025. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3026. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3027. /* 0xE8 - 0xEF */
  3028. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3029. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3030. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3031. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3032. /* 0xF0 - 0xF7 */
  3033. N, DI(ImplicitOps, icebp), N, N,
  3034. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3035. G(ByteOp, group3), G(0, group3),
  3036. /* 0xF8 - 0xFF */
  3037. D(ImplicitOps), D(ImplicitOps),
  3038. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3039. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3040. };
  3041. static struct opcode twobyte_table[256] = {
  3042. /* 0x00 - 0x0F */
  3043. G(0, group6), GD(0, &group7), N, N,
  3044. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3045. II(ImplicitOps | Priv, em_clts, clts), N,
  3046. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3047. N, D(ImplicitOps | ModRM), N, N,
  3048. /* 0x10 - 0x1F */
  3049. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3050. /* 0x20 - 0x2F */
  3051. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3052. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3053. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3054. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3055. N, N, N, N,
  3056. N, N, N, N, N, N, N, N,
  3057. /* 0x30 - 0x3F */
  3058. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3059. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3060. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3061. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3062. I(ImplicitOps | VendorSpecific, em_sysenter),
  3063. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3064. N, N,
  3065. N, N, N, N, N, N, N, N,
  3066. /* 0x40 - 0x4F */
  3067. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3068. /* 0x50 - 0x5F */
  3069. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3070. /* 0x60 - 0x6F */
  3071. N, N, N, N,
  3072. N, N, N, N,
  3073. N, N, N, N,
  3074. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3075. /* 0x70 - 0x7F */
  3076. N, N, N, N,
  3077. N, N, N, N,
  3078. N, N, N, N,
  3079. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3080. /* 0x80 - 0x8F */
  3081. X16(D(SrcImm)),
  3082. /* 0x90 - 0x9F */
  3083. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3084. /* 0xA0 - 0xA7 */
  3085. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3086. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3087. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3088. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3089. /* 0xA8 - 0xAF */
  3090. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3091. DI(ImplicitOps, rsm),
  3092. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3093. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3094. D(DstMem | SrcReg | Src2CL | ModRM),
  3095. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3096. /* 0xB0 - 0xB7 */
  3097. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3098. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3099. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3100. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3101. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3102. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3103. /* 0xB8 - 0xBF */
  3104. N, N,
  3105. G(BitOp, group8),
  3106. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3107. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3108. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3109. /* 0xC0 - 0xCF */
  3110. D2bv(DstMem | SrcReg | ModRM | Lock),
  3111. N, D(DstMem | SrcReg | ModRM | Mov),
  3112. N, N, N, GD(0, &group9),
  3113. N, N, N, N, N, N, N, N,
  3114. /* 0xD0 - 0xDF */
  3115. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3116. /* 0xE0 - 0xEF */
  3117. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3118. /* 0xF0 - 0xFF */
  3119. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3120. };
  3121. #undef D
  3122. #undef N
  3123. #undef G
  3124. #undef GD
  3125. #undef I
  3126. #undef GP
  3127. #undef EXT
  3128. #undef D2bv
  3129. #undef D2bvIP
  3130. #undef I2bv
  3131. #undef I2bvIP
  3132. #undef I6ALU
  3133. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3134. {
  3135. unsigned size;
  3136. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3137. if (size == 8)
  3138. size = 4;
  3139. return size;
  3140. }
  3141. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3142. unsigned size, bool sign_extension)
  3143. {
  3144. int rc = X86EMUL_CONTINUE;
  3145. op->type = OP_IMM;
  3146. op->bytes = size;
  3147. op->addr.mem.ea = ctxt->_eip;
  3148. /* NB. Immediates are sign-extended as necessary. */
  3149. switch (op->bytes) {
  3150. case 1:
  3151. op->val = insn_fetch(s8, ctxt);
  3152. break;
  3153. case 2:
  3154. op->val = insn_fetch(s16, ctxt);
  3155. break;
  3156. case 4:
  3157. op->val = insn_fetch(s32, ctxt);
  3158. break;
  3159. }
  3160. if (!sign_extension) {
  3161. switch (op->bytes) {
  3162. case 1:
  3163. op->val &= 0xff;
  3164. break;
  3165. case 2:
  3166. op->val &= 0xffff;
  3167. break;
  3168. case 4:
  3169. op->val &= 0xffffffff;
  3170. break;
  3171. }
  3172. }
  3173. done:
  3174. return rc;
  3175. }
  3176. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3177. unsigned d)
  3178. {
  3179. int rc = X86EMUL_CONTINUE;
  3180. switch (d) {
  3181. case OpReg:
  3182. decode_register_operand(ctxt, op);
  3183. break;
  3184. case OpImmUByte:
  3185. rc = decode_imm(ctxt, op, 1, false);
  3186. break;
  3187. case OpMem:
  3188. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3189. mem_common:
  3190. *op = ctxt->memop;
  3191. ctxt->memopp = op;
  3192. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3193. fetch_bit_operand(ctxt);
  3194. op->orig_val = op->val;
  3195. break;
  3196. case OpMem64:
  3197. ctxt->memop.bytes = 8;
  3198. goto mem_common;
  3199. case OpAcc:
  3200. op->type = OP_REG;
  3201. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3202. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3203. fetch_register_operand(op);
  3204. op->orig_val = op->val;
  3205. break;
  3206. case OpDI:
  3207. op->type = OP_MEM;
  3208. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3209. op->addr.mem.ea =
  3210. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3211. op->addr.mem.seg = VCPU_SREG_ES;
  3212. op->val = 0;
  3213. break;
  3214. case OpDX:
  3215. op->type = OP_REG;
  3216. op->bytes = 2;
  3217. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3218. fetch_register_operand(op);
  3219. break;
  3220. case OpCL:
  3221. op->bytes = 1;
  3222. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3223. break;
  3224. case OpImmByte:
  3225. rc = decode_imm(ctxt, op, 1, true);
  3226. break;
  3227. case OpOne:
  3228. op->bytes = 1;
  3229. op->val = 1;
  3230. break;
  3231. case OpImm:
  3232. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3233. break;
  3234. case OpMem8:
  3235. ctxt->memop.bytes = 1;
  3236. goto mem_common;
  3237. case OpMem16:
  3238. ctxt->memop.bytes = 2;
  3239. goto mem_common;
  3240. case OpMem32:
  3241. ctxt->memop.bytes = 4;
  3242. goto mem_common;
  3243. case OpImmU16:
  3244. rc = decode_imm(ctxt, op, 2, false);
  3245. break;
  3246. case OpImmU:
  3247. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3248. break;
  3249. case OpSI:
  3250. op->type = OP_MEM;
  3251. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3252. op->addr.mem.ea =
  3253. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3254. op->addr.mem.seg = seg_override(ctxt);
  3255. op->val = 0;
  3256. break;
  3257. case OpImmFAddr:
  3258. op->type = OP_IMM;
  3259. op->addr.mem.ea = ctxt->_eip;
  3260. op->bytes = ctxt->op_bytes + 2;
  3261. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3262. break;
  3263. case OpMemFAddr:
  3264. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3265. goto mem_common;
  3266. case OpES:
  3267. op->val = VCPU_SREG_ES;
  3268. break;
  3269. case OpCS:
  3270. op->val = VCPU_SREG_CS;
  3271. break;
  3272. case OpSS:
  3273. op->val = VCPU_SREG_SS;
  3274. break;
  3275. case OpDS:
  3276. op->val = VCPU_SREG_DS;
  3277. break;
  3278. case OpFS:
  3279. op->val = VCPU_SREG_FS;
  3280. break;
  3281. case OpGS:
  3282. op->val = VCPU_SREG_GS;
  3283. break;
  3284. case OpImplicit:
  3285. /* Special instructions do their own operand decoding. */
  3286. default:
  3287. op->type = OP_NONE; /* Disable writeback. */
  3288. break;
  3289. }
  3290. done:
  3291. return rc;
  3292. }
  3293. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3294. {
  3295. int rc = X86EMUL_CONTINUE;
  3296. int mode = ctxt->mode;
  3297. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3298. bool op_prefix = false;
  3299. struct opcode opcode;
  3300. ctxt->memop.type = OP_NONE;
  3301. ctxt->memopp = NULL;
  3302. ctxt->_eip = ctxt->eip;
  3303. ctxt->fetch.start = ctxt->_eip;
  3304. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3305. if (insn_len > 0)
  3306. memcpy(ctxt->fetch.data, insn, insn_len);
  3307. switch (mode) {
  3308. case X86EMUL_MODE_REAL:
  3309. case X86EMUL_MODE_VM86:
  3310. case X86EMUL_MODE_PROT16:
  3311. def_op_bytes = def_ad_bytes = 2;
  3312. break;
  3313. case X86EMUL_MODE_PROT32:
  3314. def_op_bytes = def_ad_bytes = 4;
  3315. break;
  3316. #ifdef CONFIG_X86_64
  3317. case X86EMUL_MODE_PROT64:
  3318. def_op_bytes = 4;
  3319. def_ad_bytes = 8;
  3320. break;
  3321. #endif
  3322. default:
  3323. return EMULATION_FAILED;
  3324. }
  3325. ctxt->op_bytes = def_op_bytes;
  3326. ctxt->ad_bytes = def_ad_bytes;
  3327. /* Legacy prefixes. */
  3328. for (;;) {
  3329. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3330. case 0x66: /* operand-size override */
  3331. op_prefix = true;
  3332. /* switch between 2/4 bytes */
  3333. ctxt->op_bytes = def_op_bytes ^ 6;
  3334. break;
  3335. case 0x67: /* address-size override */
  3336. if (mode == X86EMUL_MODE_PROT64)
  3337. /* switch between 4/8 bytes */
  3338. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3339. else
  3340. /* switch between 2/4 bytes */
  3341. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3342. break;
  3343. case 0x26: /* ES override */
  3344. case 0x2e: /* CS override */
  3345. case 0x36: /* SS override */
  3346. case 0x3e: /* DS override */
  3347. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3348. break;
  3349. case 0x64: /* FS override */
  3350. case 0x65: /* GS override */
  3351. set_seg_override(ctxt, ctxt->b & 7);
  3352. break;
  3353. case 0x40 ... 0x4f: /* REX */
  3354. if (mode != X86EMUL_MODE_PROT64)
  3355. goto done_prefixes;
  3356. ctxt->rex_prefix = ctxt->b;
  3357. continue;
  3358. case 0xf0: /* LOCK */
  3359. ctxt->lock_prefix = 1;
  3360. break;
  3361. case 0xf2: /* REPNE/REPNZ */
  3362. case 0xf3: /* REP/REPE/REPZ */
  3363. ctxt->rep_prefix = ctxt->b;
  3364. break;
  3365. default:
  3366. goto done_prefixes;
  3367. }
  3368. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3369. ctxt->rex_prefix = 0;
  3370. }
  3371. done_prefixes:
  3372. /* REX prefix. */
  3373. if (ctxt->rex_prefix & 8)
  3374. ctxt->op_bytes = 8; /* REX.W */
  3375. /* Opcode byte(s). */
  3376. opcode = opcode_table[ctxt->b];
  3377. /* Two-byte opcode? */
  3378. if (ctxt->b == 0x0f) {
  3379. ctxt->twobyte = 1;
  3380. ctxt->b = insn_fetch(u8, ctxt);
  3381. opcode = twobyte_table[ctxt->b];
  3382. }
  3383. ctxt->d = opcode.flags;
  3384. while (ctxt->d & GroupMask) {
  3385. switch (ctxt->d & GroupMask) {
  3386. case Group:
  3387. ctxt->modrm = insn_fetch(u8, ctxt);
  3388. --ctxt->_eip;
  3389. goffset = (ctxt->modrm >> 3) & 7;
  3390. opcode = opcode.u.group[goffset];
  3391. break;
  3392. case GroupDual:
  3393. ctxt->modrm = insn_fetch(u8, ctxt);
  3394. --ctxt->_eip;
  3395. goffset = (ctxt->modrm >> 3) & 7;
  3396. if ((ctxt->modrm >> 6) == 3)
  3397. opcode = opcode.u.gdual->mod3[goffset];
  3398. else
  3399. opcode = opcode.u.gdual->mod012[goffset];
  3400. break;
  3401. case RMExt:
  3402. goffset = ctxt->modrm & 7;
  3403. opcode = opcode.u.group[goffset];
  3404. break;
  3405. case Prefix:
  3406. if (ctxt->rep_prefix && op_prefix)
  3407. return EMULATION_FAILED;
  3408. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3409. switch (simd_prefix) {
  3410. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3411. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3412. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3413. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3414. }
  3415. break;
  3416. default:
  3417. return EMULATION_FAILED;
  3418. }
  3419. ctxt->d &= ~(u64)GroupMask;
  3420. ctxt->d |= opcode.flags;
  3421. }
  3422. ctxt->execute = opcode.u.execute;
  3423. ctxt->check_perm = opcode.check_perm;
  3424. ctxt->intercept = opcode.intercept;
  3425. /* Unrecognised? */
  3426. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3427. return EMULATION_FAILED;
  3428. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3429. return EMULATION_FAILED;
  3430. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3431. ctxt->op_bytes = 8;
  3432. if (ctxt->d & Op3264) {
  3433. if (mode == X86EMUL_MODE_PROT64)
  3434. ctxt->op_bytes = 8;
  3435. else
  3436. ctxt->op_bytes = 4;
  3437. }
  3438. if (ctxt->d & Sse)
  3439. ctxt->op_bytes = 16;
  3440. /* ModRM and SIB bytes. */
  3441. if (ctxt->d & ModRM) {
  3442. rc = decode_modrm(ctxt, &ctxt->memop);
  3443. if (!ctxt->has_seg_override)
  3444. set_seg_override(ctxt, ctxt->modrm_seg);
  3445. } else if (ctxt->d & MemAbs)
  3446. rc = decode_abs(ctxt, &ctxt->memop);
  3447. if (rc != X86EMUL_CONTINUE)
  3448. goto done;
  3449. if (!ctxt->has_seg_override)
  3450. set_seg_override(ctxt, VCPU_SREG_DS);
  3451. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3452. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3453. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3454. /*
  3455. * Decode and fetch the source operand: register, memory
  3456. * or immediate.
  3457. */
  3458. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3459. if (rc != X86EMUL_CONTINUE)
  3460. goto done;
  3461. /*
  3462. * Decode and fetch the second source operand: register, memory
  3463. * or immediate.
  3464. */
  3465. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3466. if (rc != X86EMUL_CONTINUE)
  3467. goto done;
  3468. /* Decode and fetch the destination operand: register or memory. */
  3469. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3470. done:
  3471. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3472. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3473. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3474. }
  3475. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3476. {
  3477. return ctxt->d & PageTable;
  3478. }
  3479. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3480. {
  3481. /* The second termination condition only applies for REPE
  3482. * and REPNE. Test if the repeat string operation prefix is
  3483. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3484. * corresponding termination condition according to:
  3485. * - if REPE/REPZ and ZF = 0 then done
  3486. * - if REPNE/REPNZ and ZF = 1 then done
  3487. */
  3488. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3489. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3490. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3491. ((ctxt->eflags & EFLG_ZF) == 0))
  3492. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3493. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3494. return true;
  3495. return false;
  3496. }
  3497. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3498. {
  3499. struct x86_emulate_ops *ops = ctxt->ops;
  3500. int rc = X86EMUL_CONTINUE;
  3501. int saved_dst_type = ctxt->dst.type;
  3502. ctxt->mem_read.pos = 0;
  3503. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3504. rc = emulate_ud(ctxt);
  3505. goto done;
  3506. }
  3507. /* LOCK prefix is allowed only with some instructions */
  3508. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3509. rc = emulate_ud(ctxt);
  3510. goto done;
  3511. }
  3512. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3513. rc = emulate_ud(ctxt);
  3514. goto done;
  3515. }
  3516. if ((ctxt->d & Sse)
  3517. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3518. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3519. rc = emulate_ud(ctxt);
  3520. goto done;
  3521. }
  3522. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3523. rc = emulate_nm(ctxt);
  3524. goto done;
  3525. }
  3526. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3527. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3528. X86_ICPT_PRE_EXCEPT);
  3529. if (rc != X86EMUL_CONTINUE)
  3530. goto done;
  3531. }
  3532. /* Privileged instruction can be executed only in CPL=0 */
  3533. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3534. rc = emulate_gp(ctxt, 0);
  3535. goto done;
  3536. }
  3537. /* Instruction can only be executed in protected mode */
  3538. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3539. rc = emulate_ud(ctxt);
  3540. goto done;
  3541. }
  3542. /* Do instruction specific permission checks */
  3543. if (ctxt->check_perm) {
  3544. rc = ctxt->check_perm(ctxt);
  3545. if (rc != X86EMUL_CONTINUE)
  3546. goto done;
  3547. }
  3548. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3549. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3550. X86_ICPT_POST_EXCEPT);
  3551. if (rc != X86EMUL_CONTINUE)
  3552. goto done;
  3553. }
  3554. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3555. /* All REP prefixes have the same first termination condition */
  3556. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3557. ctxt->eip = ctxt->_eip;
  3558. goto done;
  3559. }
  3560. }
  3561. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3562. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3563. ctxt->src.valptr, ctxt->src.bytes);
  3564. if (rc != X86EMUL_CONTINUE)
  3565. goto done;
  3566. ctxt->src.orig_val64 = ctxt->src.val64;
  3567. }
  3568. if (ctxt->src2.type == OP_MEM) {
  3569. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3570. &ctxt->src2.val, ctxt->src2.bytes);
  3571. if (rc != X86EMUL_CONTINUE)
  3572. goto done;
  3573. }
  3574. if ((ctxt->d & DstMask) == ImplicitOps)
  3575. goto special_insn;
  3576. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3577. /* optimisation - avoid slow emulated read if Mov */
  3578. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3579. &ctxt->dst.val, ctxt->dst.bytes);
  3580. if (rc != X86EMUL_CONTINUE)
  3581. goto done;
  3582. }
  3583. ctxt->dst.orig_val = ctxt->dst.val;
  3584. special_insn:
  3585. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3586. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3587. X86_ICPT_POST_MEMACCESS);
  3588. if (rc != X86EMUL_CONTINUE)
  3589. goto done;
  3590. }
  3591. if (ctxt->execute) {
  3592. rc = ctxt->execute(ctxt);
  3593. if (rc != X86EMUL_CONTINUE)
  3594. goto done;
  3595. goto writeback;
  3596. }
  3597. if (ctxt->twobyte)
  3598. goto twobyte_insn;
  3599. switch (ctxt->b) {
  3600. case 0x40 ... 0x47: /* inc r16/r32 */
  3601. emulate_1op(ctxt, "inc");
  3602. break;
  3603. case 0x48 ... 0x4f: /* dec r16/r32 */
  3604. emulate_1op(ctxt, "dec");
  3605. break;
  3606. case 0x63: /* movsxd */
  3607. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3608. goto cannot_emulate;
  3609. ctxt->dst.val = (s32) ctxt->src.val;
  3610. break;
  3611. case 0x70 ... 0x7f: /* jcc (short) */
  3612. if (test_cc(ctxt->b, ctxt->eflags))
  3613. jmp_rel(ctxt, ctxt->src.val);
  3614. break;
  3615. case 0x8d: /* lea r16/r32, m */
  3616. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3617. break;
  3618. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3619. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3620. break;
  3621. rc = em_xchg(ctxt);
  3622. break;
  3623. case 0x98: /* cbw/cwde/cdqe */
  3624. switch (ctxt->op_bytes) {
  3625. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3626. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3627. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3628. }
  3629. break;
  3630. case 0xc0 ... 0xc1:
  3631. rc = em_grp2(ctxt);
  3632. break;
  3633. case 0xcc: /* int3 */
  3634. rc = emulate_int(ctxt, 3);
  3635. break;
  3636. case 0xcd: /* int n */
  3637. rc = emulate_int(ctxt, ctxt->src.val);
  3638. break;
  3639. case 0xce: /* into */
  3640. if (ctxt->eflags & EFLG_OF)
  3641. rc = emulate_int(ctxt, 4);
  3642. break;
  3643. case 0xd0 ... 0xd1: /* Grp2 */
  3644. rc = em_grp2(ctxt);
  3645. break;
  3646. case 0xd2 ... 0xd3: /* Grp2 */
  3647. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3648. rc = em_grp2(ctxt);
  3649. break;
  3650. case 0xe9: /* jmp rel */
  3651. case 0xeb: /* jmp rel short */
  3652. jmp_rel(ctxt, ctxt->src.val);
  3653. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3654. break;
  3655. case 0xf4: /* hlt */
  3656. ctxt->ops->halt(ctxt);
  3657. break;
  3658. case 0xf5: /* cmc */
  3659. /* complement carry flag from eflags reg */
  3660. ctxt->eflags ^= EFLG_CF;
  3661. break;
  3662. case 0xf8: /* clc */
  3663. ctxt->eflags &= ~EFLG_CF;
  3664. break;
  3665. case 0xf9: /* stc */
  3666. ctxt->eflags |= EFLG_CF;
  3667. break;
  3668. case 0xfc: /* cld */
  3669. ctxt->eflags &= ~EFLG_DF;
  3670. break;
  3671. case 0xfd: /* std */
  3672. ctxt->eflags |= EFLG_DF;
  3673. break;
  3674. default:
  3675. goto cannot_emulate;
  3676. }
  3677. if (rc != X86EMUL_CONTINUE)
  3678. goto done;
  3679. writeback:
  3680. rc = writeback(ctxt);
  3681. if (rc != X86EMUL_CONTINUE)
  3682. goto done;
  3683. /*
  3684. * restore dst type in case the decoding will be reused
  3685. * (happens for string instruction )
  3686. */
  3687. ctxt->dst.type = saved_dst_type;
  3688. if ((ctxt->d & SrcMask) == SrcSI)
  3689. string_addr_inc(ctxt, seg_override(ctxt),
  3690. VCPU_REGS_RSI, &ctxt->src);
  3691. if ((ctxt->d & DstMask) == DstDI)
  3692. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3693. &ctxt->dst);
  3694. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3695. struct read_cache *r = &ctxt->io_read;
  3696. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3697. if (!string_insn_completed(ctxt)) {
  3698. /*
  3699. * Re-enter guest when pio read ahead buffer is empty
  3700. * or, if it is not used, after each 1024 iteration.
  3701. */
  3702. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3703. (r->end == 0 || r->end != r->pos)) {
  3704. /*
  3705. * Reset read cache. Usually happens before
  3706. * decode, but since instruction is restarted
  3707. * we have to do it here.
  3708. */
  3709. ctxt->mem_read.end = 0;
  3710. return EMULATION_RESTART;
  3711. }
  3712. goto done; /* skip rip writeback */
  3713. }
  3714. }
  3715. ctxt->eip = ctxt->_eip;
  3716. done:
  3717. if (rc == X86EMUL_PROPAGATE_FAULT)
  3718. ctxt->have_exception = true;
  3719. if (rc == X86EMUL_INTERCEPTED)
  3720. return EMULATION_INTERCEPTED;
  3721. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3722. twobyte_insn:
  3723. switch (ctxt->b) {
  3724. case 0x09: /* wbinvd */
  3725. (ctxt->ops->wbinvd)(ctxt);
  3726. break;
  3727. case 0x08: /* invd */
  3728. case 0x0d: /* GrpP (prefetch) */
  3729. case 0x18: /* Grp16 (prefetch/nop) */
  3730. break;
  3731. case 0x20: /* mov cr, reg */
  3732. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3733. break;
  3734. case 0x21: /* mov from dr to reg */
  3735. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3736. break;
  3737. case 0x40 ... 0x4f: /* cmov */
  3738. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3739. if (!test_cc(ctxt->b, ctxt->eflags))
  3740. ctxt->dst.type = OP_NONE; /* no writeback */
  3741. break;
  3742. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3743. if (test_cc(ctxt->b, ctxt->eflags))
  3744. jmp_rel(ctxt, ctxt->src.val);
  3745. break;
  3746. case 0x90 ... 0x9f: /* setcc r/m8 */
  3747. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3748. break;
  3749. case 0xa4: /* shld imm8, r, r/m */
  3750. case 0xa5: /* shld cl, r, r/m */
  3751. emulate_2op_cl(ctxt, "shld");
  3752. break;
  3753. case 0xac: /* shrd imm8, r, r/m */
  3754. case 0xad: /* shrd cl, r, r/m */
  3755. emulate_2op_cl(ctxt, "shrd");
  3756. break;
  3757. case 0xae: /* clflush */
  3758. break;
  3759. case 0xb6 ... 0xb7: /* movzx */
  3760. ctxt->dst.bytes = ctxt->op_bytes;
  3761. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3762. : (u16) ctxt->src.val;
  3763. break;
  3764. case 0xbe ... 0xbf: /* movsx */
  3765. ctxt->dst.bytes = ctxt->op_bytes;
  3766. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3767. (s16) ctxt->src.val;
  3768. break;
  3769. case 0xc0 ... 0xc1: /* xadd */
  3770. emulate_2op_SrcV(ctxt, "add");
  3771. /* Write back the register source. */
  3772. ctxt->src.val = ctxt->dst.orig_val;
  3773. write_register_operand(&ctxt->src);
  3774. break;
  3775. case 0xc3: /* movnti */
  3776. ctxt->dst.bytes = ctxt->op_bytes;
  3777. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3778. (u64) ctxt->src.val;
  3779. break;
  3780. default:
  3781. goto cannot_emulate;
  3782. }
  3783. if (rc != X86EMUL_CONTINUE)
  3784. goto done;
  3785. goto writeback;
  3786. cannot_emulate:
  3787. return EMULATION_FAILED;
  3788. }