smpboot.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/trampoline.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. /* Store all idle threads, this can be reused instead of creating
  75. * a new thread. Also avoids complicated thread destroy functionality
  76. * for idle threads.
  77. */
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  81. * removed after init for !CONFIG_HOTPLUG_CPU.
  82. */
  83. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  84. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  85. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  86. /*
  87. * We need this for trampoline_base protection from concurrent accesses when
  88. * off- and onlining cores wildly.
  89. */
  90. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  91. void cpu_hotplug_driver_lock(void)
  92. {
  93. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  94. }
  95. void cpu_hotplug_driver_unlock(void)
  96. {
  97. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  98. }
  99. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  100. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  101. #else
  102. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  103. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  104. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  105. #endif
  106. /* Number of siblings per CPU package */
  107. int smp_num_siblings = 1;
  108. EXPORT_SYMBOL(smp_num_siblings);
  109. /* Last level cache ID of each logical CPU */
  110. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  111. /* representing HT siblings of each logical CPU */
  112. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  113. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  114. /* representing HT and core siblings of each logical CPU */
  115. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  116. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  117. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. /*
  123. * Report back to the Boot Processor.
  124. * Running on AP.
  125. */
  126. static void __cpuinit smp_callin(void)
  127. {
  128. int cpuid, phys_id;
  129. unsigned long timeout;
  130. /*
  131. * If waken up by an INIT in an 82489DX configuration
  132. * we may get here before an INIT-deassert IPI reaches
  133. * our local APIC. We have to wait for the IPI or we'll
  134. * lock up on an APIC access.
  135. */
  136. if (apic->wait_for_init_deassert)
  137. apic->wait_for_init_deassert(&init_deasserted);
  138. /*
  139. * (This works even if the APIC is not enabled.)
  140. */
  141. phys_id = read_apic_id();
  142. cpuid = smp_processor_id();
  143. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  144. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  145. phys_id, cpuid);
  146. }
  147. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  148. /*
  149. * STARTUP IPIs are fragile beasts as they might sometimes
  150. * trigger some glue motherboard logic. Complete APIC bus
  151. * silence for 1 second, this overestimates the time the
  152. * boot CPU is spending to send the up to 2 STARTUP IPIs
  153. * by a factor of two. This should be enough.
  154. */
  155. /*
  156. * Waiting 2s total for startup (udelay is not yet working)
  157. */
  158. timeout = jiffies + 2*HZ;
  159. while (time_before(jiffies, timeout)) {
  160. /*
  161. * Has the boot CPU finished it's STARTUP sequence?
  162. */
  163. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  164. break;
  165. cpu_relax();
  166. }
  167. if (!time_before(jiffies, timeout)) {
  168. panic("%s: CPU%d started up but did not get a callout!\n",
  169. __func__, cpuid);
  170. }
  171. /*
  172. * the boot CPU has finished the init stage and is spinning
  173. * on callin_map until we finish. We are free to set up this
  174. * CPU, first the APIC. (this is probably redundant on most
  175. * boards)
  176. */
  177. pr_debug("CALLIN, before setup_local_APIC().\n");
  178. if (apic->smp_callin_clear_local_apic)
  179. apic->smp_callin_clear_local_apic();
  180. setup_local_APIC();
  181. end_local_APIC_setup();
  182. /*
  183. * Need to setup vector mappings before we enable interrupts.
  184. */
  185. setup_vector_irq(smp_processor_id());
  186. /*
  187. * Save our processor parameters. Note: this information
  188. * is needed for clock calibration.
  189. */
  190. smp_store_cpu_info(cpuid);
  191. /*
  192. * Get our bogomips.
  193. * Update loops_per_jiffy in cpu_data. Previous call to
  194. * smp_store_cpu_info() stored a value that is close but not as
  195. * accurate as the value just calculated.
  196. */
  197. calibrate_delay();
  198. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  199. pr_debug("Stack at about %p\n", &cpuid);
  200. /*
  201. * This must be done before setting cpu_online_mask
  202. * or calling notify_cpu_starting.
  203. */
  204. set_cpu_sibling_map(raw_smp_processor_id());
  205. wmb();
  206. notify_cpu_starting(cpuid);
  207. /*
  208. * Allow the master to continue.
  209. */
  210. cpumask_set_cpu(cpuid, cpu_callin_mask);
  211. }
  212. /*
  213. * Activate a secondary processor.
  214. */
  215. notrace static void __cpuinit start_secondary(void *unused)
  216. {
  217. /*
  218. * Don't put *anything* before cpu_init(), SMP booting is too
  219. * fragile that we want to limit the things done here to the
  220. * most necessary things.
  221. */
  222. cpu_init();
  223. x86_cpuinit.early_percpu_clock_init();
  224. preempt_disable();
  225. smp_callin();
  226. #ifdef CONFIG_X86_32
  227. /* switch away from the initial page table */
  228. load_cr3(swapper_pg_dir);
  229. __flush_tlb_all();
  230. #endif
  231. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  232. barrier();
  233. /*
  234. * Check TSC synchronization with the BP:
  235. */
  236. check_tsc_sync_target();
  237. /*
  238. * We need to hold call_lock, so there is no inconsistency
  239. * between the time smp_call_function() determines number of
  240. * IPI recipients, and the time when the determination is made
  241. * for which cpus receive the IPI. Holding this
  242. * lock helps us to not include this cpu in a currently in progress
  243. * smp_call_function().
  244. *
  245. * We need to hold vector_lock so there the set of online cpus
  246. * does not change while we are assigning vectors to cpus. Holding
  247. * this lock ensures we don't half assign or remove an irq from a cpu.
  248. */
  249. ipi_call_lock();
  250. lock_vector_lock();
  251. set_cpu_online(smp_processor_id(), true);
  252. unlock_vector_lock();
  253. ipi_call_unlock();
  254. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  255. x86_platform.nmi_init();
  256. /* enable local interrupts */
  257. local_irq_enable();
  258. /* to prevent fake stack check failure in clock setup */
  259. boot_init_stack_canary();
  260. x86_cpuinit.setup_percpu_clockev();
  261. wmb();
  262. cpu_idle();
  263. }
  264. /*
  265. * The bootstrap kernel entry code has set these up. Save them for
  266. * a given CPU
  267. */
  268. void __cpuinit smp_store_cpu_info(int id)
  269. {
  270. struct cpuinfo_x86 *c = &cpu_data(id);
  271. *c = boot_cpu_data;
  272. c->cpu_index = id;
  273. if (id != 0)
  274. identify_secondary_cpu(c);
  275. }
  276. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  277. {
  278. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  279. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  280. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  281. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  282. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  283. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  284. }
  285. void __cpuinit set_cpu_sibling_map(int cpu)
  286. {
  287. int i;
  288. struct cpuinfo_x86 *c = &cpu_data(cpu);
  289. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  290. if (smp_num_siblings > 1) {
  291. for_each_cpu(i, cpu_sibling_setup_mask) {
  292. struct cpuinfo_x86 *o = &cpu_data(i);
  293. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  294. if (c->phys_proc_id == o->phys_proc_id &&
  295. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  296. c->compute_unit_id == o->compute_unit_id)
  297. link_thread_siblings(cpu, i);
  298. } else if (c->phys_proc_id == o->phys_proc_id &&
  299. c->cpu_core_id == o->cpu_core_id) {
  300. link_thread_siblings(cpu, i);
  301. }
  302. }
  303. } else {
  304. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  305. }
  306. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  307. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  308. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  309. c->booted_cores = 1;
  310. return;
  311. }
  312. for_each_cpu(i, cpu_sibling_setup_mask) {
  313. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  314. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  315. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  316. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  317. }
  318. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  319. cpumask_set_cpu(i, cpu_core_mask(cpu));
  320. cpumask_set_cpu(cpu, cpu_core_mask(i));
  321. /*
  322. * Does this new cpu bringup a new core?
  323. */
  324. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  325. /*
  326. * for each core in package, increment
  327. * the booted_cores for this new cpu
  328. */
  329. if (cpumask_first(cpu_sibling_mask(i)) == i)
  330. c->booted_cores++;
  331. /*
  332. * increment the core count for all
  333. * the other cpus in this package
  334. */
  335. if (i != cpu)
  336. cpu_data(i).booted_cores++;
  337. } else if (i != cpu && !c->booted_cores)
  338. c->booted_cores = cpu_data(i).booted_cores;
  339. }
  340. }
  341. }
  342. /* maps the cpu to the sched domain representing multi-core */
  343. const struct cpumask *cpu_coregroup_mask(int cpu)
  344. {
  345. struct cpuinfo_x86 *c = &cpu_data(cpu);
  346. /*
  347. * For perf, we return last level cache shared map.
  348. * And for power savings, we return cpu_core_map
  349. */
  350. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  351. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  352. return cpu_core_mask(cpu);
  353. else
  354. return cpu_llc_shared_mask(cpu);
  355. }
  356. static void impress_friends(void)
  357. {
  358. int cpu;
  359. unsigned long bogosum = 0;
  360. /*
  361. * Allow the user to impress friends.
  362. */
  363. pr_debug("Before bogomips.\n");
  364. for_each_possible_cpu(cpu)
  365. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  366. bogosum += cpu_data(cpu).loops_per_jiffy;
  367. printk(KERN_INFO
  368. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  369. num_online_cpus(),
  370. bogosum/(500000/HZ),
  371. (bogosum/(5000/HZ))%100);
  372. pr_debug("Before bogocount - setting activated=1.\n");
  373. }
  374. void __inquire_remote_apic(int apicid)
  375. {
  376. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  377. const char * const names[] = { "ID", "VERSION", "SPIV" };
  378. int timeout;
  379. u32 status;
  380. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  381. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  382. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  383. /*
  384. * Wait for idle.
  385. */
  386. status = safe_apic_wait_icr_idle();
  387. if (status)
  388. printk(KERN_CONT
  389. "a previous APIC delivery may have failed\n");
  390. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  391. timeout = 0;
  392. do {
  393. udelay(100);
  394. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  395. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  396. switch (status) {
  397. case APIC_ICR_RR_VALID:
  398. status = apic_read(APIC_RRR);
  399. printk(KERN_CONT "%08x\n", status);
  400. break;
  401. default:
  402. printk(KERN_CONT "failed\n");
  403. }
  404. }
  405. }
  406. /*
  407. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  408. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  409. * won't ... remember to clear down the APIC, etc later.
  410. */
  411. int __cpuinit
  412. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  413. {
  414. unsigned long send_status, accept_status = 0;
  415. int maxlvt;
  416. /* Target chip */
  417. /* Boot on the stack */
  418. /* Kick the second */
  419. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  420. pr_debug("Waiting for send to finish...\n");
  421. send_status = safe_apic_wait_icr_idle();
  422. /*
  423. * Give the other CPU some time to accept the IPI.
  424. */
  425. udelay(200);
  426. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  427. maxlvt = lapic_get_maxlvt();
  428. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  429. apic_write(APIC_ESR, 0);
  430. accept_status = (apic_read(APIC_ESR) & 0xEF);
  431. }
  432. pr_debug("NMI sent.\n");
  433. if (send_status)
  434. printk(KERN_ERR "APIC never delivered???\n");
  435. if (accept_status)
  436. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  437. return (send_status | accept_status);
  438. }
  439. static int __cpuinit
  440. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  441. {
  442. unsigned long send_status, accept_status = 0;
  443. int maxlvt, num_starts, j;
  444. maxlvt = lapic_get_maxlvt();
  445. /*
  446. * Be paranoid about clearing APIC errors.
  447. */
  448. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  449. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  450. apic_write(APIC_ESR, 0);
  451. apic_read(APIC_ESR);
  452. }
  453. pr_debug("Asserting INIT.\n");
  454. /*
  455. * Turn INIT on target chip
  456. */
  457. /*
  458. * Send IPI
  459. */
  460. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  461. phys_apicid);
  462. pr_debug("Waiting for send to finish...\n");
  463. send_status = safe_apic_wait_icr_idle();
  464. mdelay(10);
  465. pr_debug("Deasserting INIT.\n");
  466. /* Target chip */
  467. /* Send IPI */
  468. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  469. pr_debug("Waiting for send to finish...\n");
  470. send_status = safe_apic_wait_icr_idle();
  471. mb();
  472. atomic_set(&init_deasserted, 1);
  473. /*
  474. * Should we send STARTUP IPIs ?
  475. *
  476. * Determine this based on the APIC version.
  477. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  478. */
  479. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  480. num_starts = 2;
  481. else
  482. num_starts = 0;
  483. /*
  484. * Paravirt / VMI wants a startup IPI hook here to set up the
  485. * target processor state.
  486. */
  487. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  488. stack_start);
  489. /*
  490. * Run STARTUP IPI loop.
  491. */
  492. pr_debug("#startup loops: %d.\n", num_starts);
  493. for (j = 1; j <= num_starts; j++) {
  494. pr_debug("Sending STARTUP #%d.\n", j);
  495. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  496. apic_write(APIC_ESR, 0);
  497. apic_read(APIC_ESR);
  498. pr_debug("After apic_write.\n");
  499. /*
  500. * STARTUP IPI
  501. */
  502. /* Target chip */
  503. /* Boot on the stack */
  504. /* Kick the second */
  505. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  506. phys_apicid);
  507. /*
  508. * Give the other CPU some time to accept the IPI.
  509. */
  510. udelay(300);
  511. pr_debug("Startup point 1.\n");
  512. pr_debug("Waiting for send to finish...\n");
  513. send_status = safe_apic_wait_icr_idle();
  514. /*
  515. * Give the other CPU some time to accept the IPI.
  516. */
  517. udelay(200);
  518. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  519. apic_write(APIC_ESR, 0);
  520. accept_status = (apic_read(APIC_ESR) & 0xEF);
  521. if (send_status || accept_status)
  522. break;
  523. }
  524. pr_debug("After Startup.\n");
  525. if (send_status)
  526. printk(KERN_ERR "APIC never delivered???\n");
  527. if (accept_status)
  528. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  529. return (send_status | accept_status);
  530. }
  531. struct create_idle {
  532. struct work_struct work;
  533. struct task_struct *idle;
  534. struct completion done;
  535. int cpu;
  536. };
  537. static void __cpuinit do_fork_idle(struct work_struct *work)
  538. {
  539. struct create_idle *c_idle =
  540. container_of(work, struct create_idle, work);
  541. c_idle->idle = fork_idle(c_idle->cpu);
  542. complete(&c_idle->done);
  543. }
  544. /* reduce the number of lines printed when booting a large cpu count system */
  545. static void __cpuinit announce_cpu(int cpu, int apicid)
  546. {
  547. static int current_node = -1;
  548. int node = early_cpu_to_node(cpu);
  549. if (system_state == SYSTEM_BOOTING) {
  550. if (node != current_node) {
  551. if (current_node > (-1))
  552. pr_cont(" Ok.\n");
  553. current_node = node;
  554. pr_info("Booting Node %3d, Processors ", node);
  555. }
  556. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  557. return;
  558. } else
  559. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  560. node, cpu, apicid);
  561. }
  562. /*
  563. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  564. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  565. * Returns zero if CPU booted OK, else error code from
  566. * ->wakeup_secondary_cpu.
  567. */
  568. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  569. {
  570. unsigned long boot_error = 0;
  571. unsigned long start_ip;
  572. int timeout;
  573. struct create_idle c_idle = {
  574. .cpu = cpu,
  575. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  576. };
  577. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  578. alternatives_smp_switch(1);
  579. c_idle.idle = get_idle_for_cpu(cpu);
  580. /*
  581. * We can't use kernel_thread since we must avoid to
  582. * reschedule the child.
  583. */
  584. if (c_idle.idle) {
  585. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  586. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  587. init_idle(c_idle.idle, cpu);
  588. goto do_rest;
  589. }
  590. schedule_work(&c_idle.work);
  591. wait_for_completion(&c_idle.done);
  592. if (IS_ERR(c_idle.idle)) {
  593. printk("failed fork for CPU %d\n", cpu);
  594. destroy_work_on_stack(&c_idle.work);
  595. return PTR_ERR(c_idle.idle);
  596. }
  597. set_idle_for_cpu(cpu, c_idle.idle);
  598. do_rest:
  599. per_cpu(current_task, cpu) = c_idle.idle;
  600. #ifdef CONFIG_X86_32
  601. /* Stack for startup_32 can be just as for start_secondary onwards */
  602. irq_ctx_init(cpu);
  603. #else
  604. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  605. initial_gs = per_cpu_offset(cpu);
  606. per_cpu(kernel_stack, cpu) =
  607. (unsigned long)task_stack_page(c_idle.idle) -
  608. KERNEL_STACK_OFFSET + THREAD_SIZE;
  609. #endif
  610. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  611. initial_code = (unsigned long)start_secondary;
  612. stack_start = c_idle.idle->thread.sp;
  613. /* start_ip had better be page-aligned! */
  614. start_ip = trampoline_address();
  615. /* So we see what's up */
  616. announce_cpu(cpu, apicid);
  617. /*
  618. * This grunge runs the startup process for
  619. * the targeted processor.
  620. */
  621. atomic_set(&init_deasserted, 0);
  622. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  623. pr_debug("Setting warm reset code and vector.\n");
  624. smpboot_setup_warm_reset_vector(start_ip);
  625. /*
  626. * Be paranoid about clearing APIC errors.
  627. */
  628. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  629. apic_write(APIC_ESR, 0);
  630. apic_read(APIC_ESR);
  631. }
  632. }
  633. /*
  634. * Kick the secondary CPU. Use the method in the APIC driver
  635. * if it's defined - or use an INIT boot APIC message otherwise:
  636. */
  637. if (apic->wakeup_secondary_cpu)
  638. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  639. else
  640. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  641. if (!boot_error) {
  642. /*
  643. * allow APs to start initializing.
  644. */
  645. pr_debug("Before Callout %d.\n", cpu);
  646. cpumask_set_cpu(cpu, cpu_callout_mask);
  647. pr_debug("After Callout %d.\n", cpu);
  648. /*
  649. * Wait 5s total for a response
  650. */
  651. for (timeout = 0; timeout < 50000; timeout++) {
  652. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  653. break; /* It has booted */
  654. udelay(100);
  655. /*
  656. * Allow other tasks to run while we wait for the
  657. * AP to come online. This also gives a chance
  658. * for the MTRR work(triggered by the AP coming online)
  659. * to be completed in the stop machine context.
  660. */
  661. schedule();
  662. }
  663. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  664. print_cpu_msr(&cpu_data(cpu));
  665. pr_debug("CPU%d: has booted.\n", cpu);
  666. } else {
  667. boot_error = 1;
  668. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  669. == 0xA5A5A5A5)
  670. /* trampoline started but...? */
  671. pr_err("CPU%d: Stuck ??\n", cpu);
  672. else
  673. /* trampoline code not run */
  674. pr_err("CPU%d: Not responding.\n", cpu);
  675. if (apic->inquire_remote_apic)
  676. apic->inquire_remote_apic(apicid);
  677. }
  678. }
  679. if (boot_error) {
  680. /* Try to put things back the way they were before ... */
  681. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  682. /* was set by do_boot_cpu() */
  683. cpumask_clear_cpu(cpu, cpu_callout_mask);
  684. /* was set by cpu_init() */
  685. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  686. set_cpu_present(cpu, false);
  687. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  688. }
  689. /* mark "stuck" area as not stuck */
  690. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  691. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  692. /*
  693. * Cleanup possible dangling ends...
  694. */
  695. smpboot_restore_warm_reset_vector();
  696. }
  697. destroy_work_on_stack(&c_idle.work);
  698. return boot_error;
  699. }
  700. int __cpuinit native_cpu_up(unsigned int cpu)
  701. {
  702. int apicid = apic->cpu_present_to_apicid(cpu);
  703. unsigned long flags;
  704. int err;
  705. WARN_ON(irqs_disabled());
  706. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  707. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  708. !physid_isset(apicid, phys_cpu_present_map) ||
  709. !apic->apic_id_valid(apicid)) {
  710. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  711. return -EINVAL;
  712. }
  713. /*
  714. * Already booted CPU?
  715. */
  716. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  717. pr_debug("do_boot_cpu %d Already started\n", cpu);
  718. return -ENOSYS;
  719. }
  720. /*
  721. * Save current MTRR state in case it was changed since early boot
  722. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  723. */
  724. mtrr_save_state();
  725. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  726. err = do_boot_cpu(apicid, cpu);
  727. if (err) {
  728. pr_debug("do_boot_cpu failed %d\n", err);
  729. return -EIO;
  730. }
  731. /*
  732. * Check TSC synchronization with the AP (keep irqs disabled
  733. * while doing so):
  734. */
  735. local_irq_save(flags);
  736. check_tsc_sync_source(cpu);
  737. local_irq_restore(flags);
  738. while (!cpu_online(cpu)) {
  739. cpu_relax();
  740. touch_nmi_watchdog();
  741. }
  742. return 0;
  743. }
  744. /**
  745. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  746. */
  747. void arch_disable_smp_support(void)
  748. {
  749. disable_ioapic_support();
  750. }
  751. /*
  752. * Fall back to non SMP mode after errors.
  753. *
  754. * RED-PEN audit/test this more. I bet there is more state messed up here.
  755. */
  756. static __init void disable_smp(void)
  757. {
  758. init_cpu_present(cpumask_of(0));
  759. init_cpu_possible(cpumask_of(0));
  760. smpboot_clear_io_apic_irqs();
  761. if (smp_found_config)
  762. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  763. else
  764. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  765. cpumask_set_cpu(0, cpu_sibling_mask(0));
  766. cpumask_set_cpu(0, cpu_core_mask(0));
  767. }
  768. /*
  769. * Various sanity checks.
  770. */
  771. static int __init smp_sanity_check(unsigned max_cpus)
  772. {
  773. preempt_disable();
  774. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  775. if (def_to_bigsmp && nr_cpu_ids > 8) {
  776. unsigned int cpu;
  777. unsigned nr;
  778. printk(KERN_WARNING
  779. "More than 8 CPUs detected - skipping them.\n"
  780. "Use CONFIG_X86_BIGSMP.\n");
  781. nr = 0;
  782. for_each_present_cpu(cpu) {
  783. if (nr >= 8)
  784. set_cpu_present(cpu, false);
  785. nr++;
  786. }
  787. nr = 0;
  788. for_each_possible_cpu(cpu) {
  789. if (nr >= 8)
  790. set_cpu_possible(cpu, false);
  791. nr++;
  792. }
  793. nr_cpu_ids = 8;
  794. }
  795. #endif
  796. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  797. printk(KERN_WARNING
  798. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  799. hard_smp_processor_id());
  800. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  801. }
  802. /*
  803. * If we couldn't find an SMP configuration at boot time,
  804. * get out of here now!
  805. */
  806. if (!smp_found_config && !acpi_lapic) {
  807. preempt_enable();
  808. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  809. disable_smp();
  810. if (APIC_init_uniprocessor())
  811. printk(KERN_NOTICE "Local APIC not detected."
  812. " Using dummy APIC emulation.\n");
  813. return -1;
  814. }
  815. /*
  816. * Should not be necessary because the MP table should list the boot
  817. * CPU too, but we do it for the sake of robustness anyway.
  818. */
  819. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  820. printk(KERN_NOTICE
  821. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  822. boot_cpu_physical_apicid);
  823. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  824. }
  825. preempt_enable();
  826. /*
  827. * If we couldn't find a local APIC, then get out of here now!
  828. */
  829. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  830. !cpu_has_apic) {
  831. if (!disable_apic) {
  832. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  833. boot_cpu_physical_apicid);
  834. pr_err("... forcing use of dummy APIC emulation."
  835. "(tell your hw vendor)\n");
  836. }
  837. smpboot_clear_io_apic();
  838. disable_ioapic_support();
  839. return -1;
  840. }
  841. verify_local_APIC();
  842. /*
  843. * If SMP should be disabled, then really disable it!
  844. */
  845. if (!max_cpus) {
  846. printk(KERN_INFO "SMP mode deactivated.\n");
  847. smpboot_clear_io_apic();
  848. connect_bsp_APIC();
  849. setup_local_APIC();
  850. bsp_end_local_APIC_setup();
  851. return -1;
  852. }
  853. return 0;
  854. }
  855. static void __init smp_cpu_index_default(void)
  856. {
  857. int i;
  858. struct cpuinfo_x86 *c;
  859. for_each_possible_cpu(i) {
  860. c = &cpu_data(i);
  861. /* mark all to hotplug */
  862. c->cpu_index = nr_cpu_ids;
  863. }
  864. }
  865. /*
  866. * Prepare for SMP bootup. The MP table or ACPI has been read
  867. * earlier. Just do some sanity checking here and enable APIC mode.
  868. */
  869. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  870. {
  871. unsigned int i;
  872. preempt_disable();
  873. smp_cpu_index_default();
  874. /*
  875. * Setup boot CPU information
  876. */
  877. smp_store_cpu_info(0); /* Final full version of the data */
  878. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  879. mb();
  880. current_thread_info()->cpu = 0; /* needed? */
  881. for_each_possible_cpu(i) {
  882. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  883. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  884. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  885. }
  886. set_cpu_sibling_map(0);
  887. if (smp_sanity_check(max_cpus) < 0) {
  888. printk(KERN_INFO "SMP disabled\n");
  889. disable_smp();
  890. goto out;
  891. }
  892. default_setup_apic_routing();
  893. preempt_disable();
  894. if (read_apic_id() != boot_cpu_physical_apicid) {
  895. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  896. read_apic_id(), boot_cpu_physical_apicid);
  897. /* Or can we switch back to PIC here? */
  898. }
  899. preempt_enable();
  900. connect_bsp_APIC();
  901. /*
  902. * Switch from PIC to APIC mode.
  903. */
  904. setup_local_APIC();
  905. /*
  906. * Enable IO APIC before setting up error vector
  907. */
  908. if (!skip_ioapic_setup && nr_ioapics)
  909. enable_IO_APIC();
  910. bsp_end_local_APIC_setup();
  911. if (apic->setup_portio_remap)
  912. apic->setup_portio_remap();
  913. smpboot_setup_io_apic();
  914. /*
  915. * Set up local APIC timer on boot CPU.
  916. */
  917. printk(KERN_INFO "CPU%d: ", 0);
  918. print_cpu_info(&cpu_data(0));
  919. x86_init.timers.setup_percpu_clockev();
  920. if (is_uv_system())
  921. uv_system_init();
  922. set_mtrr_aps_delayed_init();
  923. out:
  924. preempt_enable();
  925. }
  926. void arch_disable_nonboot_cpus_begin(void)
  927. {
  928. /*
  929. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  930. * In the suspend path, we will be back in the SMP mode shortly anyways.
  931. */
  932. skip_smp_alternatives = true;
  933. }
  934. void arch_disable_nonboot_cpus_end(void)
  935. {
  936. skip_smp_alternatives = false;
  937. }
  938. void arch_enable_nonboot_cpus_begin(void)
  939. {
  940. set_mtrr_aps_delayed_init();
  941. }
  942. void arch_enable_nonboot_cpus_end(void)
  943. {
  944. mtrr_aps_init();
  945. }
  946. /*
  947. * Early setup to make printk work.
  948. */
  949. void __init native_smp_prepare_boot_cpu(void)
  950. {
  951. int me = smp_processor_id();
  952. switch_to_new_gdt(me);
  953. /* already set me in cpu_online_mask in boot_cpu_init() */
  954. cpumask_set_cpu(me, cpu_callout_mask);
  955. per_cpu(cpu_state, me) = CPU_ONLINE;
  956. }
  957. void __init native_smp_cpus_done(unsigned int max_cpus)
  958. {
  959. pr_debug("Boot done.\n");
  960. nmi_selftest();
  961. impress_friends();
  962. #ifdef CONFIG_X86_IO_APIC
  963. setup_ioapic_dest();
  964. #endif
  965. mtrr_aps_init();
  966. }
  967. static int __initdata setup_possible_cpus = -1;
  968. static int __init _setup_possible_cpus(char *str)
  969. {
  970. get_option(&str, &setup_possible_cpus);
  971. return 0;
  972. }
  973. early_param("possible_cpus", _setup_possible_cpus);
  974. /*
  975. * cpu_possible_mask should be static, it cannot change as cpu's
  976. * are onlined, or offlined. The reason is per-cpu data-structures
  977. * are allocated by some modules at init time, and dont expect to
  978. * do this dynamically on cpu arrival/departure.
  979. * cpu_present_mask on the other hand can change dynamically.
  980. * In case when cpu_hotplug is not compiled, then we resort to current
  981. * behaviour, which is cpu_possible == cpu_present.
  982. * - Ashok Raj
  983. *
  984. * Three ways to find out the number of additional hotplug CPUs:
  985. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  986. * - The user can overwrite it with possible_cpus=NUM
  987. * - Otherwise don't reserve additional CPUs.
  988. * We do this because additional CPUs waste a lot of memory.
  989. * -AK
  990. */
  991. __init void prefill_possible_map(void)
  992. {
  993. int i, possible;
  994. /* no processor from mptable or madt */
  995. if (!num_processors)
  996. num_processors = 1;
  997. i = setup_max_cpus ?: 1;
  998. if (setup_possible_cpus == -1) {
  999. possible = num_processors;
  1000. #ifdef CONFIG_HOTPLUG_CPU
  1001. if (setup_max_cpus)
  1002. possible += disabled_cpus;
  1003. #else
  1004. if (possible > i)
  1005. possible = i;
  1006. #endif
  1007. } else
  1008. possible = setup_possible_cpus;
  1009. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1010. /* nr_cpu_ids could be reduced via nr_cpus= */
  1011. if (possible > nr_cpu_ids) {
  1012. printk(KERN_WARNING
  1013. "%d Processors exceeds NR_CPUS limit of %d\n",
  1014. possible, nr_cpu_ids);
  1015. possible = nr_cpu_ids;
  1016. }
  1017. #ifdef CONFIG_HOTPLUG_CPU
  1018. if (!setup_max_cpus)
  1019. #endif
  1020. if (possible > i) {
  1021. printk(KERN_WARNING
  1022. "%d Processors exceeds max_cpus limit of %u\n",
  1023. possible, setup_max_cpus);
  1024. possible = i;
  1025. }
  1026. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1027. possible, max_t(int, possible - num_processors, 0));
  1028. for (i = 0; i < possible; i++)
  1029. set_cpu_possible(i, true);
  1030. for (; i < NR_CPUS; i++)
  1031. set_cpu_possible(i, false);
  1032. nr_cpu_ids = possible;
  1033. }
  1034. #ifdef CONFIG_HOTPLUG_CPU
  1035. static void remove_siblinginfo(int cpu)
  1036. {
  1037. int sibling;
  1038. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1039. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1040. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1041. /*/
  1042. * last thread sibling in this cpu core going down
  1043. */
  1044. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1045. cpu_data(sibling).booted_cores--;
  1046. }
  1047. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1048. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1049. cpumask_clear(cpu_sibling_mask(cpu));
  1050. cpumask_clear(cpu_core_mask(cpu));
  1051. c->phys_proc_id = 0;
  1052. c->cpu_core_id = 0;
  1053. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1054. }
  1055. static void __ref remove_cpu_from_maps(int cpu)
  1056. {
  1057. set_cpu_online(cpu, false);
  1058. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1059. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1060. /* was set by cpu_init() */
  1061. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1062. numa_remove_cpu(cpu);
  1063. }
  1064. void cpu_disable_common(void)
  1065. {
  1066. int cpu = smp_processor_id();
  1067. remove_siblinginfo(cpu);
  1068. /* It's now safe to remove this processor from the online map */
  1069. lock_vector_lock();
  1070. remove_cpu_from_maps(cpu);
  1071. unlock_vector_lock();
  1072. fixup_irqs();
  1073. }
  1074. int native_cpu_disable(void)
  1075. {
  1076. int cpu = smp_processor_id();
  1077. /*
  1078. * Perhaps use cpufreq to drop frequency, but that could go
  1079. * into generic code.
  1080. *
  1081. * We won't take down the boot processor on i386 due to some
  1082. * interrupts only being able to be serviced by the BSP.
  1083. * Especially so if we're not using an IOAPIC -zwane
  1084. */
  1085. if (cpu == 0)
  1086. return -EBUSY;
  1087. clear_local_APIC();
  1088. cpu_disable_common();
  1089. return 0;
  1090. }
  1091. void native_cpu_die(unsigned int cpu)
  1092. {
  1093. /* We don't do anything here: idle task is faking death itself. */
  1094. unsigned int i;
  1095. for (i = 0; i < 10; i++) {
  1096. /* They ack this in play_dead by setting CPU_DEAD */
  1097. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1098. if (system_state == SYSTEM_RUNNING)
  1099. pr_info("CPU %u is now offline\n", cpu);
  1100. if (1 == num_online_cpus())
  1101. alternatives_smp_switch(0);
  1102. return;
  1103. }
  1104. msleep(100);
  1105. }
  1106. pr_err("CPU %u didn't die...\n", cpu);
  1107. }
  1108. void play_dead_common(void)
  1109. {
  1110. idle_task_exit();
  1111. reset_lazy_tlbstate();
  1112. amd_e400_remove_cpu(raw_smp_processor_id());
  1113. mb();
  1114. /* Ack it */
  1115. __this_cpu_write(cpu_state, CPU_DEAD);
  1116. /*
  1117. * With physical CPU hotplug, we should halt the cpu
  1118. */
  1119. local_irq_disable();
  1120. }
  1121. /*
  1122. * We need to flush the caches before going to sleep, lest we have
  1123. * dirty data in our caches when we come back up.
  1124. */
  1125. static inline void mwait_play_dead(void)
  1126. {
  1127. unsigned int eax, ebx, ecx, edx;
  1128. unsigned int highest_cstate = 0;
  1129. unsigned int highest_subcstate = 0;
  1130. int i;
  1131. void *mwait_ptr;
  1132. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1133. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1134. return;
  1135. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1136. return;
  1137. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1138. return;
  1139. eax = CPUID_MWAIT_LEAF;
  1140. ecx = 0;
  1141. native_cpuid(&eax, &ebx, &ecx, &edx);
  1142. /*
  1143. * eax will be 0 if EDX enumeration is not valid.
  1144. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1145. */
  1146. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1147. eax = 0;
  1148. } else {
  1149. edx >>= MWAIT_SUBSTATE_SIZE;
  1150. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1151. if (edx & MWAIT_SUBSTATE_MASK) {
  1152. highest_cstate = i;
  1153. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1154. }
  1155. }
  1156. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1157. (highest_subcstate - 1);
  1158. }
  1159. /*
  1160. * This should be a memory location in a cache line which is
  1161. * unlikely to be touched by other processors. The actual
  1162. * content is immaterial as it is not actually modified in any way.
  1163. */
  1164. mwait_ptr = &current_thread_info()->flags;
  1165. wbinvd();
  1166. while (1) {
  1167. /*
  1168. * The CLFLUSH is a workaround for erratum AAI65 for
  1169. * the Xeon 7400 series. It's not clear it is actually
  1170. * needed, but it should be harmless in either case.
  1171. * The WBINVD is insufficient due to the spurious-wakeup
  1172. * case where we return around the loop.
  1173. */
  1174. clflush(mwait_ptr);
  1175. __monitor(mwait_ptr, 0, 0);
  1176. mb();
  1177. __mwait(eax, 0);
  1178. }
  1179. }
  1180. static inline void hlt_play_dead(void)
  1181. {
  1182. if (__this_cpu_read(cpu_info.x86) >= 4)
  1183. wbinvd();
  1184. while (1) {
  1185. native_halt();
  1186. }
  1187. }
  1188. void native_play_dead(void)
  1189. {
  1190. play_dead_common();
  1191. tboot_shutdown(TB_SHUTDOWN_WFS);
  1192. mwait_play_dead(); /* Only returns on failure */
  1193. if (cpuidle_play_dead())
  1194. hlt_play_dead();
  1195. }
  1196. #else /* ... !CONFIG_HOTPLUG_CPU */
  1197. int native_cpu_disable(void)
  1198. {
  1199. return -ENOSYS;
  1200. }
  1201. void native_cpu_die(unsigned int cpu)
  1202. {
  1203. /* We said "no" in __cpu_disable */
  1204. BUG();
  1205. }
  1206. void native_play_dead(void)
  1207. {
  1208. BUG();
  1209. }
  1210. #endif