perf_event.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. /*
  16. * | NHM/WSM | SNB |
  17. * register -------------------------------
  18. * | HT | no HT | HT | no HT |
  19. *-----------------------------------------
  20. * offcore | core | core | cpu | core |
  21. * lbr_sel | core | core | cpu | core |
  22. * ld_lat | cpu | core | cpu | core |
  23. *-----------------------------------------
  24. *
  25. * Given that there is a small number of shared regs,
  26. * we can pre-allocate their slot in the per-cpu
  27. * per-core reg tables.
  28. */
  29. enum extra_reg_type {
  30. EXTRA_REG_NONE = -1, /* not used */
  31. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  32. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  33. EXTRA_REG_LBR = 2, /* lbr_select */
  34. EXTRA_REG_MAX /* number of entries needed */
  35. };
  36. struct event_constraint {
  37. union {
  38. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  39. u64 idxmsk64;
  40. };
  41. u64 code;
  42. u64 cmask;
  43. int weight;
  44. int overlap;
  45. };
  46. struct amd_nb {
  47. int nb_id; /* NorthBridge id */
  48. int refcnt; /* reference count */
  49. struct perf_event *owners[X86_PMC_IDX_MAX];
  50. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  51. };
  52. /* The maximal number of PEBS events: */
  53. #define MAX_PEBS_EVENTS 4
  54. /*
  55. * A debug store configuration.
  56. *
  57. * We only support architectures that use 64bit fields.
  58. */
  59. struct debug_store {
  60. u64 bts_buffer_base;
  61. u64 bts_index;
  62. u64 bts_absolute_maximum;
  63. u64 bts_interrupt_threshold;
  64. u64 pebs_buffer_base;
  65. u64 pebs_index;
  66. u64 pebs_absolute_maximum;
  67. u64 pebs_interrupt_threshold;
  68. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  69. };
  70. /*
  71. * Per register state.
  72. */
  73. struct er_account {
  74. raw_spinlock_t lock; /* per-core: protect structure */
  75. u64 config; /* extra MSR config */
  76. u64 reg; /* extra MSR number */
  77. atomic_t ref; /* reference count */
  78. };
  79. /*
  80. * Per core/cpu state
  81. *
  82. * Used to coordinate shared registers between HT threads or
  83. * among events on a single PMU.
  84. */
  85. struct intel_shared_regs {
  86. struct er_account regs[EXTRA_REG_MAX];
  87. int refcnt; /* per-core: #HT threads */
  88. unsigned core_id; /* per-core: core id */
  89. };
  90. #define MAX_LBR_ENTRIES 16
  91. struct cpu_hw_events {
  92. /*
  93. * Generic x86 PMC bits
  94. */
  95. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  96. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  97. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  98. int enabled;
  99. int n_events;
  100. int n_added;
  101. int n_txn;
  102. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  103. u64 tags[X86_PMC_IDX_MAX];
  104. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  105. unsigned int group_flag;
  106. /*
  107. * Intel DebugStore bits
  108. */
  109. struct debug_store *ds;
  110. u64 pebs_enabled;
  111. /*
  112. * Intel LBR bits
  113. */
  114. int lbr_users;
  115. void *lbr_context;
  116. struct perf_branch_stack lbr_stack;
  117. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  118. struct er_account *lbr_sel;
  119. u64 br_sel;
  120. /*
  121. * Intel host/guest exclude bits
  122. */
  123. u64 intel_ctrl_guest_mask;
  124. u64 intel_ctrl_host_mask;
  125. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  126. /*
  127. * manage shared (per-core, per-cpu) registers
  128. * used on Intel NHM/WSM/SNB
  129. */
  130. struct intel_shared_regs *shared_regs;
  131. /*
  132. * AMD specific bits
  133. */
  134. struct amd_nb *amd_nb;
  135. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  136. u64 perf_ctr_virt_mask;
  137. void *kfree_on_online;
  138. };
  139. #define __EVENT_CONSTRAINT(c, n, m, w, o) {\
  140. { .idxmsk64 = (n) }, \
  141. .code = (c), \
  142. .cmask = (m), \
  143. .weight = (w), \
  144. .overlap = (o), \
  145. }
  146. #define EVENT_CONSTRAINT(c, n, m) \
  147. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0)
  148. /*
  149. * The overlap flag marks event constraints with overlapping counter
  150. * masks. This is the case if the counter mask of such an event is not
  151. * a subset of any other counter mask of a constraint with an equal or
  152. * higher weight, e.g.:
  153. *
  154. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  155. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  156. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  157. *
  158. * The event scheduler may not select the correct counter in the first
  159. * cycle because it needs to know which subsequent events will be
  160. * scheduled. It may fail to schedule the events then. So we set the
  161. * overlap flag for such constraints to give the scheduler a hint which
  162. * events to select for counter rescheduling.
  163. *
  164. * Care must be taken as the rescheduling algorithm is O(n!) which
  165. * will increase scheduling cycles for an over-commited system
  166. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  167. * and its counter masks must be kept at a minimum.
  168. */
  169. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  170. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1)
  171. /*
  172. * Constraint on the Event code.
  173. */
  174. #define INTEL_EVENT_CONSTRAINT(c, n) \
  175. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  176. /*
  177. * Constraint on the Event code + UMask + fixed-mask
  178. *
  179. * filter mask to validate fixed counter events.
  180. * the following filters disqualify for fixed counters:
  181. * - inv
  182. * - edge
  183. * - cnt-mask
  184. * The other filters are supported by fixed counters.
  185. * The any-thread option is supported starting with v3.
  186. */
  187. #define FIXED_EVENT_CONSTRAINT(c, n) \
  188. EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
  189. /*
  190. * Constraint on the Event code + UMask
  191. */
  192. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  193. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  194. #define EVENT_CONSTRAINT_END \
  195. EVENT_CONSTRAINT(0, 0, 0)
  196. #define for_each_event_constraint(e, c) \
  197. for ((e) = (c); (e)->weight; (e)++)
  198. /*
  199. * Extra registers for specific events.
  200. *
  201. * Some events need large masks and require external MSRs.
  202. * Those extra MSRs end up being shared for all events on
  203. * a PMU and sometimes between PMU of sibling HT threads.
  204. * In either case, the kernel needs to handle conflicting
  205. * accesses to those extra, shared, regs. The data structure
  206. * to manage those registers is stored in cpu_hw_event.
  207. */
  208. struct extra_reg {
  209. unsigned int event;
  210. unsigned int msr;
  211. u64 config_mask;
  212. u64 valid_mask;
  213. int idx; /* per_xxx->regs[] reg index */
  214. };
  215. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  216. .event = (e), \
  217. .msr = (ms), \
  218. .config_mask = (m), \
  219. .valid_mask = (vm), \
  220. .idx = EXTRA_REG_##i \
  221. }
  222. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  223. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  224. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  225. union perf_capabilities {
  226. struct {
  227. u64 lbr_format:6;
  228. u64 pebs_trap:1;
  229. u64 pebs_arch_reg:1;
  230. u64 pebs_format:4;
  231. u64 smm_freeze:1;
  232. };
  233. u64 capabilities;
  234. };
  235. struct x86_pmu_quirk {
  236. struct x86_pmu_quirk *next;
  237. void (*func)(void);
  238. };
  239. union x86_pmu_config {
  240. struct {
  241. u64 event:8,
  242. umask:8,
  243. usr:1,
  244. os:1,
  245. edge:1,
  246. pc:1,
  247. interrupt:1,
  248. __reserved1:1,
  249. en:1,
  250. inv:1,
  251. cmask:8,
  252. event2:4,
  253. __reserved2:4,
  254. go:1,
  255. ho:1;
  256. } bits;
  257. u64 value;
  258. };
  259. #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
  260. /*
  261. * struct x86_pmu - generic x86 pmu
  262. */
  263. struct x86_pmu {
  264. /*
  265. * Generic x86 PMC bits
  266. */
  267. const char *name;
  268. int version;
  269. int (*handle_irq)(struct pt_regs *);
  270. void (*disable_all)(void);
  271. void (*enable_all)(int added);
  272. void (*enable)(struct perf_event *);
  273. void (*disable)(struct perf_event *);
  274. int (*hw_config)(struct perf_event *event);
  275. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  276. unsigned eventsel;
  277. unsigned perfctr;
  278. u64 (*event_map)(int);
  279. int max_events;
  280. int num_counters;
  281. int num_counters_fixed;
  282. int cntval_bits;
  283. u64 cntval_mask;
  284. union {
  285. unsigned long events_maskl;
  286. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  287. };
  288. int events_mask_len;
  289. int apic;
  290. u64 max_period;
  291. struct event_constraint *
  292. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  293. struct perf_event *event);
  294. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  295. struct perf_event *event);
  296. struct event_constraint *event_constraints;
  297. struct x86_pmu_quirk *quirks;
  298. int perfctr_second_write;
  299. /*
  300. * sysfs attrs
  301. */
  302. int attr_rdpmc;
  303. struct attribute **format_attrs;
  304. /*
  305. * CPU Hotplug hooks
  306. */
  307. int (*cpu_prepare)(int cpu);
  308. void (*cpu_starting)(int cpu);
  309. void (*cpu_dying)(int cpu);
  310. void (*cpu_dead)(int cpu);
  311. void (*flush_branch_stack)(void);
  312. /*
  313. * Intel Arch Perfmon v2+
  314. */
  315. u64 intel_ctrl;
  316. union perf_capabilities intel_cap;
  317. /*
  318. * Intel DebugStore bits
  319. */
  320. int bts, pebs;
  321. int bts_active, pebs_active;
  322. int pebs_record_size;
  323. void (*drain_pebs)(struct pt_regs *regs);
  324. struct event_constraint *pebs_constraints;
  325. /*
  326. * Intel LBR
  327. */
  328. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  329. int lbr_nr; /* hardware stack size */
  330. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  331. const int *lbr_sel_map; /* lbr_select mappings */
  332. /*
  333. * Extra registers for events
  334. */
  335. struct extra_reg *extra_regs;
  336. unsigned int er_flags;
  337. /*
  338. * Intel host/guest support (KVM)
  339. */
  340. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  341. };
  342. #define x86_add_quirk(func_) \
  343. do { \
  344. static struct x86_pmu_quirk __quirk __initdata = { \
  345. .func = func_, \
  346. }; \
  347. __quirk.next = x86_pmu.quirks; \
  348. x86_pmu.quirks = &__quirk; \
  349. } while (0)
  350. #define ERF_NO_HT_SHARING 1
  351. #define ERF_HAS_RSP_1 2
  352. extern struct x86_pmu x86_pmu __read_mostly;
  353. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  354. int x86_perf_event_set_period(struct perf_event *event);
  355. /*
  356. * Generalized hw caching related hw_event table, filled
  357. * in on a per model basis. A value of 0 means
  358. * 'not supported', -1 means 'hw_event makes no sense on
  359. * this CPU', any other value means the raw hw_event
  360. * ID.
  361. */
  362. #define C(x) PERF_COUNT_HW_CACHE_##x
  363. extern u64 __read_mostly hw_cache_event_ids
  364. [PERF_COUNT_HW_CACHE_MAX]
  365. [PERF_COUNT_HW_CACHE_OP_MAX]
  366. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  367. extern u64 __read_mostly hw_cache_extra_regs
  368. [PERF_COUNT_HW_CACHE_MAX]
  369. [PERF_COUNT_HW_CACHE_OP_MAX]
  370. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  371. u64 x86_perf_event_update(struct perf_event *event);
  372. static inline int x86_pmu_addr_offset(int index)
  373. {
  374. int offset;
  375. /* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
  376. alternative_io(ASM_NOP2,
  377. "shll $1, %%eax",
  378. X86_FEATURE_PERFCTR_CORE,
  379. "=a" (offset),
  380. "a" (index));
  381. return offset;
  382. }
  383. static inline unsigned int x86_pmu_config_addr(int index)
  384. {
  385. return x86_pmu.eventsel + x86_pmu_addr_offset(index);
  386. }
  387. static inline unsigned int x86_pmu_event_addr(int index)
  388. {
  389. return x86_pmu.perfctr + x86_pmu_addr_offset(index);
  390. }
  391. int x86_setup_perfctr(struct perf_event *event);
  392. int x86_pmu_hw_config(struct perf_event *event);
  393. void x86_pmu_disable_all(void);
  394. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  395. u64 enable_mask)
  396. {
  397. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  398. if (hwc->extra_reg.reg)
  399. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  400. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  401. }
  402. void x86_pmu_enable_all(int added);
  403. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  404. void x86_pmu_stop(struct perf_event *event, int flags);
  405. static inline void x86_pmu_disable_event(struct perf_event *event)
  406. {
  407. struct hw_perf_event *hwc = &event->hw;
  408. wrmsrl(hwc->config_base, hwc->config);
  409. }
  410. void x86_pmu_enable_event(struct perf_event *event);
  411. int x86_pmu_handle_irq(struct pt_regs *regs);
  412. extern struct event_constraint emptyconstraint;
  413. extern struct event_constraint unconstrained;
  414. static inline bool kernel_ip(unsigned long ip)
  415. {
  416. #ifdef CONFIG_X86_32
  417. return ip > PAGE_OFFSET;
  418. #else
  419. return (long)ip < 0;
  420. #endif
  421. }
  422. #ifdef CONFIG_CPU_SUP_AMD
  423. int amd_pmu_init(void);
  424. #else /* CONFIG_CPU_SUP_AMD */
  425. static inline int amd_pmu_init(void)
  426. {
  427. return 0;
  428. }
  429. #endif /* CONFIG_CPU_SUP_AMD */
  430. #ifdef CONFIG_CPU_SUP_INTEL
  431. int intel_pmu_save_and_restart(struct perf_event *event);
  432. struct event_constraint *
  433. x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event);
  434. struct intel_shared_regs *allocate_shared_regs(int cpu);
  435. int intel_pmu_init(void);
  436. void init_debug_store_on_cpu(int cpu);
  437. void fini_debug_store_on_cpu(int cpu);
  438. void release_ds_buffers(void);
  439. void reserve_ds_buffers(void);
  440. extern struct event_constraint bts_constraint;
  441. void intel_pmu_enable_bts(u64 config);
  442. void intel_pmu_disable_bts(void);
  443. int intel_pmu_drain_bts_buffer(void);
  444. extern struct event_constraint intel_core2_pebs_event_constraints[];
  445. extern struct event_constraint intel_atom_pebs_event_constraints[];
  446. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  447. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  448. extern struct event_constraint intel_snb_pebs_event_constraints[];
  449. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  450. void intel_pmu_pebs_enable(struct perf_event *event);
  451. void intel_pmu_pebs_disable(struct perf_event *event);
  452. void intel_pmu_pebs_enable_all(void);
  453. void intel_pmu_pebs_disable_all(void);
  454. void intel_ds_init(void);
  455. void intel_pmu_lbr_reset(void);
  456. void intel_pmu_lbr_enable(struct perf_event *event);
  457. void intel_pmu_lbr_disable(struct perf_event *event);
  458. void intel_pmu_lbr_enable_all(void);
  459. void intel_pmu_lbr_disable_all(void);
  460. void intel_pmu_lbr_read(void);
  461. void intel_pmu_lbr_init_core(void);
  462. void intel_pmu_lbr_init_nhm(void);
  463. void intel_pmu_lbr_init_atom(void);
  464. void intel_pmu_lbr_init_snb(void);
  465. int intel_pmu_setup_lbr_filter(struct perf_event *event);
  466. int p4_pmu_init(void);
  467. int p6_pmu_init(void);
  468. #else /* CONFIG_CPU_SUP_INTEL */
  469. static inline void reserve_ds_buffers(void)
  470. {
  471. }
  472. static inline void release_ds_buffers(void)
  473. {
  474. }
  475. static inline int intel_pmu_init(void)
  476. {
  477. return 0;
  478. }
  479. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  480. {
  481. return NULL;
  482. }
  483. #endif /* CONFIG_CPU_SUP_INTEL */