generic.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /*
  2. * This only handles 32bit MTRR on 32bit hosts. This is strictly wrong
  3. * because MTRRs can span up to 40 bits (36bits on most modern x86)
  4. */
  5. #define DEBUG
  6. #include <linux/module.h>
  7. #include <linux/init.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <asm/processor-flags.h>
  11. #include <asm/cpufeature.h>
  12. #include <asm/tlbflush.h>
  13. #include <asm/mtrr.h>
  14. #include <asm/msr.h>
  15. #include <asm/pat.h>
  16. #include "mtrr.h"
  17. struct fixed_range_block {
  18. int base_msr; /* start address of an MTRR block */
  19. int ranges; /* number of MTRRs in this block */
  20. };
  21. static struct fixed_range_block fixed_range_blocks[] = {
  22. { MSR_MTRRfix64K_00000, 1 }, /* one 64k MTRR */
  23. { MSR_MTRRfix16K_80000, 2 }, /* two 16k MTRRs */
  24. { MSR_MTRRfix4K_C0000, 8 }, /* eight 4k MTRRs */
  25. {}
  26. };
  27. static unsigned long smp_changes_mask;
  28. static int mtrr_state_set;
  29. u64 mtrr_tom2;
  30. struct mtrr_state_type mtrr_state;
  31. EXPORT_SYMBOL_GPL(mtrr_state);
  32. /*
  33. * BIOS is expected to clear MtrrFixDramModEn bit, see for example
  34. * "BIOS and Kernel Developer's Guide for the AMD Athlon 64 and AMD
  35. * Opteron Processors" (26094 Rev. 3.30 February 2006), section
  36. * "13.2.1.2 SYSCFG Register": "The MtrrFixDramModEn bit should be set
  37. * to 1 during BIOS initalization of the fixed MTRRs, then cleared to
  38. * 0 for operation."
  39. */
  40. static inline void k8_check_syscfg_dram_mod_en(void)
  41. {
  42. u32 lo, hi;
  43. if (!((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) &&
  44. (boot_cpu_data.x86 >= 0x0f)))
  45. return;
  46. rdmsr(MSR_K8_SYSCFG, lo, hi);
  47. if (lo & K8_MTRRFIXRANGE_DRAM_MODIFY) {
  48. printk(KERN_ERR FW_WARN "MTRR: CPU %u: SYSCFG[MtrrFixDramModEn]"
  49. " not cleared by BIOS, clearing this bit\n",
  50. smp_processor_id());
  51. lo &= ~K8_MTRRFIXRANGE_DRAM_MODIFY;
  52. mtrr_wrmsr(MSR_K8_SYSCFG, lo, hi);
  53. }
  54. }
  55. /* Get the size of contiguous MTRR range */
  56. static u64 get_mtrr_size(u64 mask)
  57. {
  58. u64 size;
  59. mask >>= PAGE_SHIFT;
  60. mask |= size_or_mask;
  61. size = -mask;
  62. size <<= PAGE_SHIFT;
  63. return size;
  64. }
  65. /*
  66. * Check and return the effective type for MTRR-MTRR type overlap.
  67. * Returns 1 if the effective type is UNCACHEABLE, else returns 0
  68. */
  69. static int check_type_overlap(u8 *prev, u8 *curr)
  70. {
  71. if (*prev == MTRR_TYPE_UNCACHABLE || *curr == MTRR_TYPE_UNCACHABLE) {
  72. *prev = MTRR_TYPE_UNCACHABLE;
  73. *curr = MTRR_TYPE_UNCACHABLE;
  74. return 1;
  75. }
  76. if ((*prev == MTRR_TYPE_WRBACK && *curr == MTRR_TYPE_WRTHROUGH) ||
  77. (*prev == MTRR_TYPE_WRTHROUGH && *curr == MTRR_TYPE_WRBACK)) {
  78. *prev = MTRR_TYPE_WRTHROUGH;
  79. *curr = MTRR_TYPE_WRTHROUGH;
  80. }
  81. if (*prev != *curr) {
  82. *prev = MTRR_TYPE_UNCACHABLE;
  83. *curr = MTRR_TYPE_UNCACHABLE;
  84. return 1;
  85. }
  86. return 0;
  87. }
  88. /*
  89. * Error/Semi-error returns:
  90. * 0xFF - when MTRR is not enabled
  91. * *repeat == 1 implies [start:end] spanned across MTRR range and type returned
  92. * corresponds only to [start:*partial_end].
  93. * Caller has to lookup again for [*partial_end:end].
  94. */
  95. static u8 __mtrr_type_lookup(u64 start, u64 end, u64 *partial_end, int *repeat)
  96. {
  97. int i;
  98. u64 base, mask;
  99. u8 prev_match, curr_match;
  100. *repeat = 0;
  101. if (!mtrr_state_set)
  102. return 0xFF;
  103. if (!mtrr_state.enabled)
  104. return 0xFF;
  105. /* Make end inclusive end, instead of exclusive */
  106. end--;
  107. /* Look in fixed ranges. Just return the type as per start */
  108. if (mtrr_state.have_fixed && (start < 0x100000)) {
  109. int idx;
  110. if (start < 0x80000) {
  111. idx = 0;
  112. idx += (start >> 16);
  113. return mtrr_state.fixed_ranges[idx];
  114. } else if (start < 0xC0000) {
  115. idx = 1 * 8;
  116. idx += ((start - 0x80000) >> 14);
  117. return mtrr_state.fixed_ranges[idx];
  118. } else if (start < 0x1000000) {
  119. idx = 3 * 8;
  120. idx += ((start - 0xC0000) >> 12);
  121. return mtrr_state.fixed_ranges[idx];
  122. }
  123. }
  124. /*
  125. * Look in variable ranges
  126. * Look of multiple ranges matching this address and pick type
  127. * as per MTRR precedence
  128. */
  129. if (!(mtrr_state.enabled & 2))
  130. return mtrr_state.def_type;
  131. prev_match = 0xFF;
  132. for (i = 0; i < num_var_ranges; ++i) {
  133. unsigned short start_state, end_state;
  134. if (!(mtrr_state.var_ranges[i].mask_lo & (1 << 11)))
  135. continue;
  136. base = (((u64)mtrr_state.var_ranges[i].base_hi) << 32) +
  137. (mtrr_state.var_ranges[i].base_lo & PAGE_MASK);
  138. mask = (((u64)mtrr_state.var_ranges[i].mask_hi) << 32) +
  139. (mtrr_state.var_ranges[i].mask_lo & PAGE_MASK);
  140. start_state = ((start & mask) == (base & mask));
  141. end_state = ((end & mask) == (base & mask));
  142. if (start_state != end_state) {
  143. /*
  144. * We have start:end spanning across an MTRR.
  145. * We split the region into
  146. * either
  147. * (start:mtrr_end) (mtrr_end:end)
  148. * or
  149. * (start:mtrr_start) (mtrr_start:end)
  150. * depending on kind of overlap.
  151. * Return the type for first region and a pointer to
  152. * the start of second region so that caller will
  153. * lookup again on the second region.
  154. * Note: This way we handle multiple overlaps as well.
  155. */
  156. if (start_state)
  157. *partial_end = base + get_mtrr_size(mask);
  158. else
  159. *partial_end = base;
  160. if (unlikely(*partial_end <= start)) {
  161. WARN_ON(1);
  162. *partial_end = start + PAGE_SIZE;
  163. }
  164. end = *partial_end - 1; /* end is inclusive */
  165. *repeat = 1;
  166. }
  167. if ((start & mask) != (base & mask))
  168. continue;
  169. curr_match = mtrr_state.var_ranges[i].base_lo & 0xff;
  170. if (prev_match == 0xFF) {
  171. prev_match = curr_match;
  172. continue;
  173. }
  174. if (check_type_overlap(&prev_match, &curr_match))
  175. return curr_match;
  176. }
  177. if (mtrr_tom2) {
  178. if (start >= (1ULL<<32) && (end < mtrr_tom2))
  179. return MTRR_TYPE_WRBACK;
  180. }
  181. if (prev_match != 0xFF)
  182. return prev_match;
  183. return mtrr_state.def_type;
  184. }
  185. /*
  186. * Returns the effective MTRR type for the region
  187. * Error return:
  188. * 0xFF - when MTRR is not enabled
  189. */
  190. u8 mtrr_type_lookup(u64 start, u64 end)
  191. {
  192. u8 type, prev_type;
  193. int repeat;
  194. u64 partial_end;
  195. type = __mtrr_type_lookup(start, end, &partial_end, &repeat);
  196. /*
  197. * Common path is with repeat = 0.
  198. * However, we can have cases where [start:end] spans across some
  199. * MTRR range. Do repeated lookups for that case here.
  200. */
  201. while (repeat) {
  202. prev_type = type;
  203. start = partial_end;
  204. type = __mtrr_type_lookup(start, end, &partial_end, &repeat);
  205. if (check_type_overlap(&prev_type, &type))
  206. return type;
  207. }
  208. return type;
  209. }
  210. /* Get the MSR pair relating to a var range */
  211. static void
  212. get_mtrr_var_range(unsigned int index, struct mtrr_var_range *vr)
  213. {
  214. rdmsr(MTRRphysBase_MSR(index), vr->base_lo, vr->base_hi);
  215. rdmsr(MTRRphysMask_MSR(index), vr->mask_lo, vr->mask_hi);
  216. }
  217. /* Fill the MSR pair relating to a var range */
  218. void fill_mtrr_var_range(unsigned int index,
  219. u32 base_lo, u32 base_hi, u32 mask_lo, u32 mask_hi)
  220. {
  221. struct mtrr_var_range *vr;
  222. vr = mtrr_state.var_ranges;
  223. vr[index].base_lo = base_lo;
  224. vr[index].base_hi = base_hi;
  225. vr[index].mask_lo = mask_lo;
  226. vr[index].mask_hi = mask_hi;
  227. }
  228. static void get_fixed_ranges(mtrr_type *frs)
  229. {
  230. unsigned int *p = (unsigned int *)frs;
  231. int i;
  232. k8_check_syscfg_dram_mod_en();
  233. rdmsr(MSR_MTRRfix64K_00000, p[0], p[1]);
  234. for (i = 0; i < 2; i++)
  235. rdmsr(MSR_MTRRfix16K_80000 + i, p[2 + i * 2], p[3 + i * 2]);
  236. for (i = 0; i < 8; i++)
  237. rdmsr(MSR_MTRRfix4K_C0000 + i, p[6 + i * 2], p[7 + i * 2]);
  238. }
  239. void mtrr_save_fixed_ranges(void *info)
  240. {
  241. if (cpu_has_mtrr)
  242. get_fixed_ranges(mtrr_state.fixed_ranges);
  243. }
  244. static unsigned __initdata last_fixed_start;
  245. static unsigned __initdata last_fixed_end;
  246. static mtrr_type __initdata last_fixed_type;
  247. static void __init print_fixed_last(void)
  248. {
  249. if (!last_fixed_end)
  250. return;
  251. pr_debug(" %05X-%05X %s\n", last_fixed_start,
  252. last_fixed_end - 1, mtrr_attrib_to_str(last_fixed_type));
  253. last_fixed_end = 0;
  254. }
  255. static void __init update_fixed_last(unsigned base, unsigned end,
  256. mtrr_type type)
  257. {
  258. last_fixed_start = base;
  259. last_fixed_end = end;
  260. last_fixed_type = type;
  261. }
  262. static void __init
  263. print_fixed(unsigned base, unsigned step, const mtrr_type *types)
  264. {
  265. unsigned i;
  266. for (i = 0; i < 8; ++i, ++types, base += step) {
  267. if (last_fixed_end == 0) {
  268. update_fixed_last(base, base + step, *types);
  269. continue;
  270. }
  271. if (last_fixed_end == base && last_fixed_type == *types) {
  272. last_fixed_end = base + step;
  273. continue;
  274. }
  275. /* new segments: gap or different type */
  276. print_fixed_last();
  277. update_fixed_last(base, base + step, *types);
  278. }
  279. }
  280. static void prepare_set(void);
  281. static void post_set(void);
  282. static void __init print_mtrr_state(void)
  283. {
  284. unsigned int i;
  285. int high_width;
  286. pr_debug("MTRR default type: %s\n",
  287. mtrr_attrib_to_str(mtrr_state.def_type));
  288. if (mtrr_state.have_fixed) {
  289. pr_debug("MTRR fixed ranges %sabled:\n",
  290. mtrr_state.enabled & 1 ? "en" : "dis");
  291. print_fixed(0x00000, 0x10000, mtrr_state.fixed_ranges + 0);
  292. for (i = 0; i < 2; ++i)
  293. print_fixed(0x80000 + i * 0x20000, 0x04000,
  294. mtrr_state.fixed_ranges + (i + 1) * 8);
  295. for (i = 0; i < 8; ++i)
  296. print_fixed(0xC0000 + i * 0x08000, 0x01000,
  297. mtrr_state.fixed_ranges + (i + 3) * 8);
  298. /* tail */
  299. print_fixed_last();
  300. }
  301. pr_debug("MTRR variable ranges %sabled:\n",
  302. mtrr_state.enabled & 2 ? "en" : "dis");
  303. if (size_or_mask & 0xffffffffUL)
  304. high_width = ffs(size_or_mask & 0xffffffffUL) - 1;
  305. else
  306. high_width = ffs(size_or_mask>>32) + 32 - 1;
  307. high_width = (high_width - (32 - PAGE_SHIFT) + 3) / 4;
  308. for (i = 0; i < num_var_ranges; ++i) {
  309. if (mtrr_state.var_ranges[i].mask_lo & (1 << 11))
  310. pr_debug(" %u base %0*X%05X000 mask %0*X%05X000 %s\n",
  311. i,
  312. high_width,
  313. mtrr_state.var_ranges[i].base_hi,
  314. mtrr_state.var_ranges[i].base_lo >> 12,
  315. high_width,
  316. mtrr_state.var_ranges[i].mask_hi,
  317. mtrr_state.var_ranges[i].mask_lo >> 12,
  318. mtrr_attrib_to_str(mtrr_state.var_ranges[i].base_lo & 0xff));
  319. else
  320. pr_debug(" %u disabled\n", i);
  321. }
  322. if (mtrr_tom2)
  323. pr_debug("TOM2: %016llx aka %lldM\n", mtrr_tom2, mtrr_tom2>>20);
  324. }
  325. /* Grab all of the MTRR state for this CPU into *state */
  326. void __init get_mtrr_state(void)
  327. {
  328. struct mtrr_var_range *vrs;
  329. unsigned long flags;
  330. unsigned lo, dummy;
  331. unsigned int i;
  332. vrs = mtrr_state.var_ranges;
  333. rdmsr(MSR_MTRRcap, lo, dummy);
  334. mtrr_state.have_fixed = (lo >> 8) & 1;
  335. for (i = 0; i < num_var_ranges; i++)
  336. get_mtrr_var_range(i, &vrs[i]);
  337. if (mtrr_state.have_fixed)
  338. get_fixed_ranges(mtrr_state.fixed_ranges);
  339. rdmsr(MSR_MTRRdefType, lo, dummy);
  340. mtrr_state.def_type = (lo & 0xff);
  341. mtrr_state.enabled = (lo & 0xc00) >> 10;
  342. if (amd_special_default_mtrr()) {
  343. unsigned low, high;
  344. /* TOP_MEM2 */
  345. rdmsr(MSR_K8_TOP_MEM2, low, high);
  346. mtrr_tom2 = high;
  347. mtrr_tom2 <<= 32;
  348. mtrr_tom2 |= low;
  349. mtrr_tom2 &= 0xffffff800000ULL;
  350. }
  351. print_mtrr_state();
  352. mtrr_state_set = 1;
  353. /* PAT setup for BP. We need to go through sync steps here */
  354. local_irq_save(flags);
  355. prepare_set();
  356. pat_init();
  357. post_set();
  358. local_irq_restore(flags);
  359. }
  360. /* Some BIOS's are messed up and don't set all MTRRs the same! */
  361. void __init mtrr_state_warn(void)
  362. {
  363. unsigned long mask = smp_changes_mask;
  364. if (!mask)
  365. return;
  366. if (mask & MTRR_CHANGE_MASK_FIXED)
  367. pr_warning("mtrr: your CPUs had inconsistent fixed MTRR settings\n");
  368. if (mask & MTRR_CHANGE_MASK_VARIABLE)
  369. pr_warning("mtrr: your CPUs had inconsistent variable MTRR settings\n");
  370. if (mask & MTRR_CHANGE_MASK_DEFTYPE)
  371. pr_warning("mtrr: your CPUs had inconsistent MTRRdefType settings\n");
  372. printk(KERN_INFO "mtrr: probably your BIOS does not setup all CPUs.\n");
  373. printk(KERN_INFO "mtrr: corrected configuration.\n");
  374. }
  375. /*
  376. * Doesn't attempt to pass an error out to MTRR users
  377. * because it's quite complicated in some cases and probably not
  378. * worth it because the best error handling is to ignore it.
  379. */
  380. void mtrr_wrmsr(unsigned msr, unsigned a, unsigned b)
  381. {
  382. if (wrmsr_safe(msr, a, b) < 0) {
  383. printk(KERN_ERR
  384. "MTRR: CPU %u: Writing MSR %x to %x:%x failed\n",
  385. smp_processor_id(), msr, a, b);
  386. }
  387. }
  388. /**
  389. * set_fixed_range - checks & updates a fixed-range MTRR if it
  390. * differs from the value it should have
  391. * @msr: MSR address of the MTTR which should be checked and updated
  392. * @changed: pointer which indicates whether the MTRR needed to be changed
  393. * @msrwords: pointer to the MSR values which the MSR should have
  394. */
  395. static void set_fixed_range(int msr, bool *changed, unsigned int *msrwords)
  396. {
  397. unsigned lo, hi;
  398. rdmsr(msr, lo, hi);
  399. if (lo != msrwords[0] || hi != msrwords[1]) {
  400. mtrr_wrmsr(msr, msrwords[0], msrwords[1]);
  401. *changed = true;
  402. }
  403. }
  404. /**
  405. * generic_get_free_region - Get a free MTRR.
  406. * @base: The starting (base) address of the region.
  407. * @size: The size (in bytes) of the region.
  408. * @replace_reg: mtrr index to be replaced; set to invalid value if none.
  409. *
  410. * Returns: The index of the region on success, else negative on error.
  411. */
  412. int
  413. generic_get_free_region(unsigned long base, unsigned long size, int replace_reg)
  414. {
  415. unsigned long lbase, lsize;
  416. mtrr_type ltype;
  417. int i, max;
  418. max = num_var_ranges;
  419. if (replace_reg >= 0 && replace_reg < max)
  420. return replace_reg;
  421. for (i = 0; i < max; ++i) {
  422. mtrr_if->get(i, &lbase, &lsize, &ltype);
  423. if (lsize == 0)
  424. return i;
  425. }
  426. return -ENOSPC;
  427. }
  428. static void generic_get_mtrr(unsigned int reg, unsigned long *base,
  429. unsigned long *size, mtrr_type *type)
  430. {
  431. unsigned int mask_lo, mask_hi, base_lo, base_hi;
  432. unsigned int tmp, hi;
  433. /*
  434. * get_mtrr doesn't need to update mtrr_state, also it could be called
  435. * from any cpu, so try to print it out directly.
  436. */
  437. get_cpu();
  438. rdmsr(MTRRphysMask_MSR(reg), mask_lo, mask_hi);
  439. if ((mask_lo & 0x800) == 0) {
  440. /* Invalid (i.e. free) range */
  441. *base = 0;
  442. *size = 0;
  443. *type = 0;
  444. goto out_put_cpu;
  445. }
  446. rdmsr(MTRRphysBase_MSR(reg), base_lo, base_hi);
  447. /* Work out the shifted address mask: */
  448. tmp = mask_hi << (32 - PAGE_SHIFT) | mask_lo >> PAGE_SHIFT;
  449. mask_lo = size_or_mask | tmp;
  450. /* Expand tmp with high bits to all 1s: */
  451. hi = fls(tmp);
  452. if (hi > 0) {
  453. tmp |= ~((1<<(hi - 1)) - 1);
  454. if (tmp != mask_lo) {
  455. printk(KERN_WARNING "mtrr: your BIOS has configured an incorrect mask, fixing it.\n");
  456. add_taint(TAINT_FIRMWARE_WORKAROUND);
  457. mask_lo = tmp;
  458. }
  459. }
  460. /*
  461. * This works correctly if size is a power of two, i.e. a
  462. * contiguous range:
  463. */
  464. *size = -mask_lo;
  465. *base = base_hi << (32 - PAGE_SHIFT) | base_lo >> PAGE_SHIFT;
  466. *type = base_lo & 0xff;
  467. out_put_cpu:
  468. put_cpu();
  469. }
  470. /**
  471. * set_fixed_ranges - checks & updates the fixed-range MTRRs if they
  472. * differ from the saved set
  473. * @frs: pointer to fixed-range MTRR values, saved by get_fixed_ranges()
  474. */
  475. static int set_fixed_ranges(mtrr_type *frs)
  476. {
  477. unsigned long long *saved = (unsigned long long *)frs;
  478. bool changed = false;
  479. int block = -1, range;
  480. k8_check_syscfg_dram_mod_en();
  481. while (fixed_range_blocks[++block].ranges) {
  482. for (range = 0; range < fixed_range_blocks[block].ranges; range++)
  483. set_fixed_range(fixed_range_blocks[block].base_msr + range,
  484. &changed, (unsigned int *)saved++);
  485. }
  486. return changed;
  487. }
  488. /*
  489. * Set the MSR pair relating to a var range.
  490. * Returns true if changes are made.
  491. */
  492. static bool set_mtrr_var_ranges(unsigned int index, struct mtrr_var_range *vr)
  493. {
  494. unsigned int lo, hi;
  495. bool changed = false;
  496. rdmsr(MTRRphysBase_MSR(index), lo, hi);
  497. if ((vr->base_lo & 0xfffff0ffUL) != (lo & 0xfffff0ffUL)
  498. || (vr->base_hi & (size_and_mask >> (32 - PAGE_SHIFT))) !=
  499. (hi & (size_and_mask >> (32 - PAGE_SHIFT)))) {
  500. mtrr_wrmsr(MTRRphysBase_MSR(index), vr->base_lo, vr->base_hi);
  501. changed = true;
  502. }
  503. rdmsr(MTRRphysMask_MSR(index), lo, hi);
  504. if ((vr->mask_lo & 0xfffff800UL) != (lo & 0xfffff800UL)
  505. || (vr->mask_hi & (size_and_mask >> (32 - PAGE_SHIFT))) !=
  506. (hi & (size_and_mask >> (32 - PAGE_SHIFT)))) {
  507. mtrr_wrmsr(MTRRphysMask_MSR(index), vr->mask_lo, vr->mask_hi);
  508. changed = true;
  509. }
  510. return changed;
  511. }
  512. static u32 deftype_lo, deftype_hi;
  513. /**
  514. * set_mtrr_state - Set the MTRR state for this CPU.
  515. *
  516. * NOTE: The CPU must already be in a safe state for MTRR changes.
  517. * RETURNS: 0 if no changes made, else a mask indicating what was changed.
  518. */
  519. static unsigned long set_mtrr_state(void)
  520. {
  521. unsigned long change_mask = 0;
  522. unsigned int i;
  523. for (i = 0; i < num_var_ranges; i++) {
  524. if (set_mtrr_var_ranges(i, &mtrr_state.var_ranges[i]))
  525. change_mask |= MTRR_CHANGE_MASK_VARIABLE;
  526. }
  527. if (mtrr_state.have_fixed && set_fixed_ranges(mtrr_state.fixed_ranges))
  528. change_mask |= MTRR_CHANGE_MASK_FIXED;
  529. /*
  530. * Set_mtrr_restore restores the old value of MTRRdefType,
  531. * so to set it we fiddle with the saved value:
  532. */
  533. if ((deftype_lo & 0xff) != mtrr_state.def_type
  534. || ((deftype_lo & 0xc00) >> 10) != mtrr_state.enabled) {
  535. deftype_lo = (deftype_lo & ~0xcff) | mtrr_state.def_type |
  536. (mtrr_state.enabled << 10);
  537. change_mask |= MTRR_CHANGE_MASK_DEFTYPE;
  538. }
  539. return change_mask;
  540. }
  541. static unsigned long cr4;
  542. static DEFINE_RAW_SPINLOCK(set_atomicity_lock);
  543. /*
  544. * Since we are disabling the cache don't allow any interrupts,
  545. * they would run extremely slow and would only increase the pain.
  546. *
  547. * The caller must ensure that local interrupts are disabled and
  548. * are reenabled after post_set() has been called.
  549. */
  550. static void prepare_set(void) __acquires(set_atomicity_lock)
  551. {
  552. unsigned long cr0;
  553. /*
  554. * Note that this is not ideal
  555. * since the cache is only flushed/disabled for this CPU while the
  556. * MTRRs are changed, but changing this requires more invasive
  557. * changes to the way the kernel boots
  558. */
  559. raw_spin_lock(&set_atomicity_lock);
  560. /* Enter the no-fill (CD=1, NW=0) cache mode and flush caches. */
  561. cr0 = read_cr0() | X86_CR0_CD;
  562. write_cr0(cr0);
  563. wbinvd();
  564. /* Save value of CR4 and clear Page Global Enable (bit 7) */
  565. if (cpu_has_pge) {
  566. cr4 = read_cr4();
  567. write_cr4(cr4 & ~X86_CR4_PGE);
  568. }
  569. /* Flush all TLBs via a mov %cr3, %reg; mov %reg, %cr3 */
  570. __flush_tlb();
  571. /* Save MTRR state */
  572. rdmsr(MSR_MTRRdefType, deftype_lo, deftype_hi);
  573. /* Disable MTRRs, and set the default type to uncached */
  574. mtrr_wrmsr(MSR_MTRRdefType, deftype_lo & ~0xcff, deftype_hi);
  575. wbinvd();
  576. }
  577. static void post_set(void) __releases(set_atomicity_lock)
  578. {
  579. /* Flush TLBs (no need to flush caches - they are disabled) */
  580. __flush_tlb();
  581. /* Intel (P6) standard MTRRs */
  582. mtrr_wrmsr(MSR_MTRRdefType, deftype_lo, deftype_hi);
  583. /* Enable caches */
  584. write_cr0(read_cr0() & 0xbfffffff);
  585. /* Restore value of CR4 */
  586. if (cpu_has_pge)
  587. write_cr4(cr4);
  588. raw_spin_unlock(&set_atomicity_lock);
  589. }
  590. static void generic_set_all(void)
  591. {
  592. unsigned long mask, count;
  593. unsigned long flags;
  594. local_irq_save(flags);
  595. prepare_set();
  596. /* Actually set the state */
  597. mask = set_mtrr_state();
  598. /* also set PAT */
  599. pat_init();
  600. post_set();
  601. local_irq_restore(flags);
  602. /* Use the atomic bitops to update the global mask */
  603. for (count = 0; count < sizeof mask * 8; ++count) {
  604. if (mask & 0x01)
  605. set_bit(count, &smp_changes_mask);
  606. mask >>= 1;
  607. }
  608. }
  609. /**
  610. * generic_set_mtrr - set variable MTRR register on the local CPU.
  611. *
  612. * @reg: The register to set.
  613. * @base: The base address of the region.
  614. * @size: The size of the region. If this is 0 the region is disabled.
  615. * @type: The type of the region.
  616. *
  617. * Returns nothing.
  618. */
  619. static void generic_set_mtrr(unsigned int reg, unsigned long base,
  620. unsigned long size, mtrr_type type)
  621. {
  622. unsigned long flags;
  623. struct mtrr_var_range *vr;
  624. vr = &mtrr_state.var_ranges[reg];
  625. local_irq_save(flags);
  626. prepare_set();
  627. if (size == 0) {
  628. /*
  629. * The invalid bit is kept in the mask, so we simply
  630. * clear the relevant mask register to disable a range.
  631. */
  632. mtrr_wrmsr(MTRRphysMask_MSR(reg), 0, 0);
  633. memset(vr, 0, sizeof(struct mtrr_var_range));
  634. } else {
  635. vr->base_lo = base << PAGE_SHIFT | type;
  636. vr->base_hi = (base & size_and_mask) >> (32 - PAGE_SHIFT);
  637. vr->mask_lo = -size << PAGE_SHIFT | 0x800;
  638. vr->mask_hi = (-size & size_and_mask) >> (32 - PAGE_SHIFT);
  639. mtrr_wrmsr(MTRRphysBase_MSR(reg), vr->base_lo, vr->base_hi);
  640. mtrr_wrmsr(MTRRphysMask_MSR(reg), vr->mask_lo, vr->mask_hi);
  641. }
  642. post_set();
  643. local_irq_restore(flags);
  644. }
  645. int generic_validate_add_page(unsigned long base, unsigned long size,
  646. unsigned int type)
  647. {
  648. unsigned long lbase, last;
  649. /*
  650. * For Intel PPro stepping <= 7
  651. * must be 4 MiB aligned and not touch 0x70000000 -> 0x7003FFFF
  652. */
  653. if (is_cpu(INTEL) && boot_cpu_data.x86 == 6 &&
  654. boot_cpu_data.x86_model == 1 &&
  655. boot_cpu_data.x86_mask <= 7) {
  656. if (base & ((1 << (22 - PAGE_SHIFT)) - 1)) {
  657. pr_warning("mtrr: base(0x%lx000) is not 4 MiB aligned\n", base);
  658. return -EINVAL;
  659. }
  660. if (!(base + size < 0x70000 || base > 0x7003F) &&
  661. (type == MTRR_TYPE_WRCOMB
  662. || type == MTRR_TYPE_WRBACK)) {
  663. pr_warning("mtrr: writable mtrr between 0x70000000 and 0x7003FFFF may hang the CPU.\n");
  664. return -EINVAL;
  665. }
  666. }
  667. /*
  668. * Check upper bits of base and last are equal and lower bits are 0
  669. * for base and 1 for last
  670. */
  671. last = base + size - 1;
  672. for (lbase = base; !(lbase & 1) && (last & 1);
  673. lbase = lbase >> 1, last = last >> 1)
  674. ;
  675. if (lbase != last) {
  676. pr_warning("mtrr: base(0x%lx000) is not aligned on a size(0x%lx000) boundary\n", base, size);
  677. return -EINVAL;
  678. }
  679. return 0;
  680. }
  681. static int generic_have_wrcomb(void)
  682. {
  683. unsigned long config, dummy;
  684. rdmsr(MSR_MTRRcap, config, dummy);
  685. return config & (1 << 10);
  686. }
  687. int positive_have_wrcomb(void)
  688. {
  689. return 1;
  690. }
  691. /*
  692. * Generic structure...
  693. */
  694. const struct mtrr_ops generic_mtrr_ops = {
  695. .use_intel_if = 1,
  696. .set_all = generic_set_all,
  697. .get = generic_get_mtrr,
  698. .get_free_region = generic_get_free_region,
  699. .set = generic_set_mtrr,
  700. .validate_add_page = generic_validate_add_page,
  701. .have_wrcomb = generic_have_wrcomb,
  702. };