mce.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348
  1. /*
  2. * Machine check handler.
  3. *
  4. * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
  5. * Rest from unknown author(s).
  6. * 2004 Andi Kleen. Rewrote most of it.
  7. * Copyright 2008 Intel Corporation
  8. * Author: Andi Kleen
  9. */
  10. #include <linux/thread_info.h>
  11. #include <linux/capability.h>
  12. #include <linux/miscdevice.h>
  13. #include <linux/ratelimit.h>
  14. #include <linux/kallsyms.h>
  15. #include <linux/rcupdate.h>
  16. #include <linux/kobject.h>
  17. #include <linux/uaccess.h>
  18. #include <linux/kdebug.h>
  19. #include <linux/kernel.h>
  20. #include <linux/percpu.h>
  21. #include <linux/string.h>
  22. #include <linux/device.h>
  23. #include <linux/syscore_ops.h>
  24. #include <linux/delay.h>
  25. #include <linux/ctype.h>
  26. #include <linux/sched.h>
  27. #include <linux/sysfs.h>
  28. #include <linux/types.h>
  29. #include <linux/slab.h>
  30. #include <linux/init.h>
  31. #include <linux/kmod.h>
  32. #include <linux/poll.h>
  33. #include <linux/nmi.h>
  34. #include <linux/cpu.h>
  35. #include <linux/smp.h>
  36. #include <linux/fs.h>
  37. #include <linux/mm.h>
  38. #include <linux/debugfs.h>
  39. #include <linux/irq_work.h>
  40. #include <linux/export.h>
  41. #include <asm/processor.h>
  42. #include <asm/mce.h>
  43. #include <asm/msr.h>
  44. #include "mce-internal.h"
  45. static DEFINE_MUTEX(mce_chrdev_read_mutex);
  46. #define rcu_dereference_check_mce(p) \
  47. rcu_dereference_index_check((p), \
  48. rcu_read_lock_sched_held() || \
  49. lockdep_is_held(&mce_chrdev_read_mutex))
  50. #define CREATE_TRACE_POINTS
  51. #include <trace/events/mce.h>
  52. int mce_disabled __read_mostly;
  53. #define MISC_MCELOG_MINOR 227
  54. #define SPINUNIT 100 /* 100ns */
  55. atomic_t mce_entry;
  56. DEFINE_PER_CPU(unsigned, mce_exception_count);
  57. /*
  58. * Tolerant levels:
  59. * 0: always panic on uncorrected errors, log corrected errors
  60. * 1: panic or SIGBUS on uncorrected errors, log corrected errors
  61. * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
  62. * 3: never panic or SIGBUS, log all errors (for testing only)
  63. */
  64. static int tolerant __read_mostly = 1;
  65. static int banks __read_mostly;
  66. static int rip_msr __read_mostly;
  67. static int mce_bootlog __read_mostly = -1;
  68. static int monarch_timeout __read_mostly = -1;
  69. static int mce_panic_timeout __read_mostly;
  70. static int mce_dont_log_ce __read_mostly;
  71. int mce_cmci_disabled __read_mostly;
  72. int mce_ignore_ce __read_mostly;
  73. int mce_ser __read_mostly;
  74. struct mce_bank *mce_banks __read_mostly;
  75. /* User mode helper program triggered by machine check event */
  76. static unsigned long mce_need_notify;
  77. static char mce_helper[128];
  78. static char *mce_helper_argv[2] = { mce_helper, NULL };
  79. static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);
  80. static DEFINE_PER_CPU(struct mce, mces_seen);
  81. static int cpu_missing;
  82. /* MCA banks polled by the period polling timer for corrected events */
  83. DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
  84. [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
  85. };
  86. static DEFINE_PER_CPU(struct work_struct, mce_work);
  87. /*
  88. * CPU/chipset specific EDAC code can register a notifier call here to print
  89. * MCE errors in a human-readable form.
  90. */
  91. ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
  92. /* Do initial initialization of a struct mce */
  93. void mce_setup(struct mce *m)
  94. {
  95. memset(m, 0, sizeof(struct mce));
  96. m->cpu = m->extcpu = smp_processor_id();
  97. rdtscll(m->tsc);
  98. /* We hope get_seconds stays lockless */
  99. m->time = get_seconds();
  100. m->cpuvendor = boot_cpu_data.x86_vendor;
  101. m->cpuid = cpuid_eax(1);
  102. m->socketid = cpu_data(m->extcpu).phys_proc_id;
  103. m->apicid = cpu_data(m->extcpu).initial_apicid;
  104. rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
  105. }
  106. DEFINE_PER_CPU(struct mce, injectm);
  107. EXPORT_PER_CPU_SYMBOL_GPL(injectm);
  108. /*
  109. * Lockless MCE logging infrastructure.
  110. * This avoids deadlocks on printk locks without having to break locks. Also
  111. * separate MCEs from kernel messages to avoid bogus bug reports.
  112. */
  113. static struct mce_log mcelog = {
  114. .signature = MCE_LOG_SIGNATURE,
  115. .len = MCE_LOG_LEN,
  116. .recordlen = sizeof(struct mce),
  117. };
  118. void mce_log(struct mce *mce)
  119. {
  120. unsigned next, entry;
  121. int ret = 0;
  122. /* Emit the trace record: */
  123. trace_mce_record(mce);
  124. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
  125. if (ret == NOTIFY_STOP)
  126. return;
  127. mce->finished = 0;
  128. wmb();
  129. for (;;) {
  130. entry = rcu_dereference_check_mce(mcelog.next);
  131. for (;;) {
  132. /*
  133. * When the buffer fills up discard new entries.
  134. * Assume that the earlier errors are the more
  135. * interesting ones:
  136. */
  137. if (entry >= MCE_LOG_LEN) {
  138. set_bit(MCE_OVERFLOW,
  139. (unsigned long *)&mcelog.flags);
  140. return;
  141. }
  142. /* Old left over entry. Skip: */
  143. if (mcelog.entry[entry].finished) {
  144. entry++;
  145. continue;
  146. }
  147. break;
  148. }
  149. smp_rmb();
  150. next = entry + 1;
  151. if (cmpxchg(&mcelog.next, entry, next) == entry)
  152. break;
  153. }
  154. memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
  155. wmb();
  156. mcelog.entry[entry].finished = 1;
  157. wmb();
  158. mce->finished = 1;
  159. set_bit(0, &mce_need_notify);
  160. }
  161. static void drain_mcelog_buffer(void)
  162. {
  163. unsigned int next, i, prev = 0;
  164. next = ACCESS_ONCE(mcelog.next);
  165. do {
  166. struct mce *m;
  167. /* drain what was logged during boot */
  168. for (i = prev; i < next; i++) {
  169. unsigned long start = jiffies;
  170. unsigned retries = 1;
  171. m = &mcelog.entry[i];
  172. while (!m->finished) {
  173. if (time_after_eq(jiffies, start + 2*retries))
  174. retries++;
  175. cpu_relax();
  176. if (!m->finished && retries >= 4) {
  177. pr_err("MCE: skipping error being logged currently!\n");
  178. break;
  179. }
  180. }
  181. smp_rmb();
  182. atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  183. }
  184. memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
  185. prev = next;
  186. next = cmpxchg(&mcelog.next, prev, 0);
  187. } while (next != prev);
  188. }
  189. void mce_register_decode_chain(struct notifier_block *nb)
  190. {
  191. atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
  192. drain_mcelog_buffer();
  193. }
  194. EXPORT_SYMBOL_GPL(mce_register_decode_chain);
  195. void mce_unregister_decode_chain(struct notifier_block *nb)
  196. {
  197. atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
  198. }
  199. EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);
  200. static void print_mce(struct mce *m)
  201. {
  202. int ret = 0;
  203. pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
  204. m->extcpu, m->mcgstatus, m->bank, m->status);
  205. if (m->ip) {
  206. pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
  207. !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
  208. m->cs, m->ip);
  209. if (m->cs == __KERNEL_CS)
  210. print_symbol("{%s}", m->ip);
  211. pr_cont("\n");
  212. }
  213. pr_emerg(HW_ERR "TSC %llx ", m->tsc);
  214. if (m->addr)
  215. pr_cont("ADDR %llx ", m->addr);
  216. if (m->misc)
  217. pr_cont("MISC %llx ", m->misc);
  218. pr_cont("\n");
  219. /*
  220. * Note this output is parsed by external tools and old fields
  221. * should not be changed.
  222. */
  223. pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
  224. m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
  225. cpu_data(m->extcpu).microcode);
  226. /*
  227. * Print out human-readable details about the MCE error,
  228. * (if the CPU has an implementation for that)
  229. */
  230. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  231. if (ret == NOTIFY_STOP)
  232. return;
  233. pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
  234. }
  235. #define PANIC_TIMEOUT 5 /* 5 seconds */
  236. static atomic_t mce_paniced;
  237. static int fake_panic;
  238. static atomic_t mce_fake_paniced;
  239. /* Panic in progress. Enable interrupts and wait for final IPI */
  240. static void wait_for_panic(void)
  241. {
  242. long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
  243. preempt_disable();
  244. local_irq_enable();
  245. while (timeout-- > 0)
  246. udelay(1);
  247. if (panic_timeout == 0)
  248. panic_timeout = mce_panic_timeout;
  249. panic("Panicing machine check CPU died");
  250. }
  251. static void mce_panic(char *msg, struct mce *final, char *exp)
  252. {
  253. int i, apei_err = 0;
  254. if (!fake_panic) {
  255. /*
  256. * Make sure only one CPU runs in machine check panic
  257. */
  258. if (atomic_inc_return(&mce_paniced) > 1)
  259. wait_for_panic();
  260. barrier();
  261. bust_spinlocks(1);
  262. console_verbose();
  263. } else {
  264. /* Don't log too much for fake panic */
  265. if (atomic_inc_return(&mce_fake_paniced) > 1)
  266. return;
  267. }
  268. /* First print corrected ones that are still unlogged */
  269. for (i = 0; i < MCE_LOG_LEN; i++) {
  270. struct mce *m = &mcelog.entry[i];
  271. if (!(m->status & MCI_STATUS_VAL))
  272. continue;
  273. if (!(m->status & MCI_STATUS_UC)) {
  274. print_mce(m);
  275. if (!apei_err)
  276. apei_err = apei_write_mce(m);
  277. }
  278. }
  279. /* Now print uncorrected but with the final one last */
  280. for (i = 0; i < MCE_LOG_LEN; i++) {
  281. struct mce *m = &mcelog.entry[i];
  282. if (!(m->status & MCI_STATUS_VAL))
  283. continue;
  284. if (!(m->status & MCI_STATUS_UC))
  285. continue;
  286. if (!final || memcmp(m, final, sizeof(struct mce))) {
  287. print_mce(m);
  288. if (!apei_err)
  289. apei_err = apei_write_mce(m);
  290. }
  291. }
  292. if (final) {
  293. print_mce(final);
  294. if (!apei_err)
  295. apei_err = apei_write_mce(final);
  296. }
  297. if (cpu_missing)
  298. pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
  299. if (exp)
  300. pr_emerg(HW_ERR "Machine check: %s\n", exp);
  301. if (!fake_panic) {
  302. if (panic_timeout == 0)
  303. panic_timeout = mce_panic_timeout;
  304. panic(msg);
  305. } else
  306. pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
  307. }
  308. /* Support code for software error injection */
  309. static int msr_to_offset(u32 msr)
  310. {
  311. unsigned bank = __this_cpu_read(injectm.bank);
  312. if (msr == rip_msr)
  313. return offsetof(struct mce, ip);
  314. if (msr == MSR_IA32_MCx_STATUS(bank))
  315. return offsetof(struct mce, status);
  316. if (msr == MSR_IA32_MCx_ADDR(bank))
  317. return offsetof(struct mce, addr);
  318. if (msr == MSR_IA32_MCx_MISC(bank))
  319. return offsetof(struct mce, misc);
  320. if (msr == MSR_IA32_MCG_STATUS)
  321. return offsetof(struct mce, mcgstatus);
  322. return -1;
  323. }
  324. /* MSR access wrappers used for error injection */
  325. static u64 mce_rdmsrl(u32 msr)
  326. {
  327. u64 v;
  328. if (__this_cpu_read(injectm.finished)) {
  329. int offset = msr_to_offset(msr);
  330. if (offset < 0)
  331. return 0;
  332. return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
  333. }
  334. if (rdmsrl_safe(msr, &v)) {
  335. WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
  336. /*
  337. * Return zero in case the access faulted. This should
  338. * not happen normally but can happen if the CPU does
  339. * something weird, or if the code is buggy.
  340. */
  341. v = 0;
  342. }
  343. return v;
  344. }
  345. static void mce_wrmsrl(u32 msr, u64 v)
  346. {
  347. if (__this_cpu_read(injectm.finished)) {
  348. int offset = msr_to_offset(msr);
  349. if (offset >= 0)
  350. *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
  351. return;
  352. }
  353. wrmsrl(msr, v);
  354. }
  355. /*
  356. * Collect all global (w.r.t. this processor) status about this machine
  357. * check into our "mce" struct so that we can use it later to assess
  358. * the severity of the problem as we read per-bank specific details.
  359. */
  360. static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
  361. {
  362. mce_setup(m);
  363. m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
  364. if (regs) {
  365. /*
  366. * Get the address of the instruction at the time of
  367. * the machine check error.
  368. */
  369. if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
  370. m->ip = regs->ip;
  371. m->cs = regs->cs;
  372. }
  373. /* Use accurate RIP reporting if available. */
  374. if (rip_msr)
  375. m->ip = mce_rdmsrl(rip_msr);
  376. }
  377. }
  378. /*
  379. * Simple lockless ring to communicate PFNs from the exception handler with the
  380. * process context work function. This is vastly simplified because there's
  381. * only a single reader and a single writer.
  382. */
  383. #define MCE_RING_SIZE 16 /* we use one entry less */
  384. struct mce_ring {
  385. unsigned short start;
  386. unsigned short end;
  387. unsigned long ring[MCE_RING_SIZE];
  388. };
  389. static DEFINE_PER_CPU(struct mce_ring, mce_ring);
  390. /* Runs with CPU affinity in workqueue */
  391. static int mce_ring_empty(void)
  392. {
  393. struct mce_ring *r = &__get_cpu_var(mce_ring);
  394. return r->start == r->end;
  395. }
  396. static int mce_ring_get(unsigned long *pfn)
  397. {
  398. struct mce_ring *r;
  399. int ret = 0;
  400. *pfn = 0;
  401. get_cpu();
  402. r = &__get_cpu_var(mce_ring);
  403. if (r->start == r->end)
  404. goto out;
  405. *pfn = r->ring[r->start];
  406. r->start = (r->start + 1) % MCE_RING_SIZE;
  407. ret = 1;
  408. out:
  409. put_cpu();
  410. return ret;
  411. }
  412. /* Always runs in MCE context with preempt off */
  413. static int mce_ring_add(unsigned long pfn)
  414. {
  415. struct mce_ring *r = &__get_cpu_var(mce_ring);
  416. unsigned next;
  417. next = (r->end + 1) % MCE_RING_SIZE;
  418. if (next == r->start)
  419. return -1;
  420. r->ring[r->end] = pfn;
  421. wmb();
  422. r->end = next;
  423. return 0;
  424. }
  425. int mce_available(struct cpuinfo_x86 *c)
  426. {
  427. if (mce_disabled)
  428. return 0;
  429. return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
  430. }
  431. static void mce_schedule_work(void)
  432. {
  433. if (!mce_ring_empty()) {
  434. struct work_struct *work = &__get_cpu_var(mce_work);
  435. if (!work_pending(work))
  436. schedule_work(work);
  437. }
  438. }
  439. DEFINE_PER_CPU(struct irq_work, mce_irq_work);
  440. static void mce_irq_work_cb(struct irq_work *entry)
  441. {
  442. mce_notify_irq();
  443. mce_schedule_work();
  444. }
  445. static void mce_report_event(struct pt_regs *regs)
  446. {
  447. if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
  448. mce_notify_irq();
  449. /*
  450. * Triggering the work queue here is just an insurance
  451. * policy in case the syscall exit notify handler
  452. * doesn't run soon enough or ends up running on the
  453. * wrong CPU (can happen when audit sleeps)
  454. */
  455. mce_schedule_work();
  456. return;
  457. }
  458. irq_work_queue(&__get_cpu_var(mce_irq_work));
  459. }
  460. /*
  461. * Read ADDR and MISC registers.
  462. */
  463. static void mce_read_aux(struct mce *m, int i)
  464. {
  465. if (m->status & MCI_STATUS_MISCV)
  466. m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
  467. if (m->status & MCI_STATUS_ADDRV) {
  468. m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
  469. /*
  470. * Mask the reported address by the reported granularity.
  471. */
  472. if (mce_ser && (m->status & MCI_STATUS_MISCV)) {
  473. u8 shift = MCI_MISC_ADDR_LSB(m->misc);
  474. m->addr >>= shift;
  475. m->addr <<= shift;
  476. }
  477. }
  478. }
  479. DEFINE_PER_CPU(unsigned, mce_poll_count);
  480. /*
  481. * Poll for corrected events or events that happened before reset.
  482. * Those are just logged through /dev/mcelog.
  483. *
  484. * This is executed in standard interrupt context.
  485. *
  486. * Note: spec recommends to panic for fatal unsignalled
  487. * errors here. However this would be quite problematic --
  488. * we would need to reimplement the Monarch handling and
  489. * it would mess up the exclusion between exception handler
  490. * and poll hander -- * so we skip this for now.
  491. * These cases should not happen anyways, or only when the CPU
  492. * is already totally * confused. In this case it's likely it will
  493. * not fully execute the machine check handler either.
  494. */
  495. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
  496. {
  497. struct mce m;
  498. int i;
  499. percpu_inc(mce_poll_count);
  500. mce_gather_info(&m, NULL);
  501. for (i = 0; i < banks; i++) {
  502. if (!mce_banks[i].ctl || !test_bit(i, *b))
  503. continue;
  504. m.misc = 0;
  505. m.addr = 0;
  506. m.bank = i;
  507. m.tsc = 0;
  508. barrier();
  509. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  510. if (!(m.status & MCI_STATUS_VAL))
  511. continue;
  512. /*
  513. * Uncorrected or signalled events are handled by the exception
  514. * handler when it is enabled, so don't process those here.
  515. *
  516. * TBD do the same check for MCI_STATUS_EN here?
  517. */
  518. if (!(flags & MCP_UC) &&
  519. (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
  520. continue;
  521. mce_read_aux(&m, i);
  522. if (!(flags & MCP_TIMESTAMP))
  523. m.tsc = 0;
  524. /*
  525. * Don't get the IP here because it's unlikely to
  526. * have anything to do with the actual error location.
  527. */
  528. if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce)
  529. mce_log(&m);
  530. /*
  531. * Clear state for this bank.
  532. */
  533. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  534. }
  535. /*
  536. * Don't clear MCG_STATUS here because it's only defined for
  537. * exceptions.
  538. */
  539. sync_core();
  540. }
  541. EXPORT_SYMBOL_GPL(machine_check_poll);
  542. /*
  543. * Do a quick check if any of the events requires a panic.
  544. * This decides if we keep the events around or clear them.
  545. */
  546. static int mce_no_way_out(struct mce *m, char **msg)
  547. {
  548. int i;
  549. for (i = 0; i < banks; i++) {
  550. m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  551. if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
  552. return 1;
  553. }
  554. return 0;
  555. }
  556. /*
  557. * Variable to establish order between CPUs while scanning.
  558. * Each CPU spins initially until executing is equal its number.
  559. */
  560. static atomic_t mce_executing;
  561. /*
  562. * Defines order of CPUs on entry. First CPU becomes Monarch.
  563. */
  564. static atomic_t mce_callin;
  565. /*
  566. * Check if a timeout waiting for other CPUs happened.
  567. */
  568. static int mce_timed_out(u64 *t)
  569. {
  570. /*
  571. * The others already did panic for some reason.
  572. * Bail out like in a timeout.
  573. * rmb() to tell the compiler that system_state
  574. * might have been modified by someone else.
  575. */
  576. rmb();
  577. if (atomic_read(&mce_paniced))
  578. wait_for_panic();
  579. if (!monarch_timeout)
  580. goto out;
  581. if ((s64)*t < SPINUNIT) {
  582. /* CHECKME: Make panic default for 1 too? */
  583. if (tolerant < 1)
  584. mce_panic("Timeout synchronizing machine check over CPUs",
  585. NULL, NULL);
  586. cpu_missing = 1;
  587. return 1;
  588. }
  589. *t -= SPINUNIT;
  590. out:
  591. touch_nmi_watchdog();
  592. return 0;
  593. }
  594. /*
  595. * The Monarch's reign. The Monarch is the CPU who entered
  596. * the machine check handler first. It waits for the others to
  597. * raise the exception too and then grades them. When any
  598. * error is fatal panic. Only then let the others continue.
  599. *
  600. * The other CPUs entering the MCE handler will be controlled by the
  601. * Monarch. They are called Subjects.
  602. *
  603. * This way we prevent any potential data corruption in a unrecoverable case
  604. * and also makes sure always all CPU's errors are examined.
  605. *
  606. * Also this detects the case of a machine check event coming from outer
  607. * space (not detected by any CPUs) In this case some external agent wants
  608. * us to shut down, so panic too.
  609. *
  610. * The other CPUs might still decide to panic if the handler happens
  611. * in a unrecoverable place, but in this case the system is in a semi-stable
  612. * state and won't corrupt anything by itself. It's ok to let the others
  613. * continue for a bit first.
  614. *
  615. * All the spin loops have timeouts; when a timeout happens a CPU
  616. * typically elects itself to be Monarch.
  617. */
  618. static void mce_reign(void)
  619. {
  620. int cpu;
  621. struct mce *m = NULL;
  622. int global_worst = 0;
  623. char *msg = NULL;
  624. char *nmsg = NULL;
  625. /*
  626. * This CPU is the Monarch and the other CPUs have run
  627. * through their handlers.
  628. * Grade the severity of the errors of all the CPUs.
  629. */
  630. for_each_possible_cpu(cpu) {
  631. int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
  632. &nmsg);
  633. if (severity > global_worst) {
  634. msg = nmsg;
  635. global_worst = severity;
  636. m = &per_cpu(mces_seen, cpu);
  637. }
  638. }
  639. /*
  640. * Cannot recover? Panic here then.
  641. * This dumps all the mces in the log buffer and stops the
  642. * other CPUs.
  643. */
  644. if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
  645. mce_panic("Fatal Machine check", m, msg);
  646. /*
  647. * For UC somewhere we let the CPU who detects it handle it.
  648. * Also must let continue the others, otherwise the handling
  649. * CPU could deadlock on a lock.
  650. */
  651. /*
  652. * No machine check event found. Must be some external
  653. * source or one CPU is hung. Panic.
  654. */
  655. if (global_worst <= MCE_KEEP_SEVERITY && tolerant < 3)
  656. mce_panic("Machine check from unknown source", NULL, NULL);
  657. /*
  658. * Now clear all the mces_seen so that they don't reappear on
  659. * the next mce.
  660. */
  661. for_each_possible_cpu(cpu)
  662. memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
  663. }
  664. static atomic_t global_nwo;
  665. /*
  666. * Start of Monarch synchronization. This waits until all CPUs have
  667. * entered the exception handler and then determines if any of them
  668. * saw a fatal event that requires panic. Then it executes them
  669. * in the entry order.
  670. * TBD double check parallel CPU hotunplug
  671. */
  672. static int mce_start(int *no_way_out)
  673. {
  674. int order;
  675. int cpus = num_online_cpus();
  676. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  677. if (!timeout)
  678. return -1;
  679. atomic_add(*no_way_out, &global_nwo);
  680. /*
  681. * global_nwo should be updated before mce_callin
  682. */
  683. smp_wmb();
  684. order = atomic_inc_return(&mce_callin);
  685. /*
  686. * Wait for everyone.
  687. */
  688. while (atomic_read(&mce_callin) != cpus) {
  689. if (mce_timed_out(&timeout)) {
  690. atomic_set(&global_nwo, 0);
  691. return -1;
  692. }
  693. ndelay(SPINUNIT);
  694. }
  695. /*
  696. * mce_callin should be read before global_nwo
  697. */
  698. smp_rmb();
  699. if (order == 1) {
  700. /*
  701. * Monarch: Starts executing now, the others wait.
  702. */
  703. atomic_set(&mce_executing, 1);
  704. } else {
  705. /*
  706. * Subject: Now start the scanning loop one by one in
  707. * the original callin order.
  708. * This way when there are any shared banks it will be
  709. * only seen by one CPU before cleared, avoiding duplicates.
  710. */
  711. while (atomic_read(&mce_executing) < order) {
  712. if (mce_timed_out(&timeout)) {
  713. atomic_set(&global_nwo, 0);
  714. return -1;
  715. }
  716. ndelay(SPINUNIT);
  717. }
  718. }
  719. /*
  720. * Cache the global no_way_out state.
  721. */
  722. *no_way_out = atomic_read(&global_nwo);
  723. return order;
  724. }
  725. /*
  726. * Synchronize between CPUs after main scanning loop.
  727. * This invokes the bulk of the Monarch processing.
  728. */
  729. static int mce_end(int order)
  730. {
  731. int ret = -1;
  732. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  733. if (!timeout)
  734. goto reset;
  735. if (order < 0)
  736. goto reset;
  737. /*
  738. * Allow others to run.
  739. */
  740. atomic_inc(&mce_executing);
  741. if (order == 1) {
  742. /* CHECKME: Can this race with a parallel hotplug? */
  743. int cpus = num_online_cpus();
  744. /*
  745. * Monarch: Wait for everyone to go through their scanning
  746. * loops.
  747. */
  748. while (atomic_read(&mce_executing) <= cpus) {
  749. if (mce_timed_out(&timeout))
  750. goto reset;
  751. ndelay(SPINUNIT);
  752. }
  753. mce_reign();
  754. barrier();
  755. ret = 0;
  756. } else {
  757. /*
  758. * Subject: Wait for Monarch to finish.
  759. */
  760. while (atomic_read(&mce_executing) != 0) {
  761. if (mce_timed_out(&timeout))
  762. goto reset;
  763. ndelay(SPINUNIT);
  764. }
  765. /*
  766. * Don't reset anything. That's done by the Monarch.
  767. */
  768. return 0;
  769. }
  770. /*
  771. * Reset all global state.
  772. */
  773. reset:
  774. atomic_set(&global_nwo, 0);
  775. atomic_set(&mce_callin, 0);
  776. barrier();
  777. /*
  778. * Let others run again.
  779. */
  780. atomic_set(&mce_executing, 0);
  781. return ret;
  782. }
  783. /*
  784. * Check if the address reported by the CPU is in a format we can parse.
  785. * It would be possible to add code for most other cases, but all would
  786. * be somewhat complicated (e.g. segment offset would require an instruction
  787. * parser). So only support physical addresses up to page granuality for now.
  788. */
  789. static int mce_usable_address(struct mce *m)
  790. {
  791. if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
  792. return 0;
  793. if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
  794. return 0;
  795. if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
  796. return 0;
  797. return 1;
  798. }
  799. static void mce_clear_state(unsigned long *toclear)
  800. {
  801. int i;
  802. for (i = 0; i < banks; i++) {
  803. if (test_bit(i, toclear))
  804. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  805. }
  806. }
  807. /*
  808. * Need to save faulting physical address associated with a process
  809. * in the machine check handler some place where we can grab it back
  810. * later in mce_notify_process()
  811. */
  812. #define MCE_INFO_MAX 16
  813. struct mce_info {
  814. atomic_t inuse;
  815. struct task_struct *t;
  816. __u64 paddr;
  817. } mce_info[MCE_INFO_MAX];
  818. static void mce_save_info(__u64 addr)
  819. {
  820. struct mce_info *mi;
  821. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
  822. if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
  823. mi->t = current;
  824. mi->paddr = addr;
  825. return;
  826. }
  827. }
  828. mce_panic("Too many concurrent recoverable errors", NULL, NULL);
  829. }
  830. static struct mce_info *mce_find_info(void)
  831. {
  832. struct mce_info *mi;
  833. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
  834. if (atomic_read(&mi->inuse) && mi->t == current)
  835. return mi;
  836. return NULL;
  837. }
  838. static void mce_clear_info(struct mce_info *mi)
  839. {
  840. atomic_set(&mi->inuse, 0);
  841. }
  842. /*
  843. * The actual machine check handler. This only handles real
  844. * exceptions when something got corrupted coming in through int 18.
  845. *
  846. * This is executed in NMI context not subject to normal locking rules. This
  847. * implies that most kernel services cannot be safely used. Don't even
  848. * think about putting a printk in there!
  849. *
  850. * On Intel systems this is entered on all CPUs in parallel through
  851. * MCE broadcast. However some CPUs might be broken beyond repair,
  852. * so be always careful when synchronizing with others.
  853. */
  854. void do_machine_check(struct pt_regs *regs, long error_code)
  855. {
  856. struct mce m, *final;
  857. int i;
  858. int worst = 0;
  859. int severity;
  860. /*
  861. * Establish sequential order between the CPUs entering the machine
  862. * check handler.
  863. */
  864. int order;
  865. /*
  866. * If no_way_out gets set, there is no safe way to recover from this
  867. * MCE. If tolerant is cranked up, we'll try anyway.
  868. */
  869. int no_way_out = 0;
  870. /*
  871. * If kill_it gets set, there might be a way to recover from this
  872. * error.
  873. */
  874. int kill_it = 0;
  875. DECLARE_BITMAP(toclear, MAX_NR_BANKS);
  876. char *msg = "Unknown";
  877. atomic_inc(&mce_entry);
  878. percpu_inc(mce_exception_count);
  879. if (!banks)
  880. goto out;
  881. mce_gather_info(&m, regs);
  882. final = &__get_cpu_var(mces_seen);
  883. *final = m;
  884. no_way_out = mce_no_way_out(&m, &msg);
  885. barrier();
  886. /*
  887. * When no restart IP might need to kill or panic.
  888. * Assume the worst for now, but if we find the
  889. * severity is MCE_AR_SEVERITY we have other options.
  890. */
  891. if (!(m.mcgstatus & MCG_STATUS_RIPV))
  892. kill_it = 1;
  893. /*
  894. * Go through all the banks in exclusion of the other CPUs.
  895. * This way we don't report duplicated events on shared banks
  896. * because the first one to see it will clear it.
  897. */
  898. order = mce_start(&no_way_out);
  899. for (i = 0; i < banks; i++) {
  900. __clear_bit(i, toclear);
  901. if (!mce_banks[i].ctl)
  902. continue;
  903. m.misc = 0;
  904. m.addr = 0;
  905. m.bank = i;
  906. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  907. if ((m.status & MCI_STATUS_VAL) == 0)
  908. continue;
  909. /*
  910. * Non uncorrected or non signaled errors are handled by
  911. * machine_check_poll. Leave them alone, unless this panics.
  912. */
  913. if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
  914. !no_way_out)
  915. continue;
  916. /*
  917. * Set taint even when machine check was not enabled.
  918. */
  919. add_taint(TAINT_MACHINE_CHECK);
  920. severity = mce_severity(&m, tolerant, NULL);
  921. /*
  922. * When machine check was for corrected handler don't touch,
  923. * unless we're panicing.
  924. */
  925. if (severity == MCE_KEEP_SEVERITY && !no_way_out)
  926. continue;
  927. __set_bit(i, toclear);
  928. if (severity == MCE_NO_SEVERITY) {
  929. /*
  930. * Machine check event was not enabled. Clear, but
  931. * ignore.
  932. */
  933. continue;
  934. }
  935. mce_read_aux(&m, i);
  936. /*
  937. * Action optional error. Queue address for later processing.
  938. * When the ring overflows we just ignore the AO error.
  939. * RED-PEN add some logging mechanism when
  940. * usable_address or mce_add_ring fails.
  941. * RED-PEN don't ignore overflow for tolerant == 0
  942. */
  943. if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
  944. mce_ring_add(m.addr >> PAGE_SHIFT);
  945. mce_log(&m);
  946. if (severity > worst) {
  947. *final = m;
  948. worst = severity;
  949. }
  950. }
  951. /* mce_clear_state will clear *final, save locally for use later */
  952. m = *final;
  953. if (!no_way_out)
  954. mce_clear_state(toclear);
  955. /*
  956. * Do most of the synchronization with other CPUs.
  957. * When there's any problem use only local no_way_out state.
  958. */
  959. if (mce_end(order) < 0)
  960. no_way_out = worst >= MCE_PANIC_SEVERITY;
  961. /*
  962. * At insane "tolerant" levels we take no action. Otherwise
  963. * we only die if we have no other choice. For less serious
  964. * issues we try to recover, or limit damage to the current
  965. * process.
  966. */
  967. if (tolerant < 3) {
  968. if (no_way_out)
  969. mce_panic("Fatal machine check on current CPU", &m, msg);
  970. if (worst == MCE_AR_SEVERITY) {
  971. /* schedule action before return to userland */
  972. mce_save_info(m.addr);
  973. set_thread_flag(TIF_MCE_NOTIFY);
  974. } else if (kill_it) {
  975. force_sig(SIGBUS, current);
  976. }
  977. }
  978. if (worst > 0)
  979. mce_report_event(regs);
  980. mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
  981. out:
  982. atomic_dec(&mce_entry);
  983. sync_core();
  984. }
  985. EXPORT_SYMBOL_GPL(do_machine_check);
  986. #ifndef CONFIG_MEMORY_FAILURE
  987. int memory_failure(unsigned long pfn, int vector, int flags)
  988. {
  989. /* mce_severity() should not hand us an ACTION_REQUIRED error */
  990. BUG_ON(flags & MF_ACTION_REQUIRED);
  991. printk(KERN_ERR "Uncorrected memory error in page 0x%lx ignored\n"
  992. "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n", pfn);
  993. return 0;
  994. }
  995. #endif
  996. /*
  997. * Called in process context that interrupted by MCE and marked with
  998. * TIF_MCE_NOTIFY, just before returning to erroneous userland.
  999. * This code is allowed to sleep.
  1000. * Attempt possible recovery such as calling the high level VM handler to
  1001. * process any corrupted pages, and kill/signal current process if required.
  1002. * Action required errors are handled here.
  1003. */
  1004. void mce_notify_process(void)
  1005. {
  1006. unsigned long pfn;
  1007. struct mce_info *mi = mce_find_info();
  1008. if (!mi)
  1009. mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
  1010. pfn = mi->paddr >> PAGE_SHIFT;
  1011. clear_thread_flag(TIF_MCE_NOTIFY);
  1012. pr_err("Uncorrected hardware memory error in user-access at %llx",
  1013. mi->paddr);
  1014. if (memory_failure(pfn, MCE_VECTOR, MF_ACTION_REQUIRED) < 0) {
  1015. pr_err("Memory error not recovered");
  1016. force_sig(SIGBUS, current);
  1017. }
  1018. mce_clear_info(mi);
  1019. }
  1020. /*
  1021. * Action optional processing happens here (picking up
  1022. * from the list of faulting pages that do_machine_check()
  1023. * placed into the "ring").
  1024. */
  1025. static void mce_process_work(struct work_struct *dummy)
  1026. {
  1027. unsigned long pfn;
  1028. while (mce_ring_get(&pfn))
  1029. memory_failure(pfn, MCE_VECTOR, 0);
  1030. }
  1031. #ifdef CONFIG_X86_MCE_INTEL
  1032. /***
  1033. * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
  1034. * @cpu: The CPU on which the event occurred.
  1035. * @status: Event status information
  1036. *
  1037. * This function should be called by the thermal interrupt after the
  1038. * event has been processed and the decision was made to log the event
  1039. * further.
  1040. *
  1041. * The status parameter will be saved to the 'status' field of 'struct mce'
  1042. * and historically has been the register value of the
  1043. * MSR_IA32_THERMAL_STATUS (Intel) msr.
  1044. */
  1045. void mce_log_therm_throt_event(__u64 status)
  1046. {
  1047. struct mce m;
  1048. mce_setup(&m);
  1049. m.bank = MCE_THERMAL_BANK;
  1050. m.status = status;
  1051. mce_log(&m);
  1052. }
  1053. #endif /* CONFIG_X86_MCE_INTEL */
  1054. /*
  1055. * Periodic polling timer for "silent" machine check errors. If the
  1056. * poller finds an MCE, poll 2x faster. When the poller finds no more
  1057. * errors, poll 2x slower (up to check_interval seconds).
  1058. */
  1059. static int check_interval = 5 * 60; /* 5 minutes */
  1060. static DEFINE_PER_CPU(int, mce_next_interval); /* in jiffies */
  1061. static DEFINE_PER_CPU(struct timer_list, mce_timer);
  1062. static void mce_start_timer(unsigned long data)
  1063. {
  1064. struct timer_list *t = &per_cpu(mce_timer, data);
  1065. int *n;
  1066. WARN_ON(smp_processor_id() != data);
  1067. if (mce_available(__this_cpu_ptr(&cpu_info))) {
  1068. machine_check_poll(MCP_TIMESTAMP,
  1069. &__get_cpu_var(mce_poll_banks));
  1070. }
  1071. /*
  1072. * Alert userspace if needed. If we logged an MCE, reduce the
  1073. * polling interval, otherwise increase the polling interval.
  1074. */
  1075. n = &__get_cpu_var(mce_next_interval);
  1076. if (mce_notify_irq())
  1077. *n = max(*n/2, HZ/100);
  1078. else
  1079. *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
  1080. t->expires = jiffies + *n;
  1081. add_timer_on(t, smp_processor_id());
  1082. }
  1083. /* Must not be called in IRQ context where del_timer_sync() can deadlock */
  1084. static void mce_timer_delete_all(void)
  1085. {
  1086. int cpu;
  1087. for_each_online_cpu(cpu)
  1088. del_timer_sync(&per_cpu(mce_timer, cpu));
  1089. }
  1090. static void mce_do_trigger(struct work_struct *work)
  1091. {
  1092. call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
  1093. }
  1094. static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
  1095. /*
  1096. * Notify the user(s) about new machine check events.
  1097. * Can be called from interrupt context, but not from machine check/NMI
  1098. * context.
  1099. */
  1100. int mce_notify_irq(void)
  1101. {
  1102. /* Not more than two messages every minute */
  1103. static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
  1104. if (test_and_clear_bit(0, &mce_need_notify)) {
  1105. /* wake processes polling /dev/mcelog */
  1106. wake_up_interruptible(&mce_chrdev_wait);
  1107. /*
  1108. * There is no risk of missing notifications because
  1109. * work_pending is always cleared before the function is
  1110. * executed.
  1111. */
  1112. if (mce_helper[0] && !work_pending(&mce_trigger_work))
  1113. schedule_work(&mce_trigger_work);
  1114. if (__ratelimit(&ratelimit))
  1115. pr_info(HW_ERR "Machine check events logged\n");
  1116. return 1;
  1117. }
  1118. return 0;
  1119. }
  1120. EXPORT_SYMBOL_GPL(mce_notify_irq);
  1121. static int __cpuinit __mcheck_cpu_mce_banks_init(void)
  1122. {
  1123. int i;
  1124. mce_banks = kzalloc(banks * sizeof(struct mce_bank), GFP_KERNEL);
  1125. if (!mce_banks)
  1126. return -ENOMEM;
  1127. for (i = 0; i < banks; i++) {
  1128. struct mce_bank *b = &mce_banks[i];
  1129. b->ctl = -1ULL;
  1130. b->init = 1;
  1131. }
  1132. return 0;
  1133. }
  1134. /*
  1135. * Initialize Machine Checks for a CPU.
  1136. */
  1137. static int __cpuinit __mcheck_cpu_cap_init(void)
  1138. {
  1139. unsigned b;
  1140. u64 cap;
  1141. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1142. b = cap & MCG_BANKCNT_MASK;
  1143. if (!banks)
  1144. printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
  1145. if (b > MAX_NR_BANKS) {
  1146. printk(KERN_WARNING
  1147. "MCE: Using only %u machine check banks out of %u\n",
  1148. MAX_NR_BANKS, b);
  1149. b = MAX_NR_BANKS;
  1150. }
  1151. /* Don't support asymmetric configurations today */
  1152. WARN_ON(banks != 0 && b != banks);
  1153. banks = b;
  1154. if (!mce_banks) {
  1155. int err = __mcheck_cpu_mce_banks_init();
  1156. if (err)
  1157. return err;
  1158. }
  1159. /* Use accurate RIP reporting if available. */
  1160. if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
  1161. rip_msr = MSR_IA32_MCG_EIP;
  1162. if (cap & MCG_SER_P)
  1163. mce_ser = 1;
  1164. return 0;
  1165. }
  1166. static void __mcheck_cpu_init_generic(void)
  1167. {
  1168. mce_banks_t all_banks;
  1169. u64 cap;
  1170. int i;
  1171. /*
  1172. * Log the machine checks left over from the previous reset.
  1173. */
  1174. bitmap_fill(all_banks, MAX_NR_BANKS);
  1175. machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
  1176. set_in_cr4(X86_CR4_MCE);
  1177. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1178. if (cap & MCG_CTL_P)
  1179. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  1180. for (i = 0; i < banks; i++) {
  1181. struct mce_bank *b = &mce_banks[i];
  1182. if (!b->init)
  1183. continue;
  1184. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1185. wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  1186. }
  1187. }
  1188. /* Add per CPU specific workarounds here */
  1189. static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
  1190. {
  1191. if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
  1192. pr_info("MCE: unknown CPU type - not enabling MCE support.\n");
  1193. return -EOPNOTSUPP;
  1194. }
  1195. /* This should be disabled by the BIOS, but isn't always */
  1196. if (c->x86_vendor == X86_VENDOR_AMD) {
  1197. if (c->x86 == 15 && banks > 4) {
  1198. /*
  1199. * disable GART TBL walk error reporting, which
  1200. * trips off incorrectly with the IOMMU & 3ware
  1201. * & Cerberus:
  1202. */
  1203. clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
  1204. }
  1205. if (c->x86 <= 17 && mce_bootlog < 0) {
  1206. /*
  1207. * Lots of broken BIOS around that don't clear them
  1208. * by default and leave crap in there. Don't log:
  1209. */
  1210. mce_bootlog = 0;
  1211. }
  1212. /*
  1213. * Various K7s with broken bank 0 around. Always disable
  1214. * by default.
  1215. */
  1216. if (c->x86 == 6 && banks > 0)
  1217. mce_banks[0].ctl = 0;
  1218. }
  1219. if (c->x86_vendor == X86_VENDOR_INTEL) {
  1220. /*
  1221. * SDM documents that on family 6 bank 0 should not be written
  1222. * because it aliases to another special BIOS controlled
  1223. * register.
  1224. * But it's not aliased anymore on model 0x1a+
  1225. * Don't ignore bank 0 completely because there could be a
  1226. * valid event later, merely don't write CTL0.
  1227. */
  1228. if (c->x86 == 6 && c->x86_model < 0x1A && banks > 0)
  1229. mce_banks[0].init = 0;
  1230. /*
  1231. * All newer Intel systems support MCE broadcasting. Enable
  1232. * synchronization with a one second timeout.
  1233. */
  1234. if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
  1235. monarch_timeout < 0)
  1236. monarch_timeout = USEC_PER_SEC;
  1237. /*
  1238. * There are also broken BIOSes on some Pentium M and
  1239. * earlier systems:
  1240. */
  1241. if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0)
  1242. mce_bootlog = 0;
  1243. }
  1244. if (monarch_timeout < 0)
  1245. monarch_timeout = 0;
  1246. if (mce_bootlog != 0)
  1247. mce_panic_timeout = 30;
  1248. return 0;
  1249. }
  1250. static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
  1251. {
  1252. if (c->x86 != 5)
  1253. return 0;
  1254. switch (c->x86_vendor) {
  1255. case X86_VENDOR_INTEL:
  1256. intel_p5_mcheck_init(c);
  1257. return 1;
  1258. break;
  1259. case X86_VENDOR_CENTAUR:
  1260. winchip_mcheck_init(c);
  1261. return 1;
  1262. break;
  1263. }
  1264. return 0;
  1265. }
  1266. static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
  1267. {
  1268. switch (c->x86_vendor) {
  1269. case X86_VENDOR_INTEL:
  1270. mce_intel_feature_init(c);
  1271. break;
  1272. case X86_VENDOR_AMD:
  1273. mce_amd_feature_init(c);
  1274. break;
  1275. default:
  1276. break;
  1277. }
  1278. }
  1279. static void __mcheck_cpu_init_timer(void)
  1280. {
  1281. struct timer_list *t = &__get_cpu_var(mce_timer);
  1282. int *n = &__get_cpu_var(mce_next_interval);
  1283. setup_timer(t, mce_start_timer, smp_processor_id());
  1284. if (mce_ignore_ce)
  1285. return;
  1286. *n = check_interval * HZ;
  1287. if (!*n)
  1288. return;
  1289. t->expires = round_jiffies(jiffies + *n);
  1290. add_timer_on(t, smp_processor_id());
  1291. }
  1292. /* Handle unconfigured int18 (should never happen) */
  1293. static void unexpected_machine_check(struct pt_regs *regs, long error_code)
  1294. {
  1295. printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
  1296. smp_processor_id());
  1297. }
  1298. /* Call the installed machine check handler for this CPU setup. */
  1299. void (*machine_check_vector)(struct pt_regs *, long error_code) =
  1300. unexpected_machine_check;
  1301. /*
  1302. * Called for each booted CPU to set up machine checks.
  1303. * Must be called with preempt off:
  1304. */
  1305. void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
  1306. {
  1307. if (mce_disabled)
  1308. return;
  1309. if (__mcheck_cpu_ancient_init(c))
  1310. return;
  1311. if (!mce_available(c))
  1312. return;
  1313. if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
  1314. mce_disabled = 1;
  1315. return;
  1316. }
  1317. machine_check_vector = do_machine_check;
  1318. __mcheck_cpu_init_generic();
  1319. __mcheck_cpu_init_vendor(c);
  1320. __mcheck_cpu_init_timer();
  1321. INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
  1322. init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
  1323. }
  1324. /*
  1325. * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
  1326. */
  1327. static DEFINE_SPINLOCK(mce_chrdev_state_lock);
  1328. static int mce_chrdev_open_count; /* #times opened */
  1329. static int mce_chrdev_open_exclu; /* already open exclusive? */
  1330. static int mce_chrdev_open(struct inode *inode, struct file *file)
  1331. {
  1332. spin_lock(&mce_chrdev_state_lock);
  1333. if (mce_chrdev_open_exclu ||
  1334. (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
  1335. spin_unlock(&mce_chrdev_state_lock);
  1336. return -EBUSY;
  1337. }
  1338. if (file->f_flags & O_EXCL)
  1339. mce_chrdev_open_exclu = 1;
  1340. mce_chrdev_open_count++;
  1341. spin_unlock(&mce_chrdev_state_lock);
  1342. return nonseekable_open(inode, file);
  1343. }
  1344. static int mce_chrdev_release(struct inode *inode, struct file *file)
  1345. {
  1346. spin_lock(&mce_chrdev_state_lock);
  1347. mce_chrdev_open_count--;
  1348. mce_chrdev_open_exclu = 0;
  1349. spin_unlock(&mce_chrdev_state_lock);
  1350. return 0;
  1351. }
  1352. static void collect_tscs(void *data)
  1353. {
  1354. unsigned long *cpu_tsc = (unsigned long *)data;
  1355. rdtscll(cpu_tsc[smp_processor_id()]);
  1356. }
  1357. static int mce_apei_read_done;
  1358. /* Collect MCE record of previous boot in persistent storage via APEI ERST. */
  1359. static int __mce_read_apei(char __user **ubuf, size_t usize)
  1360. {
  1361. int rc;
  1362. u64 record_id;
  1363. struct mce m;
  1364. if (usize < sizeof(struct mce))
  1365. return -EINVAL;
  1366. rc = apei_read_mce(&m, &record_id);
  1367. /* Error or no more MCE record */
  1368. if (rc <= 0) {
  1369. mce_apei_read_done = 1;
  1370. /*
  1371. * When ERST is disabled, mce_chrdev_read() should return
  1372. * "no record" instead of "no device."
  1373. */
  1374. if (rc == -ENODEV)
  1375. return 0;
  1376. return rc;
  1377. }
  1378. rc = -EFAULT;
  1379. if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
  1380. return rc;
  1381. /*
  1382. * In fact, we should have cleared the record after that has
  1383. * been flushed to the disk or sent to network in
  1384. * /sbin/mcelog, but we have no interface to support that now,
  1385. * so just clear it to avoid duplication.
  1386. */
  1387. rc = apei_clear_mce(record_id);
  1388. if (rc) {
  1389. mce_apei_read_done = 1;
  1390. return rc;
  1391. }
  1392. *ubuf += sizeof(struct mce);
  1393. return 0;
  1394. }
  1395. static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
  1396. size_t usize, loff_t *off)
  1397. {
  1398. char __user *buf = ubuf;
  1399. unsigned long *cpu_tsc;
  1400. unsigned prev, next;
  1401. int i, err;
  1402. cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
  1403. if (!cpu_tsc)
  1404. return -ENOMEM;
  1405. mutex_lock(&mce_chrdev_read_mutex);
  1406. if (!mce_apei_read_done) {
  1407. err = __mce_read_apei(&buf, usize);
  1408. if (err || buf != ubuf)
  1409. goto out;
  1410. }
  1411. next = rcu_dereference_check_mce(mcelog.next);
  1412. /* Only supports full reads right now */
  1413. err = -EINVAL;
  1414. if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
  1415. goto out;
  1416. err = 0;
  1417. prev = 0;
  1418. do {
  1419. for (i = prev; i < next; i++) {
  1420. unsigned long start = jiffies;
  1421. struct mce *m = &mcelog.entry[i];
  1422. while (!m->finished) {
  1423. if (time_after_eq(jiffies, start + 2)) {
  1424. memset(m, 0, sizeof(*m));
  1425. goto timeout;
  1426. }
  1427. cpu_relax();
  1428. }
  1429. smp_rmb();
  1430. err |= copy_to_user(buf, m, sizeof(*m));
  1431. buf += sizeof(*m);
  1432. timeout:
  1433. ;
  1434. }
  1435. memset(mcelog.entry + prev, 0,
  1436. (next - prev) * sizeof(struct mce));
  1437. prev = next;
  1438. next = cmpxchg(&mcelog.next, prev, 0);
  1439. } while (next != prev);
  1440. synchronize_sched();
  1441. /*
  1442. * Collect entries that were still getting written before the
  1443. * synchronize.
  1444. */
  1445. on_each_cpu(collect_tscs, cpu_tsc, 1);
  1446. for (i = next; i < MCE_LOG_LEN; i++) {
  1447. struct mce *m = &mcelog.entry[i];
  1448. if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
  1449. err |= copy_to_user(buf, m, sizeof(*m));
  1450. smp_rmb();
  1451. buf += sizeof(*m);
  1452. memset(m, 0, sizeof(*m));
  1453. }
  1454. }
  1455. if (err)
  1456. err = -EFAULT;
  1457. out:
  1458. mutex_unlock(&mce_chrdev_read_mutex);
  1459. kfree(cpu_tsc);
  1460. return err ? err : buf - ubuf;
  1461. }
  1462. static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
  1463. {
  1464. poll_wait(file, &mce_chrdev_wait, wait);
  1465. if (rcu_access_index(mcelog.next))
  1466. return POLLIN | POLLRDNORM;
  1467. if (!mce_apei_read_done && apei_check_mce())
  1468. return POLLIN | POLLRDNORM;
  1469. return 0;
  1470. }
  1471. static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
  1472. unsigned long arg)
  1473. {
  1474. int __user *p = (int __user *)arg;
  1475. if (!capable(CAP_SYS_ADMIN))
  1476. return -EPERM;
  1477. switch (cmd) {
  1478. case MCE_GET_RECORD_LEN:
  1479. return put_user(sizeof(struct mce), p);
  1480. case MCE_GET_LOG_LEN:
  1481. return put_user(MCE_LOG_LEN, p);
  1482. case MCE_GETCLEAR_FLAGS: {
  1483. unsigned flags;
  1484. do {
  1485. flags = mcelog.flags;
  1486. } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
  1487. return put_user(flags, p);
  1488. }
  1489. default:
  1490. return -ENOTTY;
  1491. }
  1492. }
  1493. static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
  1494. size_t usize, loff_t *off);
  1495. void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
  1496. const char __user *ubuf,
  1497. size_t usize, loff_t *off))
  1498. {
  1499. mce_write = fn;
  1500. }
  1501. EXPORT_SYMBOL_GPL(register_mce_write_callback);
  1502. ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
  1503. size_t usize, loff_t *off)
  1504. {
  1505. if (mce_write)
  1506. return mce_write(filp, ubuf, usize, off);
  1507. else
  1508. return -EINVAL;
  1509. }
  1510. static const struct file_operations mce_chrdev_ops = {
  1511. .open = mce_chrdev_open,
  1512. .release = mce_chrdev_release,
  1513. .read = mce_chrdev_read,
  1514. .write = mce_chrdev_write,
  1515. .poll = mce_chrdev_poll,
  1516. .unlocked_ioctl = mce_chrdev_ioctl,
  1517. .llseek = no_llseek,
  1518. };
  1519. static struct miscdevice mce_chrdev_device = {
  1520. MISC_MCELOG_MINOR,
  1521. "mcelog",
  1522. &mce_chrdev_ops,
  1523. };
  1524. /*
  1525. * mce=off Disables machine check
  1526. * mce=no_cmci Disables CMCI
  1527. * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
  1528. * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
  1529. * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
  1530. * monarchtimeout is how long to wait for other CPUs on machine
  1531. * check, or 0 to not wait
  1532. * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
  1533. * mce=nobootlog Don't log MCEs from before booting.
  1534. */
  1535. static int __init mcheck_enable(char *str)
  1536. {
  1537. if (*str == 0) {
  1538. enable_p5_mce();
  1539. return 1;
  1540. }
  1541. if (*str == '=')
  1542. str++;
  1543. if (!strcmp(str, "off"))
  1544. mce_disabled = 1;
  1545. else if (!strcmp(str, "no_cmci"))
  1546. mce_cmci_disabled = 1;
  1547. else if (!strcmp(str, "dont_log_ce"))
  1548. mce_dont_log_ce = 1;
  1549. else if (!strcmp(str, "ignore_ce"))
  1550. mce_ignore_ce = 1;
  1551. else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
  1552. mce_bootlog = (str[0] == 'b');
  1553. else if (isdigit(str[0])) {
  1554. get_option(&str, &tolerant);
  1555. if (*str == ',') {
  1556. ++str;
  1557. get_option(&str, &monarch_timeout);
  1558. }
  1559. } else {
  1560. printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
  1561. str);
  1562. return 0;
  1563. }
  1564. return 1;
  1565. }
  1566. __setup("mce", mcheck_enable);
  1567. int __init mcheck_init(void)
  1568. {
  1569. mcheck_intel_therm_init();
  1570. return 0;
  1571. }
  1572. /*
  1573. * mce_syscore: PM support
  1574. */
  1575. /*
  1576. * Disable machine checks on suspend and shutdown. We can't really handle
  1577. * them later.
  1578. */
  1579. static int mce_disable_error_reporting(void)
  1580. {
  1581. int i;
  1582. for (i = 0; i < banks; i++) {
  1583. struct mce_bank *b = &mce_banks[i];
  1584. if (b->init)
  1585. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1586. }
  1587. return 0;
  1588. }
  1589. static int mce_syscore_suspend(void)
  1590. {
  1591. return mce_disable_error_reporting();
  1592. }
  1593. static void mce_syscore_shutdown(void)
  1594. {
  1595. mce_disable_error_reporting();
  1596. }
  1597. /*
  1598. * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
  1599. * Only one CPU is active at this time, the others get re-added later using
  1600. * CPU hotplug:
  1601. */
  1602. static void mce_syscore_resume(void)
  1603. {
  1604. __mcheck_cpu_init_generic();
  1605. __mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
  1606. }
  1607. static struct syscore_ops mce_syscore_ops = {
  1608. .suspend = mce_syscore_suspend,
  1609. .shutdown = mce_syscore_shutdown,
  1610. .resume = mce_syscore_resume,
  1611. };
  1612. /*
  1613. * mce_device: Sysfs support
  1614. */
  1615. static void mce_cpu_restart(void *data)
  1616. {
  1617. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1618. return;
  1619. __mcheck_cpu_init_generic();
  1620. __mcheck_cpu_init_timer();
  1621. }
  1622. /* Reinit MCEs after user configuration changes */
  1623. static void mce_restart(void)
  1624. {
  1625. mce_timer_delete_all();
  1626. on_each_cpu(mce_cpu_restart, NULL, 1);
  1627. }
  1628. /* Toggle features for corrected errors */
  1629. static void mce_disable_cmci(void *data)
  1630. {
  1631. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1632. return;
  1633. cmci_clear();
  1634. }
  1635. static void mce_enable_ce(void *all)
  1636. {
  1637. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1638. return;
  1639. cmci_reenable();
  1640. cmci_recheck();
  1641. if (all)
  1642. __mcheck_cpu_init_timer();
  1643. }
  1644. static struct bus_type mce_subsys = {
  1645. .name = "machinecheck",
  1646. .dev_name = "machinecheck",
  1647. };
  1648. DEFINE_PER_CPU(struct device *, mce_device);
  1649. __cpuinitdata
  1650. void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  1651. static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
  1652. {
  1653. return container_of(attr, struct mce_bank, attr);
  1654. }
  1655. static ssize_t show_bank(struct device *s, struct device_attribute *attr,
  1656. char *buf)
  1657. {
  1658. return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
  1659. }
  1660. static ssize_t set_bank(struct device *s, struct device_attribute *attr,
  1661. const char *buf, size_t size)
  1662. {
  1663. u64 new;
  1664. if (strict_strtoull(buf, 0, &new) < 0)
  1665. return -EINVAL;
  1666. attr_to_bank(attr)->ctl = new;
  1667. mce_restart();
  1668. return size;
  1669. }
  1670. static ssize_t
  1671. show_trigger(struct device *s, struct device_attribute *attr, char *buf)
  1672. {
  1673. strcpy(buf, mce_helper);
  1674. strcat(buf, "\n");
  1675. return strlen(mce_helper) + 1;
  1676. }
  1677. static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
  1678. const char *buf, size_t siz)
  1679. {
  1680. char *p;
  1681. strncpy(mce_helper, buf, sizeof(mce_helper));
  1682. mce_helper[sizeof(mce_helper)-1] = 0;
  1683. p = strchr(mce_helper, '\n');
  1684. if (p)
  1685. *p = 0;
  1686. return strlen(mce_helper) + !!p;
  1687. }
  1688. static ssize_t set_ignore_ce(struct device *s,
  1689. struct device_attribute *attr,
  1690. const char *buf, size_t size)
  1691. {
  1692. u64 new;
  1693. if (strict_strtoull(buf, 0, &new) < 0)
  1694. return -EINVAL;
  1695. if (mce_ignore_ce ^ !!new) {
  1696. if (new) {
  1697. /* disable ce features */
  1698. mce_timer_delete_all();
  1699. on_each_cpu(mce_disable_cmci, NULL, 1);
  1700. mce_ignore_ce = 1;
  1701. } else {
  1702. /* enable ce features */
  1703. mce_ignore_ce = 0;
  1704. on_each_cpu(mce_enable_ce, (void *)1, 1);
  1705. }
  1706. }
  1707. return size;
  1708. }
  1709. static ssize_t set_cmci_disabled(struct device *s,
  1710. struct device_attribute *attr,
  1711. const char *buf, size_t size)
  1712. {
  1713. u64 new;
  1714. if (strict_strtoull(buf, 0, &new) < 0)
  1715. return -EINVAL;
  1716. if (mce_cmci_disabled ^ !!new) {
  1717. if (new) {
  1718. /* disable cmci */
  1719. on_each_cpu(mce_disable_cmci, NULL, 1);
  1720. mce_cmci_disabled = 1;
  1721. } else {
  1722. /* enable cmci */
  1723. mce_cmci_disabled = 0;
  1724. on_each_cpu(mce_enable_ce, NULL, 1);
  1725. }
  1726. }
  1727. return size;
  1728. }
  1729. static ssize_t store_int_with_restart(struct device *s,
  1730. struct device_attribute *attr,
  1731. const char *buf, size_t size)
  1732. {
  1733. ssize_t ret = device_store_int(s, attr, buf, size);
  1734. mce_restart();
  1735. return ret;
  1736. }
  1737. static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
  1738. static DEVICE_INT_ATTR(tolerant, 0644, tolerant);
  1739. static DEVICE_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
  1740. static DEVICE_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
  1741. static struct dev_ext_attribute dev_attr_check_interval = {
  1742. __ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
  1743. &check_interval
  1744. };
  1745. static struct dev_ext_attribute dev_attr_ignore_ce = {
  1746. __ATTR(ignore_ce, 0644, device_show_int, set_ignore_ce),
  1747. &mce_ignore_ce
  1748. };
  1749. static struct dev_ext_attribute dev_attr_cmci_disabled = {
  1750. __ATTR(cmci_disabled, 0644, device_show_int, set_cmci_disabled),
  1751. &mce_cmci_disabled
  1752. };
  1753. static struct device_attribute *mce_device_attrs[] = {
  1754. &dev_attr_tolerant.attr,
  1755. &dev_attr_check_interval.attr,
  1756. &dev_attr_trigger,
  1757. &dev_attr_monarch_timeout.attr,
  1758. &dev_attr_dont_log_ce.attr,
  1759. &dev_attr_ignore_ce.attr,
  1760. &dev_attr_cmci_disabled.attr,
  1761. NULL
  1762. };
  1763. static cpumask_var_t mce_device_initialized;
  1764. static void mce_device_release(struct device *dev)
  1765. {
  1766. kfree(dev);
  1767. }
  1768. /* Per cpu device init. All of the cpus still share the same ctrl bank: */
  1769. static __cpuinit int mce_device_create(unsigned int cpu)
  1770. {
  1771. struct device *dev;
  1772. int err;
  1773. int i, j;
  1774. if (!mce_available(&boot_cpu_data))
  1775. return -EIO;
  1776. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  1777. if (!dev)
  1778. return -ENOMEM;
  1779. dev->id = cpu;
  1780. dev->bus = &mce_subsys;
  1781. dev->release = &mce_device_release;
  1782. err = device_register(dev);
  1783. if (err)
  1784. return err;
  1785. for (i = 0; mce_device_attrs[i]; i++) {
  1786. err = device_create_file(dev, mce_device_attrs[i]);
  1787. if (err)
  1788. goto error;
  1789. }
  1790. for (j = 0; j < banks; j++) {
  1791. err = device_create_file(dev, &mce_banks[j].attr);
  1792. if (err)
  1793. goto error2;
  1794. }
  1795. cpumask_set_cpu(cpu, mce_device_initialized);
  1796. per_cpu(mce_device, cpu) = dev;
  1797. return 0;
  1798. error2:
  1799. while (--j >= 0)
  1800. device_remove_file(dev, &mce_banks[j].attr);
  1801. error:
  1802. while (--i >= 0)
  1803. device_remove_file(dev, mce_device_attrs[i]);
  1804. device_unregister(dev);
  1805. return err;
  1806. }
  1807. static __cpuinit void mce_device_remove(unsigned int cpu)
  1808. {
  1809. struct device *dev = per_cpu(mce_device, cpu);
  1810. int i;
  1811. if (!cpumask_test_cpu(cpu, mce_device_initialized))
  1812. return;
  1813. for (i = 0; mce_device_attrs[i]; i++)
  1814. device_remove_file(dev, mce_device_attrs[i]);
  1815. for (i = 0; i < banks; i++)
  1816. device_remove_file(dev, &mce_banks[i].attr);
  1817. device_unregister(dev);
  1818. cpumask_clear_cpu(cpu, mce_device_initialized);
  1819. per_cpu(mce_device, cpu) = NULL;
  1820. }
  1821. /* Make sure there are no machine checks on offlined CPUs. */
  1822. static void __cpuinit mce_disable_cpu(void *h)
  1823. {
  1824. unsigned long action = *(unsigned long *)h;
  1825. int i;
  1826. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1827. return;
  1828. if (!(action & CPU_TASKS_FROZEN))
  1829. cmci_clear();
  1830. for (i = 0; i < banks; i++) {
  1831. struct mce_bank *b = &mce_banks[i];
  1832. if (b->init)
  1833. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1834. }
  1835. }
  1836. static void __cpuinit mce_reenable_cpu(void *h)
  1837. {
  1838. unsigned long action = *(unsigned long *)h;
  1839. int i;
  1840. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1841. return;
  1842. if (!(action & CPU_TASKS_FROZEN))
  1843. cmci_reenable();
  1844. for (i = 0; i < banks; i++) {
  1845. struct mce_bank *b = &mce_banks[i];
  1846. if (b->init)
  1847. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1848. }
  1849. }
  1850. /* Get notified when a cpu comes on/off. Be hotplug friendly. */
  1851. static int __cpuinit
  1852. mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
  1853. {
  1854. unsigned int cpu = (unsigned long)hcpu;
  1855. struct timer_list *t = &per_cpu(mce_timer, cpu);
  1856. switch (action) {
  1857. case CPU_ONLINE:
  1858. case CPU_ONLINE_FROZEN:
  1859. mce_device_create(cpu);
  1860. if (threshold_cpu_callback)
  1861. threshold_cpu_callback(action, cpu);
  1862. break;
  1863. case CPU_DEAD:
  1864. case CPU_DEAD_FROZEN:
  1865. if (threshold_cpu_callback)
  1866. threshold_cpu_callback(action, cpu);
  1867. mce_device_remove(cpu);
  1868. break;
  1869. case CPU_DOWN_PREPARE:
  1870. case CPU_DOWN_PREPARE_FROZEN:
  1871. del_timer_sync(t);
  1872. smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
  1873. break;
  1874. case CPU_DOWN_FAILED:
  1875. case CPU_DOWN_FAILED_FROZEN:
  1876. if (!mce_ignore_ce && check_interval) {
  1877. t->expires = round_jiffies(jiffies +
  1878. __get_cpu_var(mce_next_interval));
  1879. add_timer_on(t, cpu);
  1880. }
  1881. smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
  1882. break;
  1883. case CPU_POST_DEAD:
  1884. /* intentionally ignoring frozen here */
  1885. cmci_rediscover(cpu);
  1886. break;
  1887. }
  1888. return NOTIFY_OK;
  1889. }
  1890. static struct notifier_block mce_cpu_notifier __cpuinitdata = {
  1891. .notifier_call = mce_cpu_callback,
  1892. };
  1893. static __init void mce_init_banks(void)
  1894. {
  1895. int i;
  1896. for (i = 0; i < banks; i++) {
  1897. struct mce_bank *b = &mce_banks[i];
  1898. struct device_attribute *a = &b->attr;
  1899. sysfs_attr_init(&a->attr);
  1900. a->attr.name = b->attrname;
  1901. snprintf(b->attrname, ATTR_LEN, "bank%d", i);
  1902. a->attr.mode = 0644;
  1903. a->show = show_bank;
  1904. a->store = set_bank;
  1905. }
  1906. }
  1907. static __init int mcheck_init_device(void)
  1908. {
  1909. int err;
  1910. int i = 0;
  1911. if (!mce_available(&boot_cpu_data))
  1912. return -EIO;
  1913. zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
  1914. mce_init_banks();
  1915. err = subsys_system_register(&mce_subsys, NULL);
  1916. if (err)
  1917. return err;
  1918. for_each_online_cpu(i) {
  1919. err = mce_device_create(i);
  1920. if (err)
  1921. return err;
  1922. }
  1923. register_syscore_ops(&mce_syscore_ops);
  1924. register_hotcpu_notifier(&mce_cpu_notifier);
  1925. /* register character device /dev/mcelog */
  1926. misc_register(&mce_chrdev_device);
  1927. return err;
  1928. }
  1929. device_initcall(mcheck_init_device);
  1930. /*
  1931. * Old style boot options parsing. Only for compatibility.
  1932. */
  1933. static int __init mcheck_disable(char *str)
  1934. {
  1935. mce_disabled = 1;
  1936. return 1;
  1937. }
  1938. __setup("nomce", mcheck_disable);
  1939. #ifdef CONFIG_DEBUG_FS
  1940. struct dentry *mce_get_debugfs_dir(void)
  1941. {
  1942. static struct dentry *dmce;
  1943. if (!dmce)
  1944. dmce = debugfs_create_dir("mce", NULL);
  1945. return dmce;
  1946. }
  1947. static void mce_reset(void)
  1948. {
  1949. cpu_missing = 0;
  1950. atomic_set(&mce_fake_paniced, 0);
  1951. atomic_set(&mce_executing, 0);
  1952. atomic_set(&mce_callin, 0);
  1953. atomic_set(&global_nwo, 0);
  1954. }
  1955. static int fake_panic_get(void *data, u64 *val)
  1956. {
  1957. *val = fake_panic;
  1958. return 0;
  1959. }
  1960. static int fake_panic_set(void *data, u64 val)
  1961. {
  1962. mce_reset();
  1963. fake_panic = val;
  1964. return 0;
  1965. }
  1966. DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
  1967. fake_panic_set, "%llu\n");
  1968. static int __init mcheck_debugfs_init(void)
  1969. {
  1970. struct dentry *dmce, *ffake_panic;
  1971. dmce = mce_get_debugfs_dir();
  1972. if (!dmce)
  1973. return -ENOMEM;
  1974. ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
  1975. &fake_panic_fops);
  1976. if (!ffake_panic)
  1977. return -ENOMEM;
  1978. return 0;
  1979. }
  1980. late_initcall(mcheck_debugfs_init);
  1981. #endif