xics-common.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Copyright 2011 IBM Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. */
  10. #include <linux/types.h>
  11. #include <linux/threads.h>
  12. #include <linux/kernel.h>
  13. #include <linux/irq.h>
  14. #include <linux/debugfs.h>
  15. #include <linux/smp.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/seq_file.h>
  18. #include <linux/init.h>
  19. #include <linux/cpu.h>
  20. #include <linux/of.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/prom.h>
  24. #include <asm/io.h>
  25. #include <asm/smp.h>
  26. #include <asm/machdep.h>
  27. #include <asm/irq.h>
  28. #include <asm/errno.h>
  29. #include <asm/rtas.h>
  30. #include <asm/xics.h>
  31. #include <asm/firmware.h>
  32. /* Globals common to all ICP/ICS implementations */
  33. const struct icp_ops *icp_ops;
  34. unsigned int xics_default_server = 0xff;
  35. unsigned int xics_default_distrib_server = 0;
  36. unsigned int xics_interrupt_server_size = 8;
  37. DEFINE_PER_CPU(struct xics_cppr, xics_cppr);
  38. struct irq_domain *xics_host;
  39. static LIST_HEAD(ics_list);
  40. void xics_update_irq_servers(void)
  41. {
  42. int i, j;
  43. struct device_node *np;
  44. u32 ilen;
  45. const u32 *ireg;
  46. u32 hcpuid;
  47. /* Find the server numbers for the boot cpu. */
  48. np = of_get_cpu_node(boot_cpuid, NULL);
  49. BUG_ON(!np);
  50. hcpuid = get_hard_smp_processor_id(boot_cpuid);
  51. xics_default_server = xics_default_distrib_server = hcpuid;
  52. pr_devel("xics: xics_default_server = 0x%x\n", xics_default_server);
  53. ireg = of_get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
  54. if (!ireg) {
  55. of_node_put(np);
  56. return;
  57. }
  58. i = ilen / sizeof(int);
  59. /* Global interrupt distribution server is specified in the last
  60. * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
  61. * entry fom this property for current boot cpu id and use it as
  62. * default distribution server
  63. */
  64. for (j = 0; j < i; j += 2) {
  65. if (ireg[j] == hcpuid) {
  66. xics_default_distrib_server = ireg[j+1];
  67. break;
  68. }
  69. }
  70. pr_devel("xics: xics_default_distrib_server = 0x%x\n",
  71. xics_default_distrib_server);
  72. of_node_put(np);
  73. }
  74. /* GIQ stuff, currently only supported on RTAS setups, will have
  75. * to be sorted properly for bare metal
  76. */
  77. void xics_set_cpu_giq(unsigned int gserver, unsigned int join)
  78. {
  79. #ifdef CONFIG_PPC_RTAS
  80. int index;
  81. int status;
  82. if (!rtas_indicator_present(GLOBAL_INTERRUPT_QUEUE, NULL))
  83. return;
  84. index = (1UL << xics_interrupt_server_size) - 1 - gserver;
  85. status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE, index, join);
  86. WARN(status < 0, "set-indicator(%d, %d, %u) returned %d\n",
  87. GLOBAL_INTERRUPT_QUEUE, index, join, status);
  88. #endif
  89. }
  90. void xics_setup_cpu(void)
  91. {
  92. icp_ops->set_priority(LOWEST_PRIORITY);
  93. xics_set_cpu_giq(xics_default_distrib_server, 1);
  94. }
  95. void xics_mask_unknown_vec(unsigned int vec)
  96. {
  97. struct ics *ics;
  98. pr_err("Interrupt 0x%x (real) is invalid, disabling it.\n", vec);
  99. list_for_each_entry(ics, &ics_list, link)
  100. ics->mask_unknown(ics, vec);
  101. }
  102. #ifdef CONFIG_SMP
  103. static void xics_request_ipi(void)
  104. {
  105. unsigned int ipi;
  106. ipi = irq_create_mapping(xics_host, XICS_IPI);
  107. BUG_ON(ipi == NO_IRQ);
  108. /*
  109. * IPIs are marked IRQF_PERCPU. The handler was set in map.
  110. */
  111. BUG_ON(request_irq(ipi, icp_ops->ipi_action,
  112. IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL));
  113. }
  114. int __init xics_smp_probe(void)
  115. {
  116. /* Setup cause_ipi callback based on which ICP is used */
  117. smp_ops->cause_ipi = icp_ops->cause_ipi;
  118. /* Register all the IPIs */
  119. xics_request_ipi();
  120. return cpumask_weight(cpu_possible_mask);
  121. }
  122. #endif /* CONFIG_SMP */
  123. void xics_teardown_cpu(void)
  124. {
  125. struct xics_cppr *os_cppr = &__get_cpu_var(xics_cppr);
  126. /*
  127. * we have to reset the cppr index to 0 because we're
  128. * not going to return from the IPI
  129. */
  130. os_cppr->index = 0;
  131. icp_ops->set_priority(0);
  132. icp_ops->teardown_cpu();
  133. }
  134. void xics_kexec_teardown_cpu(int secondary)
  135. {
  136. xics_teardown_cpu();
  137. icp_ops->flush_ipi();
  138. /*
  139. * Some machines need to have at least one cpu in the GIQ,
  140. * so leave the master cpu in the group.
  141. */
  142. if (secondary)
  143. xics_set_cpu_giq(xics_default_distrib_server, 0);
  144. }
  145. #ifdef CONFIG_HOTPLUG_CPU
  146. /* Interrupts are disabled. */
  147. void xics_migrate_irqs_away(void)
  148. {
  149. int cpu = smp_processor_id(), hw_cpu = hard_smp_processor_id();
  150. unsigned int irq, virq;
  151. /* If we used to be the default server, move to the new "boot_cpuid" */
  152. if (hw_cpu == xics_default_server)
  153. xics_update_irq_servers();
  154. /* Reject any interrupt that was queued to us... */
  155. icp_ops->set_priority(0);
  156. /* Remove ourselves from the global interrupt queue */
  157. xics_set_cpu_giq(xics_default_distrib_server, 0);
  158. /* Allow IPIs again... */
  159. icp_ops->set_priority(DEFAULT_PRIORITY);
  160. for_each_irq(virq) {
  161. struct irq_desc *desc;
  162. struct irq_chip *chip;
  163. long server;
  164. unsigned long flags;
  165. struct ics *ics;
  166. /* We can't set affinity on ISA interrupts */
  167. if (virq < NUM_ISA_INTERRUPTS)
  168. continue;
  169. desc = irq_to_desc(virq);
  170. /* We only need to migrate enabled IRQS */
  171. if (!desc || !desc->action)
  172. continue;
  173. if (desc->irq_data.domain != xics_host)
  174. continue;
  175. irq = desc->irq_data.hwirq;
  176. /* We need to get IPIs still. */
  177. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  178. continue;
  179. chip = irq_desc_get_chip(desc);
  180. if (!chip || !chip->irq_set_affinity)
  181. continue;
  182. raw_spin_lock_irqsave(&desc->lock, flags);
  183. /* Locate interrupt server */
  184. server = -1;
  185. ics = irq_get_chip_data(virq);
  186. if (ics)
  187. server = ics->get_server(ics, irq);
  188. if (server < 0) {
  189. printk(KERN_ERR "%s: Can't find server for irq %d\n",
  190. __func__, irq);
  191. goto unlock;
  192. }
  193. /* We only support delivery to all cpus or to one cpu.
  194. * The irq has to be migrated only in the single cpu
  195. * case.
  196. */
  197. if (server != hw_cpu)
  198. goto unlock;
  199. /* This is expected during cpu offline. */
  200. if (cpu_online(cpu))
  201. pr_warning("IRQ %u affinity broken off cpu %u\n",
  202. virq, cpu);
  203. /* Reset affinity to all cpus */
  204. raw_spin_unlock_irqrestore(&desc->lock, flags);
  205. irq_set_affinity(virq, cpu_all_mask);
  206. continue;
  207. unlock:
  208. raw_spin_unlock_irqrestore(&desc->lock, flags);
  209. }
  210. }
  211. #endif /* CONFIG_HOTPLUG_CPU */
  212. #ifdef CONFIG_SMP
  213. /*
  214. * For the moment we only implement delivery to all cpus or one cpu.
  215. *
  216. * If the requested affinity is cpu_all_mask, we set global affinity.
  217. * If not we set it to the first cpu in the mask, even if multiple cpus
  218. * are set. This is so things like irqbalance (which set core and package
  219. * wide affinities) do the right thing.
  220. *
  221. * We need to fix this to implement support for the links
  222. */
  223. int xics_get_irq_server(unsigned int virq, const struct cpumask *cpumask,
  224. unsigned int strict_check)
  225. {
  226. if (!distribute_irqs)
  227. return xics_default_server;
  228. if (!cpumask_subset(cpu_possible_mask, cpumask)) {
  229. int server = cpumask_first_and(cpu_online_mask, cpumask);
  230. if (server < nr_cpu_ids)
  231. return get_hard_smp_processor_id(server);
  232. if (strict_check)
  233. return -1;
  234. }
  235. /*
  236. * Workaround issue with some versions of JS20 firmware that
  237. * deliver interrupts to cpus which haven't been started. This
  238. * happens when using the maxcpus= boot option.
  239. */
  240. if (cpumask_equal(cpu_online_mask, cpu_present_mask))
  241. return xics_default_distrib_server;
  242. return xics_default_server;
  243. }
  244. #endif /* CONFIG_SMP */
  245. static int xics_host_match(struct irq_domain *h, struct device_node *node)
  246. {
  247. struct ics *ics;
  248. list_for_each_entry(ics, &ics_list, link)
  249. if (ics->host_match(ics, node))
  250. return 1;
  251. return 0;
  252. }
  253. /* Dummies */
  254. static void xics_ipi_unmask(struct irq_data *d) { }
  255. static void xics_ipi_mask(struct irq_data *d) { }
  256. static struct irq_chip xics_ipi_chip = {
  257. .name = "XICS",
  258. .irq_eoi = NULL, /* Patched at init time */
  259. .irq_mask = xics_ipi_mask,
  260. .irq_unmask = xics_ipi_unmask,
  261. };
  262. static int xics_host_map(struct irq_domain *h, unsigned int virq,
  263. irq_hw_number_t hw)
  264. {
  265. struct ics *ics;
  266. pr_devel("xics: map virq %d, hwirq 0x%lx\n", virq, hw);
  267. /* Insert the interrupt mapping into the radix tree for fast lookup */
  268. irq_radix_revmap_insert(xics_host, virq, hw);
  269. /* They aren't all level sensitive but we just don't really know */
  270. irq_set_status_flags(virq, IRQ_LEVEL);
  271. /* Don't call into ICS for IPIs */
  272. if (hw == XICS_IPI) {
  273. irq_set_chip_and_handler(virq, &xics_ipi_chip,
  274. handle_percpu_irq);
  275. return 0;
  276. }
  277. /* Let the ICS setup the chip data */
  278. list_for_each_entry(ics, &ics_list, link)
  279. if (ics->map(ics, virq) == 0)
  280. return 0;
  281. return -EINVAL;
  282. }
  283. static int xics_host_xlate(struct irq_domain *h, struct device_node *ct,
  284. const u32 *intspec, unsigned int intsize,
  285. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  286. {
  287. /* Current xics implementation translates everything
  288. * to level. It is not technically right for MSIs but this
  289. * is irrelevant at this point. We might get smarter in the future
  290. */
  291. *out_hwirq = intspec[0];
  292. *out_flags = IRQ_TYPE_LEVEL_LOW;
  293. return 0;
  294. }
  295. static struct irq_domain_ops xics_host_ops = {
  296. .match = xics_host_match,
  297. .map = xics_host_map,
  298. .xlate = xics_host_xlate,
  299. };
  300. static void __init xics_init_host(void)
  301. {
  302. xics_host = irq_domain_add_tree(NULL, &xics_host_ops, NULL);
  303. BUG_ON(xics_host == NULL);
  304. irq_set_default_host(xics_host);
  305. }
  306. void __init xics_register_ics(struct ics *ics)
  307. {
  308. list_add(&ics->link, &ics_list);
  309. }
  310. static void __init xics_get_server_size(void)
  311. {
  312. struct device_node *np;
  313. const u32 *isize;
  314. /* We fetch the interrupt server size from the first ICS node
  315. * we find if any
  316. */
  317. np = of_find_compatible_node(NULL, NULL, "ibm,ppc-xics");
  318. if (!np)
  319. return;
  320. isize = of_get_property(np, "ibm,interrupt-server#-size", NULL);
  321. if (!isize)
  322. return;
  323. xics_interrupt_server_size = *isize;
  324. of_node_put(np);
  325. }
  326. void __init xics_init(void)
  327. {
  328. int rc = -1;
  329. /* Fist locate ICP */
  330. if (firmware_has_feature(FW_FEATURE_LPAR))
  331. rc = icp_hv_init();
  332. if (rc < 0)
  333. rc = icp_native_init();
  334. if (rc < 0) {
  335. pr_warning("XICS: Cannot find a Presentation Controller !\n");
  336. return;
  337. }
  338. /* Copy get_irq callback over to ppc_md */
  339. ppc_md.get_irq = icp_ops->get_irq;
  340. /* Patch up IPI chip EOI */
  341. xics_ipi_chip.irq_eoi = icp_ops->eoi;
  342. /* Now locate ICS */
  343. rc = ics_rtas_init();
  344. if (rc < 0)
  345. rc = ics_opal_init();
  346. if (rc < 0)
  347. pr_warning("XICS: Cannot find a Source Controller !\n");
  348. /* Initialize common bits */
  349. xics_get_server_size();
  350. xics_update_irq_servers();
  351. xics_init_host();
  352. xics_setup_cpu();
  353. }