hlwd-pic.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * arch/powerpc/platforms/embedded6xx/hlwd-pic.c
  3. *
  4. * Nintendo Wii "Hollywood" interrupt controller support.
  5. * Copyright (C) 2009 The GameCube Linux Team
  6. * Copyright (C) 2009 Albert Herranz
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. *
  13. */
  14. #define DRV_MODULE_NAME "hlwd-pic"
  15. #define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/irq.h>
  19. #include <linux/of.h>
  20. #include <asm/io.h>
  21. #include "hlwd-pic.h"
  22. #define HLWD_NR_IRQS 32
  23. /*
  24. * Each interrupt has a corresponding bit in both
  25. * the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.
  26. *
  27. * Enabling/disabling an interrupt line involves asserting/clearing
  28. * the corresponding bit in IMR. ACK'ing a request simply involves
  29. * asserting the corresponding bit in ICR.
  30. */
  31. #define HW_BROADWAY_ICR 0x00
  32. #define HW_BROADWAY_IMR 0x04
  33. /*
  34. * IRQ chip hooks.
  35. *
  36. */
  37. static void hlwd_pic_mask_and_ack(struct irq_data *d)
  38. {
  39. int irq = irqd_to_hwirq(d);
  40. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  41. u32 mask = 1 << irq;
  42. clrbits32(io_base + HW_BROADWAY_IMR, mask);
  43. out_be32(io_base + HW_BROADWAY_ICR, mask);
  44. }
  45. static void hlwd_pic_ack(struct irq_data *d)
  46. {
  47. int irq = irqd_to_hwirq(d);
  48. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  49. out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);
  50. }
  51. static void hlwd_pic_mask(struct irq_data *d)
  52. {
  53. int irq = irqd_to_hwirq(d);
  54. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  55. clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  56. }
  57. static void hlwd_pic_unmask(struct irq_data *d)
  58. {
  59. int irq = irqd_to_hwirq(d);
  60. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  61. setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  62. }
  63. static struct irq_chip hlwd_pic = {
  64. .name = "hlwd-pic",
  65. .irq_ack = hlwd_pic_ack,
  66. .irq_mask_ack = hlwd_pic_mask_and_ack,
  67. .irq_mask = hlwd_pic_mask,
  68. .irq_unmask = hlwd_pic_unmask,
  69. };
  70. /*
  71. * IRQ host hooks.
  72. *
  73. */
  74. static struct irq_domain *hlwd_irq_host;
  75. static int hlwd_pic_map(struct irq_domain *h, unsigned int virq,
  76. irq_hw_number_t hwirq)
  77. {
  78. irq_set_chip_data(virq, h->host_data);
  79. irq_set_status_flags(virq, IRQ_LEVEL);
  80. irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);
  81. return 0;
  82. }
  83. static const struct irq_domain_ops hlwd_irq_domain_ops = {
  84. .map = hlwd_pic_map,
  85. };
  86. static unsigned int __hlwd_pic_get_irq(struct irq_domain *h)
  87. {
  88. void __iomem *io_base = h->host_data;
  89. int irq;
  90. u32 irq_status;
  91. irq_status = in_be32(io_base + HW_BROADWAY_ICR) &
  92. in_be32(io_base + HW_BROADWAY_IMR);
  93. if (irq_status == 0)
  94. return NO_IRQ; /* no more IRQs pending */
  95. irq = __ffs(irq_status);
  96. return irq_linear_revmap(h, irq);
  97. }
  98. static void hlwd_pic_irq_cascade(unsigned int cascade_virq,
  99. struct irq_desc *desc)
  100. {
  101. struct irq_chip *chip = irq_desc_get_chip(desc);
  102. struct irq_domain *irq_domain = irq_get_handler_data(cascade_virq);
  103. unsigned int virq;
  104. raw_spin_lock(&desc->lock);
  105. chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */
  106. raw_spin_unlock(&desc->lock);
  107. virq = __hlwd_pic_get_irq(irq_domain);
  108. if (virq != NO_IRQ)
  109. generic_handle_irq(virq);
  110. else
  111. pr_err("spurious interrupt!\n");
  112. raw_spin_lock(&desc->lock);
  113. chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */
  114. if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)
  115. chip->irq_unmask(&desc->irq_data);
  116. raw_spin_unlock(&desc->lock);
  117. }
  118. /*
  119. * Platform hooks.
  120. *
  121. */
  122. static void __hlwd_quiesce(void __iomem *io_base)
  123. {
  124. /* mask and ack all IRQs */
  125. out_be32(io_base + HW_BROADWAY_IMR, 0);
  126. out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);
  127. }
  128. struct irq_domain *hlwd_pic_init(struct device_node *np)
  129. {
  130. struct irq_domain *irq_domain;
  131. struct resource res;
  132. void __iomem *io_base;
  133. int retval;
  134. retval = of_address_to_resource(np, 0, &res);
  135. if (retval) {
  136. pr_err("no io memory range found\n");
  137. return NULL;
  138. }
  139. io_base = ioremap(res.start, resource_size(&res));
  140. if (!io_base) {
  141. pr_err("ioremap failed\n");
  142. return NULL;
  143. }
  144. pr_info("controller at 0x%08x mapped to 0x%p\n", res.start, io_base);
  145. __hlwd_quiesce(io_base);
  146. irq_domain = irq_domain_add_linear(np, HLWD_NR_IRQS,
  147. &hlwd_irq_domain_ops, io_base);
  148. if (!irq_domain) {
  149. pr_err("failed to allocate irq_domain\n");
  150. return NULL;
  151. }
  152. return irq_domain;
  153. }
  154. unsigned int hlwd_pic_get_irq(void)
  155. {
  156. return __hlwd_pic_get_irq(hlwd_irq_host);
  157. }
  158. /*
  159. * Probe function.
  160. *
  161. */
  162. void hlwd_pic_probe(void)
  163. {
  164. struct irq_domain *host;
  165. struct device_node *np;
  166. const u32 *interrupts;
  167. int cascade_virq;
  168. for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {
  169. interrupts = of_get_property(np, "interrupts", NULL);
  170. if (interrupts) {
  171. host = hlwd_pic_init(np);
  172. BUG_ON(!host);
  173. cascade_virq = irq_of_parse_and_map(np, 0);
  174. irq_set_handler_data(cascade_virq, host);
  175. irq_set_chained_handler(cascade_virq,
  176. hlwd_pic_irq_cascade);
  177. hlwd_irq_host = host;
  178. break;
  179. }
  180. }
  181. }
  182. /**
  183. * hlwd_quiesce() - quiesce hollywood irq controller
  184. *
  185. * Mask and ack all interrupt sources.
  186. *
  187. */
  188. void hlwd_quiesce(void)
  189. {
  190. void __iomem *io_base = hlwd_irq_host->host_data;
  191. __hlwd_quiesce(io_base);
  192. }