sstep.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <asm/uaccess.h>
  18. #include <asm/cputable.h>
  19. extern char system_call_common[];
  20. #ifdef CONFIG_PPC64
  21. /* Bits in SRR1 that are copied from MSR */
  22. #define MSR_MASK 0xffffffff87c0ffffUL
  23. #else
  24. #define MSR_MASK 0x87c0ffff
  25. #endif
  26. /* Bits in XER */
  27. #define XER_SO 0x80000000U
  28. #define XER_OV 0x40000000U
  29. #define XER_CA 0x20000000U
  30. #ifdef CONFIG_PPC_FPU
  31. /*
  32. * Functions in ldstfp.S
  33. */
  34. extern int do_lfs(int rn, unsigned long ea);
  35. extern int do_lfd(int rn, unsigned long ea);
  36. extern int do_stfs(int rn, unsigned long ea);
  37. extern int do_stfd(int rn, unsigned long ea);
  38. extern int do_lvx(int rn, unsigned long ea);
  39. extern int do_stvx(int rn, unsigned long ea);
  40. extern int do_lxvd2x(int rn, unsigned long ea);
  41. extern int do_stxvd2x(int rn, unsigned long ea);
  42. #endif
  43. /*
  44. * Emulate the truncation of 64 bit values in 32-bit mode.
  45. */
  46. static unsigned long truncate_if_32bit(unsigned long msr, unsigned long val)
  47. {
  48. #ifdef __powerpc64__
  49. if ((msr & MSR_64BIT) == 0)
  50. val &= 0xffffffffUL;
  51. #endif
  52. return val;
  53. }
  54. /*
  55. * Determine whether a conditional branch instruction would branch.
  56. */
  57. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  58. {
  59. unsigned int bo = (instr >> 21) & 0x1f;
  60. unsigned int bi;
  61. if ((bo & 4) == 0) {
  62. /* decrement counter */
  63. --regs->ctr;
  64. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  65. return 0;
  66. }
  67. if ((bo & 0x10) == 0) {
  68. /* check bit from CR */
  69. bi = (instr >> 16) & 0x1f;
  70. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  71. return 0;
  72. }
  73. return 1;
  74. }
  75. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  76. {
  77. if (!user_mode(regs))
  78. return 1;
  79. return __access_ok(ea, nb, USER_DS);
  80. }
  81. /*
  82. * Calculate effective address for a D-form instruction
  83. */
  84. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  85. {
  86. int ra;
  87. unsigned long ea;
  88. ra = (instr >> 16) & 0x1f;
  89. ea = (signed short) instr; /* sign-extend */
  90. if (ra) {
  91. ea += regs->gpr[ra];
  92. if (instr & 0x04000000) /* update forms */
  93. regs->gpr[ra] = ea;
  94. }
  95. return truncate_if_32bit(regs->msr, ea);
  96. }
  97. #ifdef __powerpc64__
  98. /*
  99. * Calculate effective address for a DS-form instruction
  100. */
  101. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  102. {
  103. int ra;
  104. unsigned long ea;
  105. ra = (instr >> 16) & 0x1f;
  106. ea = (signed short) (instr & ~3); /* sign-extend */
  107. if (ra) {
  108. ea += regs->gpr[ra];
  109. if ((instr & 3) == 1) /* update forms */
  110. regs->gpr[ra] = ea;
  111. }
  112. return truncate_if_32bit(regs->msr, ea);
  113. }
  114. #endif /* __powerpc64 */
  115. /*
  116. * Calculate effective address for an X-form instruction
  117. */
  118. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  119. int do_update)
  120. {
  121. int ra, rb;
  122. unsigned long ea;
  123. ra = (instr >> 16) & 0x1f;
  124. rb = (instr >> 11) & 0x1f;
  125. ea = regs->gpr[rb];
  126. if (ra) {
  127. ea += regs->gpr[ra];
  128. if (do_update) /* update forms */
  129. regs->gpr[ra] = ea;
  130. }
  131. return truncate_if_32bit(regs->msr, ea);
  132. }
  133. /*
  134. * Return the largest power of 2, not greater than sizeof(unsigned long),
  135. * such that x is a multiple of it.
  136. */
  137. static inline unsigned long max_align(unsigned long x)
  138. {
  139. x |= sizeof(unsigned long);
  140. return x & -x; /* isolates rightmost bit */
  141. }
  142. static inline unsigned long byterev_2(unsigned long x)
  143. {
  144. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  145. }
  146. static inline unsigned long byterev_4(unsigned long x)
  147. {
  148. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  149. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  150. }
  151. #ifdef __powerpc64__
  152. static inline unsigned long byterev_8(unsigned long x)
  153. {
  154. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  155. }
  156. #endif
  157. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  158. int nb)
  159. {
  160. int err = 0;
  161. unsigned long x = 0;
  162. switch (nb) {
  163. case 1:
  164. err = __get_user(x, (unsigned char __user *) ea);
  165. break;
  166. case 2:
  167. err = __get_user(x, (unsigned short __user *) ea);
  168. break;
  169. case 4:
  170. err = __get_user(x, (unsigned int __user *) ea);
  171. break;
  172. #ifdef __powerpc64__
  173. case 8:
  174. err = __get_user(x, (unsigned long __user *) ea);
  175. break;
  176. #endif
  177. }
  178. if (!err)
  179. *dest = x;
  180. return err;
  181. }
  182. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  183. int nb, struct pt_regs *regs)
  184. {
  185. int err;
  186. unsigned long x, b, c;
  187. /* unaligned, do this in pieces */
  188. x = 0;
  189. for (; nb > 0; nb -= c) {
  190. c = max_align(ea);
  191. if (c > nb)
  192. c = max_align(nb);
  193. err = read_mem_aligned(&b, ea, c);
  194. if (err)
  195. return err;
  196. x = (x << (8 * c)) + b;
  197. ea += c;
  198. }
  199. *dest = x;
  200. return 0;
  201. }
  202. /*
  203. * Read memory at address ea for nb bytes, return 0 for success
  204. * or -EFAULT if an error occurred.
  205. */
  206. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  207. struct pt_regs *regs)
  208. {
  209. if (!address_ok(regs, ea, nb))
  210. return -EFAULT;
  211. if ((ea & (nb - 1)) == 0)
  212. return read_mem_aligned(dest, ea, nb);
  213. return read_mem_unaligned(dest, ea, nb, regs);
  214. }
  215. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  216. int nb)
  217. {
  218. int err = 0;
  219. switch (nb) {
  220. case 1:
  221. err = __put_user(val, (unsigned char __user *) ea);
  222. break;
  223. case 2:
  224. err = __put_user(val, (unsigned short __user *) ea);
  225. break;
  226. case 4:
  227. err = __put_user(val, (unsigned int __user *) ea);
  228. break;
  229. #ifdef __powerpc64__
  230. case 8:
  231. err = __put_user(val, (unsigned long __user *) ea);
  232. break;
  233. #endif
  234. }
  235. return err;
  236. }
  237. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  238. int nb, struct pt_regs *regs)
  239. {
  240. int err;
  241. unsigned long c;
  242. /* unaligned or little-endian, do this in pieces */
  243. for (; nb > 0; nb -= c) {
  244. c = max_align(ea);
  245. if (c > nb)
  246. c = max_align(nb);
  247. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  248. if (err)
  249. return err;
  250. ++ea;
  251. }
  252. return 0;
  253. }
  254. /*
  255. * Write memory at address ea for nb bytes, return 0 for success
  256. * or -EFAULT if an error occurred.
  257. */
  258. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  259. struct pt_regs *regs)
  260. {
  261. if (!address_ok(regs, ea, nb))
  262. return -EFAULT;
  263. if ((ea & (nb - 1)) == 0)
  264. return write_mem_aligned(val, ea, nb);
  265. return write_mem_unaligned(val, ea, nb, regs);
  266. }
  267. #ifdef CONFIG_PPC_FPU
  268. /*
  269. * Check the address and alignment, and call func to do the actual
  270. * load or store.
  271. */
  272. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  273. unsigned long ea, int nb,
  274. struct pt_regs *regs)
  275. {
  276. int err;
  277. unsigned long val[sizeof(double) / sizeof(long)];
  278. unsigned long ptr;
  279. if (!address_ok(regs, ea, nb))
  280. return -EFAULT;
  281. if ((ea & 3) == 0)
  282. return (*func)(rn, ea);
  283. ptr = (unsigned long) &val[0];
  284. if (sizeof(unsigned long) == 8 || nb == 4) {
  285. err = read_mem_unaligned(&val[0], ea, nb, regs);
  286. ptr += sizeof(unsigned long) - nb;
  287. } else {
  288. /* reading a double on 32-bit */
  289. err = read_mem_unaligned(&val[0], ea, 4, regs);
  290. if (!err)
  291. err = read_mem_unaligned(&val[1], ea + 4, 4, regs);
  292. }
  293. if (err)
  294. return err;
  295. return (*func)(rn, ptr);
  296. }
  297. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  298. unsigned long ea, int nb,
  299. struct pt_regs *regs)
  300. {
  301. int err;
  302. unsigned long val[sizeof(double) / sizeof(long)];
  303. unsigned long ptr;
  304. if (!address_ok(regs, ea, nb))
  305. return -EFAULT;
  306. if ((ea & 3) == 0)
  307. return (*func)(rn, ea);
  308. ptr = (unsigned long) &val[0];
  309. if (sizeof(unsigned long) == 8 || nb == 4) {
  310. ptr += sizeof(unsigned long) - nb;
  311. err = (*func)(rn, ptr);
  312. if (err)
  313. return err;
  314. err = write_mem_unaligned(val[0], ea, nb, regs);
  315. } else {
  316. /* writing a double on 32-bit */
  317. err = (*func)(rn, ptr);
  318. if (err)
  319. return err;
  320. err = write_mem_unaligned(val[0], ea, 4, regs);
  321. if (!err)
  322. err = write_mem_unaligned(val[1], ea + 4, 4, regs);
  323. }
  324. return err;
  325. }
  326. #endif
  327. #ifdef CONFIG_ALTIVEC
  328. /* For Altivec/VMX, no need to worry about alignment */
  329. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  330. unsigned long ea, struct pt_regs *regs)
  331. {
  332. if (!address_ok(regs, ea & ~0xfUL, 16))
  333. return -EFAULT;
  334. return (*func)(rn, ea);
  335. }
  336. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  337. unsigned long ea, struct pt_regs *regs)
  338. {
  339. if (!address_ok(regs, ea & ~0xfUL, 16))
  340. return -EFAULT;
  341. return (*func)(rn, ea);
  342. }
  343. #endif /* CONFIG_ALTIVEC */
  344. #ifdef CONFIG_VSX
  345. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  346. unsigned long ea, struct pt_regs *regs)
  347. {
  348. int err;
  349. unsigned long val[2];
  350. if (!address_ok(regs, ea, 16))
  351. return -EFAULT;
  352. if ((ea & 3) == 0)
  353. return (*func)(rn, ea);
  354. err = read_mem_unaligned(&val[0], ea, 8, regs);
  355. if (!err)
  356. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  357. if (!err)
  358. err = (*func)(rn, (unsigned long) &val[0]);
  359. return err;
  360. }
  361. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  362. unsigned long ea, struct pt_regs *regs)
  363. {
  364. int err;
  365. unsigned long val[2];
  366. if (!address_ok(regs, ea, 16))
  367. return -EFAULT;
  368. if ((ea & 3) == 0)
  369. return (*func)(rn, ea);
  370. err = (*func)(rn, (unsigned long) &val[0]);
  371. if (err)
  372. return err;
  373. err = write_mem_unaligned(val[0], ea, 8, regs);
  374. if (!err)
  375. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  376. return err;
  377. }
  378. #endif /* CONFIG_VSX */
  379. #define __put_user_asmx(x, addr, err, op, cr) \
  380. __asm__ __volatile__( \
  381. "1: " op " %2,0,%3\n" \
  382. " mfcr %1\n" \
  383. "2:\n" \
  384. ".section .fixup,\"ax\"\n" \
  385. "3: li %0,%4\n" \
  386. " b 2b\n" \
  387. ".previous\n" \
  388. ".section __ex_table,\"a\"\n" \
  389. PPC_LONG_ALIGN "\n" \
  390. PPC_LONG "1b,3b\n" \
  391. ".previous" \
  392. : "=r" (err), "=r" (cr) \
  393. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  394. #define __get_user_asmx(x, addr, err, op) \
  395. __asm__ __volatile__( \
  396. "1: "op" %1,0,%2\n" \
  397. "2:\n" \
  398. ".section .fixup,\"ax\"\n" \
  399. "3: li %0,%3\n" \
  400. " b 2b\n" \
  401. ".previous\n" \
  402. ".section __ex_table,\"a\"\n" \
  403. PPC_LONG_ALIGN "\n" \
  404. PPC_LONG "1b,3b\n" \
  405. ".previous" \
  406. : "=r" (err), "=r" (x) \
  407. : "r" (addr), "i" (-EFAULT), "0" (err))
  408. #define __cacheop_user_asmx(addr, err, op) \
  409. __asm__ __volatile__( \
  410. "1: "op" 0,%1\n" \
  411. "2:\n" \
  412. ".section .fixup,\"ax\"\n" \
  413. "3: li %0,%3\n" \
  414. " b 2b\n" \
  415. ".previous\n" \
  416. ".section __ex_table,\"a\"\n" \
  417. PPC_LONG_ALIGN "\n" \
  418. PPC_LONG "1b,3b\n" \
  419. ".previous" \
  420. : "=r" (err) \
  421. : "r" (addr), "i" (-EFAULT), "0" (err))
  422. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  423. {
  424. long val = regs->gpr[rd];
  425. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  426. #ifdef __powerpc64__
  427. if (!(regs->msr & MSR_64BIT))
  428. val = (int) val;
  429. #endif
  430. if (val < 0)
  431. regs->ccr |= 0x80000000;
  432. else if (val > 0)
  433. regs->ccr |= 0x40000000;
  434. else
  435. regs->ccr |= 0x20000000;
  436. }
  437. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  438. unsigned long val1, unsigned long val2,
  439. unsigned long carry_in)
  440. {
  441. unsigned long val = val1 + val2;
  442. if (carry_in)
  443. ++val;
  444. regs->gpr[rd] = val;
  445. #ifdef __powerpc64__
  446. if (!(regs->msr & MSR_64BIT)) {
  447. val = (unsigned int) val;
  448. val1 = (unsigned int) val1;
  449. }
  450. #endif
  451. if (val < val1 || (carry_in && val == val1))
  452. regs->xer |= XER_CA;
  453. else
  454. regs->xer &= ~XER_CA;
  455. }
  456. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  457. int crfld)
  458. {
  459. unsigned int crval, shift;
  460. crval = (regs->xer >> 31) & 1; /* get SO bit */
  461. if (v1 < v2)
  462. crval |= 8;
  463. else if (v1 > v2)
  464. crval |= 4;
  465. else
  466. crval |= 2;
  467. shift = (7 - crfld) * 4;
  468. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  469. }
  470. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  471. unsigned long v2, int crfld)
  472. {
  473. unsigned int crval, shift;
  474. crval = (regs->xer >> 31) & 1; /* get SO bit */
  475. if (v1 < v2)
  476. crval |= 8;
  477. else if (v1 > v2)
  478. crval |= 4;
  479. else
  480. crval |= 2;
  481. shift = (7 - crfld) * 4;
  482. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  483. }
  484. /*
  485. * Elements of 32-bit rotate and mask instructions.
  486. */
  487. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  488. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  489. #ifdef __powerpc64__
  490. #define MASK64_L(mb) (~0UL >> (mb))
  491. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  492. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  493. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  494. #else
  495. #define DATA32(x) (x)
  496. #endif
  497. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  498. /*
  499. * Emulate instructions that cause a transfer of control,
  500. * loads and stores, and a few other instructions.
  501. * Returns 1 if the step was emulated, 0 if not,
  502. * or -1 if the instruction is one that should not be stepped,
  503. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  504. */
  505. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  506. {
  507. unsigned int opcode, ra, rb, rd, spr, u;
  508. unsigned long int imm;
  509. unsigned long int val, val2;
  510. unsigned long int ea;
  511. unsigned int cr, mb, me, sh;
  512. int err;
  513. unsigned long old_ra;
  514. long ival;
  515. opcode = instr >> 26;
  516. switch (opcode) {
  517. case 16: /* bc */
  518. imm = (signed short)(instr & 0xfffc);
  519. if ((instr & 2) == 0)
  520. imm += regs->nip;
  521. regs->nip += 4;
  522. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  523. if (instr & 1)
  524. regs->link = regs->nip;
  525. if (branch_taken(instr, regs))
  526. regs->nip = imm;
  527. return 1;
  528. #ifdef CONFIG_PPC64
  529. case 17: /* sc */
  530. /*
  531. * N.B. this uses knowledge about how the syscall
  532. * entry code works. If that is changed, this will
  533. * need to be changed also.
  534. */
  535. if (regs->gpr[0] == 0x1ebe &&
  536. cpu_has_feature(CPU_FTR_REAL_LE)) {
  537. regs->msr ^= MSR_LE;
  538. goto instr_done;
  539. }
  540. regs->gpr[9] = regs->gpr[13];
  541. regs->gpr[10] = MSR_KERNEL;
  542. regs->gpr[11] = regs->nip + 4;
  543. regs->gpr[12] = regs->msr & MSR_MASK;
  544. regs->gpr[13] = (unsigned long) get_paca();
  545. regs->nip = (unsigned long) &system_call_common;
  546. regs->msr = MSR_KERNEL;
  547. return 1;
  548. #endif
  549. case 18: /* b */
  550. imm = instr & 0x03fffffc;
  551. if (imm & 0x02000000)
  552. imm -= 0x04000000;
  553. if ((instr & 2) == 0)
  554. imm += regs->nip;
  555. if (instr & 1)
  556. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  557. imm = truncate_if_32bit(regs->msr, imm);
  558. regs->nip = imm;
  559. return 1;
  560. case 19:
  561. switch ((instr >> 1) & 0x3ff) {
  562. case 16: /* bclr */
  563. case 528: /* bcctr */
  564. imm = (instr & 0x400)? regs->ctr: regs->link;
  565. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  566. imm = truncate_if_32bit(regs->msr, imm);
  567. if (instr & 1)
  568. regs->link = regs->nip;
  569. if (branch_taken(instr, regs))
  570. regs->nip = imm;
  571. return 1;
  572. case 18: /* rfid, scary */
  573. return -1;
  574. case 150: /* isync */
  575. isync();
  576. goto instr_done;
  577. case 33: /* crnor */
  578. case 129: /* crandc */
  579. case 193: /* crxor */
  580. case 225: /* crnand */
  581. case 257: /* crand */
  582. case 289: /* creqv */
  583. case 417: /* crorc */
  584. case 449: /* cror */
  585. ra = (instr >> 16) & 0x1f;
  586. rb = (instr >> 11) & 0x1f;
  587. rd = (instr >> 21) & 0x1f;
  588. ra = (regs->ccr >> (31 - ra)) & 1;
  589. rb = (regs->ccr >> (31 - rb)) & 1;
  590. val = (instr >> (6 + ra * 2 + rb)) & 1;
  591. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  592. (val << (31 - rd));
  593. goto instr_done;
  594. }
  595. break;
  596. case 31:
  597. switch ((instr >> 1) & 0x3ff) {
  598. case 598: /* sync */
  599. #ifdef __powerpc64__
  600. switch ((instr >> 21) & 3) {
  601. case 1: /* lwsync */
  602. asm volatile("lwsync" : : : "memory");
  603. goto instr_done;
  604. case 2: /* ptesync */
  605. asm volatile("ptesync" : : : "memory");
  606. goto instr_done;
  607. }
  608. #endif
  609. mb();
  610. goto instr_done;
  611. case 854: /* eieio */
  612. eieio();
  613. goto instr_done;
  614. }
  615. break;
  616. }
  617. /* Following cases refer to regs->gpr[], so we need all regs */
  618. if (!FULL_REGS(regs))
  619. return 0;
  620. rd = (instr >> 21) & 0x1f;
  621. ra = (instr >> 16) & 0x1f;
  622. rb = (instr >> 11) & 0x1f;
  623. switch (opcode) {
  624. case 7: /* mulli */
  625. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  626. goto instr_done;
  627. case 8: /* subfic */
  628. imm = (short) instr;
  629. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  630. goto instr_done;
  631. case 10: /* cmpli */
  632. imm = (unsigned short) instr;
  633. val = regs->gpr[ra];
  634. #ifdef __powerpc64__
  635. if ((rd & 1) == 0)
  636. val = (unsigned int) val;
  637. #endif
  638. do_cmp_unsigned(regs, val, imm, rd >> 2);
  639. goto instr_done;
  640. case 11: /* cmpi */
  641. imm = (short) instr;
  642. val = regs->gpr[ra];
  643. #ifdef __powerpc64__
  644. if ((rd & 1) == 0)
  645. val = (int) val;
  646. #endif
  647. do_cmp_signed(regs, val, imm, rd >> 2);
  648. goto instr_done;
  649. case 12: /* addic */
  650. imm = (short) instr;
  651. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  652. goto instr_done;
  653. case 13: /* addic. */
  654. imm = (short) instr;
  655. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  656. set_cr0(regs, rd);
  657. goto instr_done;
  658. case 14: /* addi */
  659. imm = (short) instr;
  660. if (ra)
  661. imm += regs->gpr[ra];
  662. regs->gpr[rd] = imm;
  663. goto instr_done;
  664. case 15: /* addis */
  665. imm = ((short) instr) << 16;
  666. if (ra)
  667. imm += regs->gpr[ra];
  668. regs->gpr[rd] = imm;
  669. goto instr_done;
  670. case 20: /* rlwimi */
  671. mb = (instr >> 6) & 0x1f;
  672. me = (instr >> 1) & 0x1f;
  673. val = DATA32(regs->gpr[rd]);
  674. imm = MASK32(mb, me);
  675. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  676. goto logical_done;
  677. case 21: /* rlwinm */
  678. mb = (instr >> 6) & 0x1f;
  679. me = (instr >> 1) & 0x1f;
  680. val = DATA32(regs->gpr[rd]);
  681. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  682. goto logical_done;
  683. case 23: /* rlwnm */
  684. mb = (instr >> 6) & 0x1f;
  685. me = (instr >> 1) & 0x1f;
  686. rb = regs->gpr[rb] & 0x1f;
  687. val = DATA32(regs->gpr[rd]);
  688. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  689. goto logical_done;
  690. case 24: /* ori */
  691. imm = (unsigned short) instr;
  692. regs->gpr[ra] = regs->gpr[rd] | imm;
  693. goto instr_done;
  694. case 25: /* oris */
  695. imm = (unsigned short) instr;
  696. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  697. goto instr_done;
  698. case 26: /* xori */
  699. imm = (unsigned short) instr;
  700. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  701. goto instr_done;
  702. case 27: /* xoris */
  703. imm = (unsigned short) instr;
  704. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  705. goto instr_done;
  706. case 28: /* andi. */
  707. imm = (unsigned short) instr;
  708. regs->gpr[ra] = regs->gpr[rd] & imm;
  709. set_cr0(regs, ra);
  710. goto instr_done;
  711. case 29: /* andis. */
  712. imm = (unsigned short) instr;
  713. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  714. set_cr0(regs, ra);
  715. goto instr_done;
  716. #ifdef __powerpc64__
  717. case 30: /* rld* */
  718. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  719. val = regs->gpr[rd];
  720. if ((instr & 0x10) == 0) {
  721. sh = rb | ((instr & 2) << 4);
  722. val = ROTATE(val, sh);
  723. switch ((instr >> 2) & 3) {
  724. case 0: /* rldicl */
  725. regs->gpr[ra] = val & MASK64_L(mb);
  726. goto logical_done;
  727. case 1: /* rldicr */
  728. regs->gpr[ra] = val & MASK64_R(mb);
  729. goto logical_done;
  730. case 2: /* rldic */
  731. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  732. goto logical_done;
  733. case 3: /* rldimi */
  734. imm = MASK64(mb, 63 - sh);
  735. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  736. (val & imm);
  737. goto logical_done;
  738. }
  739. } else {
  740. sh = regs->gpr[rb] & 0x3f;
  741. val = ROTATE(val, sh);
  742. switch ((instr >> 1) & 7) {
  743. case 0: /* rldcl */
  744. regs->gpr[ra] = val & MASK64_L(mb);
  745. goto logical_done;
  746. case 1: /* rldcr */
  747. regs->gpr[ra] = val & MASK64_R(mb);
  748. goto logical_done;
  749. }
  750. }
  751. #endif
  752. case 31:
  753. switch ((instr >> 1) & 0x3ff) {
  754. case 83: /* mfmsr */
  755. if (regs->msr & MSR_PR)
  756. break;
  757. regs->gpr[rd] = regs->msr & MSR_MASK;
  758. goto instr_done;
  759. case 146: /* mtmsr */
  760. if (regs->msr & MSR_PR)
  761. break;
  762. imm = regs->gpr[rd];
  763. if ((imm & MSR_RI) == 0)
  764. /* can't step mtmsr that would clear MSR_RI */
  765. return -1;
  766. regs->msr = imm;
  767. goto instr_done;
  768. #ifdef CONFIG_PPC64
  769. case 178: /* mtmsrd */
  770. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  771. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  772. if (regs->msr & MSR_PR)
  773. break;
  774. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  775. imm = (regs->msr & MSR_MASK & ~imm)
  776. | (regs->gpr[rd] & imm);
  777. if ((imm & MSR_RI) == 0)
  778. /* can't step mtmsrd that would clear MSR_RI */
  779. return -1;
  780. regs->msr = imm;
  781. goto instr_done;
  782. #endif
  783. case 19: /* mfcr */
  784. regs->gpr[rd] = regs->ccr;
  785. regs->gpr[rd] &= 0xffffffffUL;
  786. goto instr_done;
  787. case 144: /* mtcrf */
  788. imm = 0xf0000000UL;
  789. val = regs->gpr[rd];
  790. for (sh = 0; sh < 8; ++sh) {
  791. if (instr & (0x80000 >> sh))
  792. regs->ccr = (regs->ccr & ~imm) |
  793. (val & imm);
  794. imm >>= 4;
  795. }
  796. goto instr_done;
  797. case 339: /* mfspr */
  798. spr = (instr >> 11) & 0x3ff;
  799. switch (spr) {
  800. case 0x20: /* mfxer */
  801. regs->gpr[rd] = regs->xer;
  802. regs->gpr[rd] &= 0xffffffffUL;
  803. goto instr_done;
  804. case 0x100: /* mflr */
  805. regs->gpr[rd] = regs->link;
  806. goto instr_done;
  807. case 0x120: /* mfctr */
  808. regs->gpr[rd] = regs->ctr;
  809. goto instr_done;
  810. }
  811. break;
  812. case 467: /* mtspr */
  813. spr = (instr >> 11) & 0x3ff;
  814. switch (spr) {
  815. case 0x20: /* mtxer */
  816. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  817. goto instr_done;
  818. case 0x100: /* mtlr */
  819. regs->link = regs->gpr[rd];
  820. goto instr_done;
  821. case 0x120: /* mtctr */
  822. regs->ctr = regs->gpr[rd];
  823. goto instr_done;
  824. }
  825. break;
  826. /*
  827. * Compare instructions
  828. */
  829. case 0: /* cmp */
  830. val = regs->gpr[ra];
  831. val2 = regs->gpr[rb];
  832. #ifdef __powerpc64__
  833. if ((rd & 1) == 0) {
  834. /* word (32-bit) compare */
  835. val = (int) val;
  836. val2 = (int) val2;
  837. }
  838. #endif
  839. do_cmp_signed(regs, val, val2, rd >> 2);
  840. goto instr_done;
  841. case 32: /* cmpl */
  842. val = regs->gpr[ra];
  843. val2 = regs->gpr[rb];
  844. #ifdef __powerpc64__
  845. if ((rd & 1) == 0) {
  846. /* word (32-bit) compare */
  847. val = (unsigned int) val;
  848. val2 = (unsigned int) val2;
  849. }
  850. #endif
  851. do_cmp_unsigned(regs, val, val2, rd >> 2);
  852. goto instr_done;
  853. /*
  854. * Arithmetic instructions
  855. */
  856. case 8: /* subfc */
  857. add_with_carry(regs, rd, ~regs->gpr[ra],
  858. regs->gpr[rb], 1);
  859. goto arith_done;
  860. #ifdef __powerpc64__
  861. case 9: /* mulhdu */
  862. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  863. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  864. goto arith_done;
  865. #endif
  866. case 10: /* addc */
  867. add_with_carry(regs, rd, regs->gpr[ra],
  868. regs->gpr[rb], 0);
  869. goto arith_done;
  870. case 11: /* mulhwu */
  871. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  872. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  873. goto arith_done;
  874. case 40: /* subf */
  875. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  876. goto arith_done;
  877. #ifdef __powerpc64__
  878. case 73: /* mulhd */
  879. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  880. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  881. goto arith_done;
  882. #endif
  883. case 75: /* mulhw */
  884. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  885. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  886. goto arith_done;
  887. case 104: /* neg */
  888. regs->gpr[rd] = -regs->gpr[ra];
  889. goto arith_done;
  890. case 136: /* subfe */
  891. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  892. regs->xer & XER_CA);
  893. goto arith_done;
  894. case 138: /* adde */
  895. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  896. regs->xer & XER_CA);
  897. goto arith_done;
  898. case 200: /* subfze */
  899. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  900. regs->xer & XER_CA);
  901. goto arith_done;
  902. case 202: /* addze */
  903. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  904. regs->xer & XER_CA);
  905. goto arith_done;
  906. case 232: /* subfme */
  907. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  908. regs->xer & XER_CA);
  909. goto arith_done;
  910. #ifdef __powerpc64__
  911. case 233: /* mulld */
  912. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  913. goto arith_done;
  914. #endif
  915. case 234: /* addme */
  916. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  917. regs->xer & XER_CA);
  918. goto arith_done;
  919. case 235: /* mullw */
  920. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  921. (unsigned int) regs->gpr[rb];
  922. goto arith_done;
  923. case 266: /* add */
  924. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  925. goto arith_done;
  926. #ifdef __powerpc64__
  927. case 457: /* divdu */
  928. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  929. goto arith_done;
  930. #endif
  931. case 459: /* divwu */
  932. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  933. (unsigned int) regs->gpr[rb];
  934. goto arith_done;
  935. #ifdef __powerpc64__
  936. case 489: /* divd */
  937. regs->gpr[rd] = (long int) regs->gpr[ra] /
  938. (long int) regs->gpr[rb];
  939. goto arith_done;
  940. #endif
  941. case 491: /* divw */
  942. regs->gpr[rd] = (int) regs->gpr[ra] /
  943. (int) regs->gpr[rb];
  944. goto arith_done;
  945. /*
  946. * Logical instructions
  947. */
  948. case 26: /* cntlzw */
  949. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  950. "r" (regs->gpr[rd]));
  951. goto logical_done;
  952. #ifdef __powerpc64__
  953. case 58: /* cntlzd */
  954. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  955. "r" (regs->gpr[rd]));
  956. goto logical_done;
  957. #endif
  958. case 28: /* and */
  959. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  960. goto logical_done;
  961. case 60: /* andc */
  962. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  963. goto logical_done;
  964. case 124: /* nor */
  965. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  966. goto logical_done;
  967. case 284: /* xor */
  968. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  969. goto logical_done;
  970. case 316: /* xor */
  971. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  972. goto logical_done;
  973. case 412: /* orc */
  974. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  975. goto logical_done;
  976. case 444: /* or */
  977. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  978. goto logical_done;
  979. case 476: /* nand */
  980. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  981. goto logical_done;
  982. case 922: /* extsh */
  983. regs->gpr[ra] = (signed short) regs->gpr[rd];
  984. goto logical_done;
  985. case 954: /* extsb */
  986. regs->gpr[ra] = (signed char) regs->gpr[rd];
  987. goto logical_done;
  988. #ifdef __powerpc64__
  989. case 986: /* extsw */
  990. regs->gpr[ra] = (signed int) regs->gpr[rd];
  991. goto logical_done;
  992. #endif
  993. /*
  994. * Shift instructions
  995. */
  996. case 24: /* slw */
  997. sh = regs->gpr[rb] & 0x3f;
  998. if (sh < 32)
  999. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1000. else
  1001. regs->gpr[ra] = 0;
  1002. goto logical_done;
  1003. case 536: /* srw */
  1004. sh = regs->gpr[rb] & 0x3f;
  1005. if (sh < 32)
  1006. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1007. else
  1008. regs->gpr[ra] = 0;
  1009. goto logical_done;
  1010. case 792: /* sraw */
  1011. sh = regs->gpr[rb] & 0x3f;
  1012. ival = (signed int) regs->gpr[rd];
  1013. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1014. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1015. regs->xer |= XER_CA;
  1016. else
  1017. regs->xer &= ~XER_CA;
  1018. goto logical_done;
  1019. case 824: /* srawi */
  1020. sh = rb;
  1021. ival = (signed int) regs->gpr[rd];
  1022. regs->gpr[ra] = ival >> sh;
  1023. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1024. regs->xer |= XER_CA;
  1025. else
  1026. regs->xer &= ~XER_CA;
  1027. goto logical_done;
  1028. #ifdef __powerpc64__
  1029. case 27: /* sld */
  1030. sh = regs->gpr[rd] & 0x7f;
  1031. if (sh < 64)
  1032. regs->gpr[ra] = regs->gpr[rd] << sh;
  1033. else
  1034. regs->gpr[ra] = 0;
  1035. goto logical_done;
  1036. case 539: /* srd */
  1037. sh = regs->gpr[rb] & 0x7f;
  1038. if (sh < 64)
  1039. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1040. else
  1041. regs->gpr[ra] = 0;
  1042. goto logical_done;
  1043. case 794: /* srad */
  1044. sh = regs->gpr[rb] & 0x7f;
  1045. ival = (signed long int) regs->gpr[rd];
  1046. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1047. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1048. regs->xer |= XER_CA;
  1049. else
  1050. regs->xer &= ~XER_CA;
  1051. goto logical_done;
  1052. case 826: /* sradi with sh_5 = 0 */
  1053. case 827: /* sradi with sh_5 = 1 */
  1054. sh = rb | ((instr & 2) << 4);
  1055. ival = (signed long int) regs->gpr[rd];
  1056. regs->gpr[ra] = ival >> sh;
  1057. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1058. regs->xer |= XER_CA;
  1059. else
  1060. regs->xer &= ~XER_CA;
  1061. goto logical_done;
  1062. #endif /* __powerpc64__ */
  1063. /*
  1064. * Cache instructions
  1065. */
  1066. case 54: /* dcbst */
  1067. ea = xform_ea(instr, regs, 0);
  1068. if (!address_ok(regs, ea, 8))
  1069. return 0;
  1070. err = 0;
  1071. __cacheop_user_asmx(ea, err, "dcbst");
  1072. if (err)
  1073. return 0;
  1074. goto instr_done;
  1075. case 86: /* dcbf */
  1076. ea = xform_ea(instr, regs, 0);
  1077. if (!address_ok(regs, ea, 8))
  1078. return 0;
  1079. err = 0;
  1080. __cacheop_user_asmx(ea, err, "dcbf");
  1081. if (err)
  1082. return 0;
  1083. goto instr_done;
  1084. case 246: /* dcbtst */
  1085. if (rd == 0) {
  1086. ea = xform_ea(instr, regs, 0);
  1087. prefetchw((void *) ea);
  1088. }
  1089. goto instr_done;
  1090. case 278: /* dcbt */
  1091. if (rd == 0) {
  1092. ea = xform_ea(instr, regs, 0);
  1093. prefetch((void *) ea);
  1094. }
  1095. goto instr_done;
  1096. }
  1097. break;
  1098. }
  1099. /*
  1100. * Following cases are for loads and stores, so bail out
  1101. * if we're in little-endian mode.
  1102. */
  1103. if (regs->msr & MSR_LE)
  1104. return 0;
  1105. /*
  1106. * Save register RA in case it's an update form load or store
  1107. * and the access faults.
  1108. */
  1109. old_ra = regs->gpr[ra];
  1110. switch (opcode) {
  1111. case 31:
  1112. u = instr & 0x40;
  1113. switch ((instr >> 1) & 0x3ff) {
  1114. case 20: /* lwarx */
  1115. ea = xform_ea(instr, regs, 0);
  1116. if (ea & 3)
  1117. break; /* can't handle misaligned */
  1118. err = -EFAULT;
  1119. if (!address_ok(regs, ea, 4))
  1120. goto ldst_done;
  1121. err = 0;
  1122. __get_user_asmx(val, ea, err, "lwarx");
  1123. if (!err)
  1124. regs->gpr[rd] = val;
  1125. goto ldst_done;
  1126. case 150: /* stwcx. */
  1127. ea = xform_ea(instr, regs, 0);
  1128. if (ea & 3)
  1129. break; /* can't handle misaligned */
  1130. err = -EFAULT;
  1131. if (!address_ok(regs, ea, 4))
  1132. goto ldst_done;
  1133. err = 0;
  1134. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1135. if (!err)
  1136. regs->ccr = (regs->ccr & 0x0fffffff) |
  1137. (cr & 0xe0000000) |
  1138. ((regs->xer >> 3) & 0x10000000);
  1139. goto ldst_done;
  1140. #ifdef __powerpc64__
  1141. case 84: /* ldarx */
  1142. ea = xform_ea(instr, regs, 0);
  1143. if (ea & 7)
  1144. break; /* can't handle misaligned */
  1145. err = -EFAULT;
  1146. if (!address_ok(regs, ea, 8))
  1147. goto ldst_done;
  1148. err = 0;
  1149. __get_user_asmx(val, ea, err, "ldarx");
  1150. if (!err)
  1151. regs->gpr[rd] = val;
  1152. goto ldst_done;
  1153. case 214: /* stdcx. */
  1154. ea = xform_ea(instr, regs, 0);
  1155. if (ea & 7)
  1156. break; /* can't handle misaligned */
  1157. err = -EFAULT;
  1158. if (!address_ok(regs, ea, 8))
  1159. goto ldst_done;
  1160. err = 0;
  1161. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1162. if (!err)
  1163. regs->ccr = (regs->ccr & 0x0fffffff) |
  1164. (cr & 0xe0000000) |
  1165. ((regs->xer >> 3) & 0x10000000);
  1166. goto ldst_done;
  1167. case 21: /* ldx */
  1168. case 53: /* ldux */
  1169. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1170. 8, regs);
  1171. goto ldst_done;
  1172. #endif
  1173. case 23: /* lwzx */
  1174. case 55: /* lwzux */
  1175. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1176. 4, regs);
  1177. goto ldst_done;
  1178. case 87: /* lbzx */
  1179. case 119: /* lbzux */
  1180. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1181. 1, regs);
  1182. goto ldst_done;
  1183. #ifdef CONFIG_ALTIVEC
  1184. case 103: /* lvx */
  1185. case 359: /* lvxl */
  1186. if (!(regs->msr & MSR_VEC))
  1187. break;
  1188. ea = xform_ea(instr, regs, 0);
  1189. err = do_vec_load(rd, do_lvx, ea, regs);
  1190. goto ldst_done;
  1191. case 231: /* stvx */
  1192. case 487: /* stvxl */
  1193. if (!(regs->msr & MSR_VEC))
  1194. break;
  1195. ea = xform_ea(instr, regs, 0);
  1196. err = do_vec_store(rd, do_stvx, ea, regs);
  1197. goto ldst_done;
  1198. #endif /* CONFIG_ALTIVEC */
  1199. #ifdef __powerpc64__
  1200. case 149: /* stdx */
  1201. case 181: /* stdux */
  1202. val = regs->gpr[rd];
  1203. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1204. goto ldst_done;
  1205. #endif
  1206. case 151: /* stwx */
  1207. case 183: /* stwux */
  1208. val = regs->gpr[rd];
  1209. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1210. goto ldst_done;
  1211. case 215: /* stbx */
  1212. case 247: /* stbux */
  1213. val = regs->gpr[rd];
  1214. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1215. goto ldst_done;
  1216. case 279: /* lhzx */
  1217. case 311: /* lhzux */
  1218. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1219. 2, regs);
  1220. goto ldst_done;
  1221. #ifdef __powerpc64__
  1222. case 341: /* lwax */
  1223. case 373: /* lwaux */
  1224. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1225. 4, regs);
  1226. if (!err)
  1227. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1228. goto ldst_done;
  1229. #endif
  1230. case 343: /* lhax */
  1231. case 375: /* lhaux */
  1232. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1233. 2, regs);
  1234. if (!err)
  1235. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1236. goto ldst_done;
  1237. case 407: /* sthx */
  1238. case 439: /* sthux */
  1239. val = regs->gpr[rd];
  1240. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1241. goto ldst_done;
  1242. #ifdef __powerpc64__
  1243. case 532: /* ldbrx */
  1244. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1245. if (!err)
  1246. regs->gpr[rd] = byterev_8(val);
  1247. goto ldst_done;
  1248. #endif
  1249. case 534: /* lwbrx */
  1250. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1251. if (!err)
  1252. regs->gpr[rd] = byterev_4(val);
  1253. goto ldst_done;
  1254. #ifdef CONFIG_PPC_CPU
  1255. case 535: /* lfsx */
  1256. case 567: /* lfsux */
  1257. if (!(regs->msr & MSR_FP))
  1258. break;
  1259. ea = xform_ea(instr, regs, u);
  1260. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1261. goto ldst_done;
  1262. case 599: /* lfdx */
  1263. case 631: /* lfdux */
  1264. if (!(regs->msr & MSR_FP))
  1265. break;
  1266. ea = xform_ea(instr, regs, u);
  1267. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1268. goto ldst_done;
  1269. case 663: /* stfsx */
  1270. case 695: /* stfsux */
  1271. if (!(regs->msr & MSR_FP))
  1272. break;
  1273. ea = xform_ea(instr, regs, u);
  1274. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1275. goto ldst_done;
  1276. case 727: /* stfdx */
  1277. case 759: /* stfdux */
  1278. if (!(regs->msr & MSR_FP))
  1279. break;
  1280. ea = xform_ea(instr, regs, u);
  1281. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1282. goto ldst_done;
  1283. #endif
  1284. #ifdef __powerpc64__
  1285. case 660: /* stdbrx */
  1286. val = byterev_8(regs->gpr[rd]);
  1287. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1288. goto ldst_done;
  1289. #endif
  1290. case 662: /* stwbrx */
  1291. val = byterev_4(regs->gpr[rd]);
  1292. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1293. goto ldst_done;
  1294. case 790: /* lhbrx */
  1295. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1296. if (!err)
  1297. regs->gpr[rd] = byterev_2(val);
  1298. goto ldst_done;
  1299. case 918: /* sthbrx */
  1300. val = byterev_2(regs->gpr[rd]);
  1301. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1302. goto ldst_done;
  1303. #ifdef CONFIG_VSX
  1304. case 844: /* lxvd2x */
  1305. case 876: /* lxvd2ux */
  1306. if (!(regs->msr & MSR_VSX))
  1307. break;
  1308. rd |= (instr & 1) << 5;
  1309. ea = xform_ea(instr, regs, u);
  1310. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1311. goto ldst_done;
  1312. case 972: /* stxvd2x */
  1313. case 1004: /* stxvd2ux */
  1314. if (!(regs->msr & MSR_VSX))
  1315. break;
  1316. rd |= (instr & 1) << 5;
  1317. ea = xform_ea(instr, regs, u);
  1318. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1319. goto ldst_done;
  1320. #endif /* CONFIG_VSX */
  1321. }
  1322. break;
  1323. case 32: /* lwz */
  1324. case 33: /* lwzu */
  1325. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1326. goto ldst_done;
  1327. case 34: /* lbz */
  1328. case 35: /* lbzu */
  1329. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1330. goto ldst_done;
  1331. case 36: /* stw */
  1332. case 37: /* stwu */
  1333. val = regs->gpr[rd];
  1334. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1335. goto ldst_done;
  1336. case 38: /* stb */
  1337. case 39: /* stbu */
  1338. val = regs->gpr[rd];
  1339. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1340. goto ldst_done;
  1341. case 40: /* lhz */
  1342. case 41: /* lhzu */
  1343. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1344. goto ldst_done;
  1345. case 42: /* lha */
  1346. case 43: /* lhau */
  1347. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1348. if (!err)
  1349. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1350. goto ldst_done;
  1351. case 44: /* sth */
  1352. case 45: /* sthu */
  1353. val = regs->gpr[rd];
  1354. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1355. goto ldst_done;
  1356. case 46: /* lmw */
  1357. ra = (instr >> 16) & 0x1f;
  1358. if (ra >= rd)
  1359. break; /* invalid form, ra in range to load */
  1360. ea = dform_ea(instr, regs);
  1361. do {
  1362. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1363. if (err)
  1364. return 0;
  1365. ea += 4;
  1366. } while (++rd < 32);
  1367. goto instr_done;
  1368. case 47: /* stmw */
  1369. ea = dform_ea(instr, regs);
  1370. do {
  1371. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1372. if (err)
  1373. return 0;
  1374. ea += 4;
  1375. } while (++rd < 32);
  1376. goto instr_done;
  1377. #ifdef CONFIG_PPC_FPU
  1378. case 48: /* lfs */
  1379. case 49: /* lfsu */
  1380. if (!(regs->msr & MSR_FP))
  1381. break;
  1382. ea = dform_ea(instr, regs);
  1383. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1384. goto ldst_done;
  1385. case 50: /* lfd */
  1386. case 51: /* lfdu */
  1387. if (!(regs->msr & MSR_FP))
  1388. break;
  1389. ea = dform_ea(instr, regs);
  1390. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1391. goto ldst_done;
  1392. case 52: /* stfs */
  1393. case 53: /* stfsu */
  1394. if (!(regs->msr & MSR_FP))
  1395. break;
  1396. ea = dform_ea(instr, regs);
  1397. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1398. goto ldst_done;
  1399. case 54: /* stfd */
  1400. case 55: /* stfdu */
  1401. if (!(regs->msr & MSR_FP))
  1402. break;
  1403. ea = dform_ea(instr, regs);
  1404. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1405. goto ldst_done;
  1406. #endif
  1407. #ifdef __powerpc64__
  1408. case 58: /* ld[u], lwa */
  1409. switch (instr & 3) {
  1410. case 0: /* ld */
  1411. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1412. 8, regs);
  1413. goto ldst_done;
  1414. case 1: /* ldu */
  1415. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1416. 8, regs);
  1417. goto ldst_done;
  1418. case 2: /* lwa */
  1419. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1420. 4, regs);
  1421. if (!err)
  1422. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1423. goto ldst_done;
  1424. }
  1425. break;
  1426. case 62: /* std[u] */
  1427. val = regs->gpr[rd];
  1428. switch (instr & 3) {
  1429. case 0: /* std */
  1430. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1431. goto ldst_done;
  1432. case 1: /* stdu */
  1433. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1434. goto ldst_done;
  1435. }
  1436. break;
  1437. #endif /* __powerpc64__ */
  1438. }
  1439. err = -EINVAL;
  1440. ldst_done:
  1441. if (err) {
  1442. regs->gpr[ra] = old_ra;
  1443. return 0; /* invoke DSI if -EFAULT? */
  1444. }
  1445. instr_done:
  1446. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1447. return 1;
  1448. logical_done:
  1449. if (instr & 1)
  1450. set_cr0(regs, ra);
  1451. goto instr_done;
  1452. arith_done:
  1453. if (instr & 1)
  1454. set_cr0(regs, rd);
  1455. goto instr_done;
  1456. }