pci.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. #ifndef __ASM_POWERPC_PCI_H
  2. #define __ASM_POWERPC_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/machdep.h>
  15. #include <asm/scatterlist.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/pci-bridge.h>
  19. #include <asm-generic/pci-dma-compat.h>
  20. /* Return values for ppc_md.pci_probe_mode function */
  21. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  22. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  23. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  24. #define PCIBIOS_MIN_IO 0x1000
  25. #define PCIBIOS_MIN_MEM 0x10000000
  26. struct pci_dev;
  27. /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
  28. #define IOBASE_BRIDGE_NUMBER 0
  29. #define IOBASE_MEMORY 1
  30. #define IOBASE_IO 2
  31. #define IOBASE_ISA_IO 3
  32. #define IOBASE_ISA_MEM 4
  33. /*
  34. * Set this to 1 if you want the kernel to re-assign all PCI
  35. * bus numbers (don't do that on ppc64 yet !)
  36. */
  37. #define pcibios_assign_all_busses() \
  38. (pci_has_flag(PCI_REASSIGN_ALL_BUS))
  39. static inline void pcibios_penalize_isa_irq(int irq, int active)
  40. {
  41. /* We don't do dynamic PCI IRQ allocation */
  42. }
  43. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  44. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  45. {
  46. if (ppc_md.pci_get_legacy_ide_irq)
  47. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  48. return channel ? 15 : 14;
  49. }
  50. #ifdef CONFIG_PCI
  51. extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
  52. extern struct dma_map_ops *get_pci_dma_ops(void);
  53. #else /* CONFIG_PCI */
  54. #define set_pci_dma_ops(d)
  55. #define get_pci_dma_ops() NULL
  56. #endif
  57. #ifdef CONFIG_PPC64
  58. /*
  59. * We want to avoid touching the cacheline size or MWI bit.
  60. * pSeries firmware sets the cacheline size (which is not the cpu cacheline
  61. * size in all cases) and hardware treats MWI the same as memory write.
  62. */
  63. #define PCI_DISABLE_MWI
  64. #ifdef CONFIG_PCI
  65. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  66. enum pci_dma_burst_strategy *strat,
  67. unsigned long *strategy_parameter)
  68. {
  69. unsigned long cacheline_size;
  70. u8 byte;
  71. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  72. if (byte == 0)
  73. cacheline_size = 1024;
  74. else
  75. cacheline_size = (int) byte * 4;
  76. *strat = PCI_DMA_BURST_MULTIPLE;
  77. *strategy_parameter = cacheline_size;
  78. }
  79. #endif
  80. #else /* 32-bit */
  81. #ifdef CONFIG_PCI
  82. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  83. enum pci_dma_burst_strategy *strat,
  84. unsigned long *strategy_parameter)
  85. {
  86. *strat = PCI_DMA_BURST_INFINITY;
  87. *strategy_parameter = ~0UL;
  88. }
  89. #endif
  90. #endif /* CONFIG_PPC64 */
  91. extern int pci_domain_nr(struct pci_bus *bus);
  92. /* Decide whether to display the domain number in /proc */
  93. extern int pci_proc_domain(struct pci_bus *bus);
  94. /* MSI arch hooks */
  95. #define arch_setup_msi_irqs arch_setup_msi_irqs
  96. #define arch_teardown_msi_irqs arch_teardown_msi_irqs
  97. #define arch_msi_check_device arch_msi_check_device
  98. struct vm_area_struct;
  99. /* Map a range of PCI memory or I/O space for a device into user space */
  100. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  101. enum pci_mmap_state mmap_state, int write_combine);
  102. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  103. #define HAVE_PCI_MMAP 1
  104. extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
  105. size_t count);
  106. extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
  107. size_t count);
  108. extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
  109. struct vm_area_struct *vma,
  110. enum pci_mmap_state mmap_state);
  111. #define HAVE_PCI_LEGACY 1
  112. #ifdef CONFIG_PPC64
  113. /* The PCI address space does not equal the physical memory address
  114. * space (we have an IOMMU). The IDE and SCSI device layers use
  115. * this boolean for bounce buffer decisions.
  116. */
  117. #define PCI_DMA_BUS_IS_PHYS (0)
  118. #else /* 32-bit */
  119. /* The PCI address space does equal the physical memory
  120. * address space (no IOMMU). The IDE and SCSI device layers use
  121. * this boolean for bounce buffer decisions.
  122. */
  123. #define PCI_DMA_BUS_IS_PHYS (1)
  124. #endif /* CONFIG_PPC64 */
  125. extern void pcibios_claim_one_bus(struct pci_bus *b);
  126. extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
  127. extern void pcibios_resource_survey(void);
  128. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  129. extern int remove_phb_dynamic(struct pci_controller *phb);
  130. extern struct pci_dev *of_create_pci_dev(struct device_node *node,
  131. struct pci_bus *bus, int devfn);
  132. extern void of_scan_pci_bridge(struct pci_dev *dev);
  133. extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
  134. extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
  135. struct file;
  136. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  137. unsigned long pfn,
  138. unsigned long size,
  139. pgprot_t prot);
  140. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  141. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  142. const struct resource *rsrc,
  143. resource_size_t *start, resource_size_t *end);
  144. extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
  145. extern void pcibios_setup_bus_devices(struct pci_bus *bus);
  146. extern void pcibios_setup_bus_self(struct pci_bus *bus);
  147. extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
  148. extern void pcibios_scan_phb(struct pci_controller *hose);
  149. #endif /* __KERNEL__ */
  150. #endif /* __ASM_POWERPC_PCI_H */