pci-bridge.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. #include <asm-generic/pci-bridge.h>
  14. struct device_node;
  15. /*
  16. * Structure of a PCI controller (host bridge)
  17. */
  18. struct pci_controller {
  19. struct pci_bus *bus;
  20. char is_dynamic;
  21. #ifdef CONFIG_PPC64
  22. int node;
  23. #endif
  24. struct device_node *dn;
  25. struct list_head list_node;
  26. struct device *parent;
  27. int first_busno;
  28. int last_busno;
  29. int self_busno;
  30. void __iomem *io_base_virt;
  31. #ifdef CONFIG_PPC64
  32. void *io_base_alloc;
  33. #endif
  34. resource_size_t io_base_phys;
  35. resource_size_t pci_io_size;
  36. /* Some machines (PReP) have a non 1:1 mapping of
  37. * the PCI memory space in the CPU bus space
  38. */
  39. resource_size_t pci_mem_offset;
  40. /* Some machines have a special region to forward the ISA
  41. * "memory" cycles such as VGA memory regions. Left to 0
  42. * if unsupported
  43. */
  44. resource_size_t isa_mem_phys;
  45. resource_size_t isa_mem_size;
  46. struct pci_ops *ops;
  47. unsigned int __iomem *cfg_addr;
  48. void __iomem *cfg_data;
  49. /*
  50. * Used for variants of PCI indirect handling and possible quirks:
  51. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  52. * EXT_REG - provides access to PCI-e extended registers
  53. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  54. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  55. * to determine which bus number to match on when generating type0
  56. * config cycles
  57. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  58. * hanging if we don't have link and try to do config cycles to
  59. * anything but the PHB. Only allow talking to the PHB if this is
  60. * set.
  61. * BIG_ENDIAN - cfg_addr is a big endian register
  62. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  63. * the PLB4. Effectively disable MRM commands by setting this.
  64. */
  65. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  66. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  67. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  68. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  69. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  70. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  71. u32 indirect_type;
  72. /* Currently, we limit ourselves to 1 IO range and 3 mem
  73. * ranges since the common pci_bus structure can't handle more
  74. */
  75. struct resource io_resource;
  76. struct resource mem_resources[3];
  77. int global_number; /* PCI domain number */
  78. resource_size_t dma_window_base_cur;
  79. resource_size_t dma_window_size;
  80. #ifdef CONFIG_PPC64
  81. unsigned long buid;
  82. void *private_data;
  83. #endif /* CONFIG_PPC64 */
  84. };
  85. /* These are used for config access before all the PCI probing
  86. has been done. */
  87. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  88. int dev_fn, int where, u8 *val);
  89. extern int early_read_config_word(struct pci_controller *hose, int bus,
  90. int dev_fn, int where, u16 *val);
  91. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  92. int dev_fn, int where, u32 *val);
  93. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  94. int dev_fn, int where, u8 val);
  95. extern int early_write_config_word(struct pci_controller *hose, int bus,
  96. int dev_fn, int where, u16 val);
  97. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  98. int dev_fn, int where, u32 val);
  99. extern int early_find_capability(struct pci_controller *hose, int bus,
  100. int dev_fn, int cap);
  101. extern void setup_indirect_pci(struct pci_controller* hose,
  102. resource_size_t cfg_addr,
  103. resource_size_t cfg_data, u32 flags);
  104. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  105. {
  106. return bus->sysdata;
  107. }
  108. #ifndef CONFIG_PPC64
  109. extern int pci_device_from_OF_node(struct device_node *node,
  110. u8 *bus, u8 *devfn);
  111. extern void pci_create_OF_bus_map(void);
  112. static inline int isa_vaddr_is_ioport(void __iomem *address)
  113. {
  114. /* No specific ISA handling on ppc32 at this stage, it
  115. * all goes through PCI
  116. */
  117. return 0;
  118. }
  119. #else /* CONFIG_PPC64 */
  120. /*
  121. * PCI stuff, for nodes representing PCI devices, pointed to
  122. * by device_node->data.
  123. */
  124. struct iommu_table;
  125. struct pci_dn {
  126. int busno; /* pci bus number */
  127. int devfn; /* pci device and function number */
  128. struct pci_controller *phb; /* for pci devices */
  129. struct iommu_table *iommu_table; /* for phb's or bridges */
  130. struct device_node *node; /* back-pointer to the device_node */
  131. int pci_ext_config_space; /* for pci devices */
  132. struct pci_dev *pcidev; /* back-pointer to the pci device */
  133. #ifdef CONFIG_EEH
  134. struct eeh_dev *edev; /* eeh device */
  135. #endif
  136. #define IODA_INVALID_PE (-1)
  137. #ifdef CONFIG_PPC_POWERNV
  138. int pe_number;
  139. #endif
  140. };
  141. /* Get the pointer to a device_node's pci_dn */
  142. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  143. extern void * update_dn_pci_info(struct device_node *dn, void *data);
  144. static inline int pci_device_from_OF_node(struct device_node *np,
  145. u8 *bus, u8 *devfn)
  146. {
  147. if (!PCI_DN(np))
  148. return -ENODEV;
  149. *bus = PCI_DN(np)->busno;
  150. *devfn = PCI_DN(np)->devfn;
  151. return 0;
  152. }
  153. #if defined(CONFIG_EEH)
  154. static inline struct eeh_dev *of_node_to_eeh_dev(struct device_node *dn)
  155. {
  156. return PCI_DN(dn)->edev;
  157. }
  158. #endif
  159. /** Find the bus corresponding to the indicated device node */
  160. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  161. /** Remove all of the PCI devices under this bus */
  162. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  163. /** Discover new pci devices under this bus, and add them */
  164. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  165. extern void isa_bridge_find_early(struct pci_controller *hose);
  166. static inline int isa_vaddr_is_ioport(void __iomem *address)
  167. {
  168. /* Check if address hits the reserved legacy IO range */
  169. unsigned long ea = (unsigned long)address;
  170. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  171. }
  172. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  173. extern int pcibios_map_io_space(struct pci_bus *bus);
  174. #ifdef CONFIG_NUMA
  175. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  176. #else
  177. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  178. #endif
  179. #endif /* CONFIG_PPC64 */
  180. /* Get the PCI host controller for an OF device */
  181. extern struct pci_controller *pci_find_hose_for_OF_device(
  182. struct device_node* node);
  183. /* Fill up host controller resources from the OF node */
  184. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  185. struct device_node *dev, int primary);
  186. /* Allocate & free a PCI host bridge structure */
  187. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  188. extern void pcibios_free_controller(struct pci_controller *phb);
  189. #ifdef CONFIG_PCI
  190. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  191. #else
  192. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  193. {
  194. return 0;
  195. }
  196. #endif /* CONFIG_PCI */
  197. #endif /* __KERNEL__ */
  198. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */