mmu.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. #ifndef _ASM_POWERPC_MMU_H_
  2. #define _ASM_POWERPC_MMU_H_
  3. #ifdef __KERNEL__
  4. #include <linux/types.h>
  5. #include <asm/asm-compat.h>
  6. #include <asm/feature-fixups.h>
  7. /*
  8. * MMU features bit definitions
  9. */
  10. /*
  11. * First half is MMU families
  12. */
  13. #define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
  14. #define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
  15. #define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
  16. #define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
  17. #define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
  18. #define MMU_FTR_TYPE_3E ASM_CONST(0x00000020)
  19. #define MMU_FTR_TYPE_47x ASM_CONST(0x00000040)
  20. /*
  21. * This is individual features
  22. */
  23. /* Enable use of high BAT registers */
  24. #define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
  25. /* Enable >32-bit physical addresses on 32-bit processor, only used
  26. * by CONFIG_6xx currently as BookE supports that from day 1
  27. */
  28. #define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
  29. /* Enable use of broadcast TLB invalidations. We don't always set it
  30. * on processors that support it due to other constraints with the
  31. * use of such invalidations
  32. */
  33. #define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
  34. /* Enable use of tlbilx invalidate instructions.
  35. */
  36. #define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
  37. /* This indicates that the processor cannot handle multiple outstanding
  38. * broadcast tlbivax or tlbsync. This makes the code use a spinlock
  39. * around such invalidate forms.
  40. */
  41. #define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
  42. /* This indicates that the processor doesn't handle way selection
  43. * properly and needs SW to track and update the LRU state. This
  44. * is specific to an errata on e300c2/c3/c4 class parts
  45. */
  46. #define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
  47. /* Enable use of TLB reservation. Processor should support tlbsrx.
  48. * instruction and MAS0[WQ].
  49. */
  50. #define MMU_FTR_USE_TLBRSRV ASM_CONST(0x00800000)
  51. /* Use paired MAS registers (MAS7||MAS3, etc.)
  52. */
  53. #define MMU_FTR_USE_PAIRED_MAS ASM_CONST(0x01000000)
  54. /* MMU is SLB-based
  55. */
  56. #define MMU_FTR_SLB ASM_CONST(0x02000000)
  57. /* Support 16M large pages
  58. */
  59. #define MMU_FTR_16M_PAGE ASM_CONST(0x04000000)
  60. /* Supports TLBIEL variant
  61. */
  62. #define MMU_FTR_TLBIEL ASM_CONST(0x08000000)
  63. /* Supports tlbies w/o locking
  64. */
  65. #define MMU_FTR_LOCKLESS_TLBIE ASM_CONST(0x10000000)
  66. /* Large pages can be marked CI
  67. */
  68. #define MMU_FTR_CI_LARGE_PAGE ASM_CONST(0x20000000)
  69. /* 1T segments available
  70. */
  71. #define MMU_FTR_1T_SEGMENT ASM_CONST(0x40000000)
  72. /* Doesn't support the B bit (1T segment) in SLBIE
  73. */
  74. #define MMU_FTR_NO_SLBIE_B ASM_CONST(0x80000000)
  75. /* MMU feature bit sets for various CPUs */
  76. #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \
  77. MMU_FTR_HPTE_TABLE | MMU_FTR_PPCAS_ARCH_V2
  78. #define MMU_FTRS_POWER4 MMU_FTRS_DEFAULT_HPTE_ARCH_V2
  79. #define MMU_FTRS_PPC970 MMU_FTRS_POWER4
  80. #define MMU_FTRS_POWER5 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  81. #define MMU_FTRS_POWER6 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  82. #define MMU_FTRS_POWER7 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  83. #define MMU_FTRS_CELL MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
  84. MMU_FTR_CI_LARGE_PAGE
  85. #define MMU_FTRS_PA6T MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
  86. MMU_FTR_CI_LARGE_PAGE | MMU_FTR_NO_SLBIE_B
  87. #define MMU_FTRS_A2 MMU_FTR_TYPE_3E | MMU_FTR_USE_TLBILX | \
  88. MMU_FTR_USE_TLBIVAX_BCAST | \
  89. MMU_FTR_LOCK_BCAST_INVAL | \
  90. MMU_FTR_USE_TLBRSRV | \
  91. MMU_FTR_USE_PAIRED_MAS | \
  92. MMU_FTR_TLBIEL | \
  93. MMU_FTR_16M_PAGE
  94. #ifndef __ASSEMBLY__
  95. #include <asm/cputable.h>
  96. #ifdef CONFIG_PPC_FSL_BOOK3E
  97. #include <asm/percpu.h>
  98. DECLARE_PER_CPU(int, next_tlbcam_idx);
  99. #endif
  100. static inline int mmu_has_feature(unsigned long feature)
  101. {
  102. return (cur_cpu_spec->mmu_features & feature);
  103. }
  104. static inline void mmu_clear_feature(unsigned long feature)
  105. {
  106. cur_cpu_spec->mmu_features &= ~feature;
  107. }
  108. extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
  109. /* MMU initialization */
  110. extern void early_init_mmu(void);
  111. extern void early_init_mmu_secondary(void);
  112. extern void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  113. phys_addr_t first_memblock_size);
  114. #ifdef CONFIG_PPC64
  115. /* This is our real memory area size on ppc64 server, on embedded, we
  116. * make it match the size our of bolted TLB area
  117. */
  118. extern u64 ppc64_rma_size;
  119. #endif /* CONFIG_PPC64 */
  120. #endif /* !__ASSEMBLY__ */
  121. /* The kernel use the constants below to index in the page sizes array.
  122. * The use of fixed constants for this purpose is better for performances
  123. * of the low level hash refill handlers.
  124. *
  125. * A non supported page size has a "shift" field set to 0
  126. *
  127. * Any new page size being implemented can get a new entry in here. Whether
  128. * the kernel will use it or not is a different matter though. The actual page
  129. * size used by hugetlbfs is not defined here and may be made variable
  130. *
  131. * Note: This array ended up being a false good idea as it's growing to the
  132. * point where I wonder if we should replace it with something different,
  133. * to think about, feedback welcome. --BenH.
  134. */
  135. /* There are #define as they have to be used in assembly
  136. *
  137. * WARNING: If you change this list, make sure to update the array of
  138. * names currently in arch/powerpc/mm/hugetlbpage.c or bad things will
  139. * happen
  140. */
  141. #define MMU_PAGE_4K 0
  142. #define MMU_PAGE_16K 1
  143. #define MMU_PAGE_64K 2
  144. #define MMU_PAGE_64K_AP 3 /* "Admixed pages" (hash64 only) */
  145. #define MMU_PAGE_256K 4
  146. #define MMU_PAGE_1M 5
  147. #define MMU_PAGE_4M 6
  148. #define MMU_PAGE_8M 7
  149. #define MMU_PAGE_16M 8
  150. #define MMU_PAGE_64M 9
  151. #define MMU_PAGE_256M 10
  152. #define MMU_PAGE_1G 11
  153. #define MMU_PAGE_16G 12
  154. #define MMU_PAGE_64G 13
  155. #define MMU_PAGE_COUNT 14
  156. #if defined(CONFIG_PPC_STD_MMU_64)
  157. /* 64-bit classic hash table MMU */
  158. # include <asm/mmu-hash64.h>
  159. #elif defined(CONFIG_PPC_STD_MMU_32)
  160. /* 32-bit classic hash table MMU */
  161. # include <asm/mmu-hash32.h>
  162. #elif defined(CONFIG_40x)
  163. /* 40x-style software loaded TLB */
  164. # include <asm/mmu-40x.h>
  165. #elif defined(CONFIG_44x)
  166. /* 44x-style software loaded TLB */
  167. # include <asm/mmu-44x.h>
  168. #elif defined(CONFIG_PPC_BOOK3E_MMU)
  169. /* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
  170. # include <asm/mmu-book3e.h>
  171. #elif defined (CONFIG_PPC_8xx)
  172. /* Motorola/Freescale 8xx software loaded TLB */
  173. # include <asm/mmu-8xx.h>
  174. #endif
  175. #endif /* __KERNEL__ */
  176. #endif /* _ASM_POWERPC_MMU_H_ */