cpu.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/cpu.h>
  12. #include <asm/cpu.h>
  13. #include <asm/cpu-info.h>
  14. #include <asm/mipsregs.h>
  15. #include <bcm63xx_cpu.h>
  16. #include <bcm63xx_regs.h>
  17. #include <bcm63xx_io.h>
  18. #include <bcm63xx_irq.h>
  19. const unsigned long *bcm63xx_regs_base;
  20. EXPORT_SYMBOL(bcm63xx_regs_base);
  21. const int *bcm63xx_irqs;
  22. EXPORT_SYMBOL(bcm63xx_irqs);
  23. static u16 bcm63xx_cpu_id;
  24. static u16 bcm63xx_cpu_rev;
  25. static unsigned int bcm63xx_cpu_freq;
  26. static unsigned int bcm63xx_memory_size;
  27. static const unsigned long bcm6338_regs_base[] = {
  28. __GEN_CPU_REGS_TABLE(6338)
  29. };
  30. static const int bcm6338_irqs[] = {
  31. __GEN_CPU_IRQ_TABLE(6338)
  32. };
  33. static const unsigned long bcm6345_regs_base[] = {
  34. __GEN_CPU_REGS_TABLE(6345)
  35. };
  36. static const int bcm6345_irqs[] = {
  37. __GEN_CPU_IRQ_TABLE(6345)
  38. };
  39. static const unsigned long bcm6348_regs_base[] = {
  40. __GEN_CPU_REGS_TABLE(6348)
  41. };
  42. static const int bcm6348_irqs[] = {
  43. __GEN_CPU_IRQ_TABLE(6348)
  44. };
  45. static const unsigned long bcm6358_regs_base[] = {
  46. __GEN_CPU_REGS_TABLE(6358)
  47. };
  48. static const int bcm6358_irqs[] = {
  49. __GEN_CPU_IRQ_TABLE(6358)
  50. };
  51. static const unsigned long bcm6368_regs_base[] = {
  52. __GEN_CPU_REGS_TABLE(6368)
  53. };
  54. static const int bcm6368_irqs[] = {
  55. __GEN_CPU_IRQ_TABLE(6368)
  56. };
  57. u16 __bcm63xx_get_cpu_id(void)
  58. {
  59. return bcm63xx_cpu_id;
  60. }
  61. EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
  62. u16 bcm63xx_get_cpu_rev(void)
  63. {
  64. return bcm63xx_cpu_rev;
  65. }
  66. EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
  67. unsigned int bcm63xx_get_cpu_freq(void)
  68. {
  69. return bcm63xx_cpu_freq;
  70. }
  71. unsigned int bcm63xx_get_memory_size(void)
  72. {
  73. return bcm63xx_memory_size;
  74. }
  75. static unsigned int detect_cpu_clock(void)
  76. {
  77. switch (bcm63xx_get_cpu_id()) {
  78. case BCM6338_CPU_ID:
  79. /* BCM6338 has a fixed 240 Mhz frequency */
  80. return 240000000;
  81. case BCM6345_CPU_ID:
  82. /* BCM6345 has a fixed 140Mhz frequency */
  83. return 140000000;
  84. case BCM6348_CPU_ID:
  85. {
  86. unsigned int tmp, n1, n2, m1;
  87. /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
  88. tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
  89. n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
  90. n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
  91. m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
  92. n1 += 1;
  93. n2 += 2;
  94. m1 += 1;
  95. return (16 * 1000000 * n1 * n2) / m1;
  96. }
  97. case BCM6358_CPU_ID:
  98. {
  99. unsigned int tmp, n1, n2, m1;
  100. /* 16MHz * N1 * N2 / M1_CPU */
  101. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
  102. n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
  103. n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
  104. m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
  105. return (16 * 1000000 * n1 * n2) / m1;
  106. }
  107. case BCM6368_CPU_ID:
  108. {
  109. unsigned int tmp, p1, p2, ndiv, m1;
  110. /* (64MHz / P1) * P2 * NDIV / M1_CPU */
  111. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG);
  112. p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >>
  113. DMIPSPLLCFG_6368_P1_SHIFT;
  114. p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >>
  115. DMIPSPLLCFG_6368_P2_SHIFT;
  116. ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
  117. DMIPSPLLCFG_6368_NDIV_SHIFT;
  118. tmp = bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG);
  119. m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >>
  120. DMIPSPLLDIV_6368_MDIV_SHIFT;
  121. return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
  122. }
  123. default:
  124. BUG();
  125. }
  126. }
  127. /*
  128. * attempt to detect the amount of memory installed
  129. */
  130. static unsigned int detect_memory_size(void)
  131. {
  132. unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
  133. u32 val;
  134. if (BCMCPU_IS_6345()) {
  135. val = bcm_sdram_readl(SDRAM_MBASE_REG);
  136. return (val * 8 * 1024 * 1024);
  137. }
  138. if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
  139. val = bcm_sdram_readl(SDRAM_CFG_REG);
  140. rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
  141. cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
  142. is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
  143. banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
  144. }
  145. if (BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  146. val = bcm_memc_readl(MEMC_CFG_REG);
  147. rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
  148. cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
  149. is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
  150. banks = 2;
  151. }
  152. /* 0 => 11 address bits ... 2 => 13 address bits */
  153. rows += 11;
  154. /* 0 => 8 address bits ... 2 => 10 address bits */
  155. cols += 8;
  156. return 1 << (cols + rows + (is_32bits + 1) + banks);
  157. }
  158. void __init bcm63xx_cpu_init(void)
  159. {
  160. unsigned int tmp, expected_cpu_id;
  161. struct cpuinfo_mips *c = &current_cpu_data;
  162. unsigned int cpu = smp_processor_id();
  163. /* soc registers location depends on cpu type */
  164. expected_cpu_id = 0;
  165. switch (c->cputype) {
  166. case CPU_BMIPS3300:
  167. if ((read_c0_prid() & 0xff00) == PRID_IMP_BMIPS3300_ALT) {
  168. expected_cpu_id = BCM6348_CPU_ID;
  169. bcm63xx_regs_base = bcm6348_regs_base;
  170. bcm63xx_irqs = bcm6348_irqs;
  171. } else {
  172. __cpu_name[cpu] = "Broadcom BCM6338";
  173. expected_cpu_id = BCM6338_CPU_ID;
  174. bcm63xx_regs_base = bcm6338_regs_base;
  175. bcm63xx_irqs = bcm6338_irqs;
  176. }
  177. break;
  178. case CPU_BMIPS32:
  179. expected_cpu_id = BCM6345_CPU_ID;
  180. bcm63xx_regs_base = bcm6345_regs_base;
  181. bcm63xx_irqs = bcm6345_irqs;
  182. break;
  183. case CPU_BMIPS4350:
  184. switch (read_c0_prid() & 0xf0) {
  185. case 0x10:
  186. expected_cpu_id = BCM6358_CPU_ID;
  187. bcm63xx_regs_base = bcm6358_regs_base;
  188. bcm63xx_irqs = bcm6358_irqs;
  189. break;
  190. case 0x30:
  191. expected_cpu_id = BCM6368_CPU_ID;
  192. bcm63xx_regs_base = bcm6368_regs_base;
  193. bcm63xx_irqs = bcm6368_irqs;
  194. break;
  195. }
  196. break;
  197. }
  198. /*
  199. * really early to panic, but delaying panic would not help since we
  200. * will never get any working console
  201. */
  202. if (!expected_cpu_id)
  203. panic("unsupported Broadcom CPU");
  204. /*
  205. * bcm63xx_regs_base is set, we can access soc registers
  206. */
  207. /* double check CPU type */
  208. tmp = bcm_perf_readl(PERF_REV_REG);
  209. bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
  210. bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
  211. if (bcm63xx_cpu_id != expected_cpu_id)
  212. panic("bcm63xx CPU id mismatch");
  213. bcm63xx_cpu_freq = detect_cpu_clock();
  214. bcm63xx_memory_size = detect_memory_size();
  215. printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
  216. bcm63xx_cpu_id, bcm63xx_cpu_rev);
  217. printk(KERN_INFO "CPU frequency is %u MHz\n",
  218. bcm63xx_cpu_freq / 1000000);
  219. printk(KERN_INFO "%uMB of RAM installed\n",
  220. bcm63xx_memory_size >> 20);
  221. }