db1200.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/nand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/serial_8250.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/flash.h>
  35. #include <linux/smc91x.h>
  36. #include <asm/mach-au1x00/au1000.h>
  37. #include <asm/mach-au1x00/au1100_mmc.h>
  38. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  39. #include <asm/mach-au1x00/au1200fb.h>
  40. #include <asm/mach-au1x00/au1550_spi.h>
  41. #include <asm/mach-db1x00/bcsr.h>
  42. #include <asm/mach-db1x00/db1200.h>
  43. #include "platform.h"
  44. static const char *board_type_str(void)
  45. {
  46. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  47. case BCSR_WHOAMI_PB1200_DDR1:
  48. case BCSR_WHOAMI_PB1200_DDR2:
  49. return "PB1200";
  50. case BCSR_WHOAMI_DB1200:
  51. return "DB1200";
  52. default:
  53. return "(unknown)";
  54. }
  55. }
  56. const char *get_system_type(void)
  57. {
  58. return board_type_str();
  59. }
  60. static int __init detect_board(void)
  61. {
  62. int bid;
  63. /* try the DB1200 first */
  64. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  65. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  66. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  67. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  68. bcsr_write(BCSR_HEXLEDS, ~t);
  69. if (bcsr_read(BCSR_HEXLEDS) != t) {
  70. bcsr_write(BCSR_HEXLEDS, t);
  71. return 0;
  72. }
  73. }
  74. /* okay, try the PB1200 then */
  75. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  76. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  77. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  78. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  79. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  80. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  81. bcsr_write(BCSR_HEXLEDS, ~t);
  82. if (bcsr_read(BCSR_HEXLEDS) != t) {
  83. bcsr_write(BCSR_HEXLEDS, t);
  84. return 0;
  85. }
  86. }
  87. return 1; /* it's neither */
  88. }
  89. void __init board_setup(void)
  90. {
  91. unsigned long freq0, clksrc, div, pfc;
  92. unsigned short whoami;
  93. if (detect_board()) {
  94. printk(KERN_ERR "NOT running on a DB1200/PB1200 board!\n");
  95. return;
  96. }
  97. whoami = bcsr_read(BCSR_WHOAMI);
  98. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  99. " Board-ID %d Daughtercard ID %d\n", board_type_str(),
  100. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  101. /* SMBus/SPI on PSC0, Audio on PSC1 */
  102. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  103. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  104. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  105. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  106. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  107. wmb();
  108. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  109. * CPU clock; all other clock generators off/unused.
  110. */
  111. div = (get_au1x00_speed() + 25000000) / 50000000;
  112. if (div & 1)
  113. div++;
  114. div = ((div >> 1) - 1) & 0xff;
  115. freq0 = div << SYS_FC_FRDIV0_BIT;
  116. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  117. wmb();
  118. freq0 |= SYS_FC_FE0; /* enable F0 */
  119. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  120. wmb();
  121. /* psc0_intclk comes 1:1 from F0 */
  122. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  123. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  124. wmb();
  125. }
  126. /******************************************************************************/
  127. static struct mtd_partition db1200_spiflash_parts[] = {
  128. {
  129. .name = "spi_flash",
  130. .offset = 0,
  131. .size = MTDPART_SIZ_FULL,
  132. },
  133. };
  134. static struct flash_platform_data db1200_spiflash_data = {
  135. .name = "s25fl001",
  136. .parts = db1200_spiflash_parts,
  137. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  138. .type = "m25p10",
  139. };
  140. static struct spi_board_info db1200_spi_devs[] __initdata = {
  141. {
  142. /* TI TMP121AIDBVR temp sensor */
  143. .modalias = "tmp121",
  144. .max_speed_hz = 2000000,
  145. .bus_num = 0,
  146. .chip_select = 0,
  147. .mode = 0,
  148. },
  149. {
  150. /* Spansion S25FL001D0FMA SPI flash */
  151. .modalias = "m25p80",
  152. .max_speed_hz = 50000000,
  153. .bus_num = 0,
  154. .chip_select = 1,
  155. .mode = 0,
  156. .platform_data = &db1200_spiflash_data,
  157. },
  158. };
  159. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  160. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  161. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  162. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  163. };
  164. /**********************************************************************/
  165. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  166. unsigned int ctrl)
  167. {
  168. struct nand_chip *this = mtd->priv;
  169. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  170. ioaddr &= 0xffffff00;
  171. if (ctrl & NAND_CLE) {
  172. ioaddr += MEM_STNAND_CMD;
  173. } else if (ctrl & NAND_ALE) {
  174. ioaddr += MEM_STNAND_ADDR;
  175. } else {
  176. /* assume we want to r/w real data by default */
  177. ioaddr += MEM_STNAND_DATA;
  178. }
  179. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  180. if (cmd != NAND_CMD_NONE) {
  181. __raw_writeb(cmd, this->IO_ADDR_W);
  182. wmb();
  183. }
  184. }
  185. static int au1200_nand_device_ready(struct mtd_info *mtd)
  186. {
  187. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  188. }
  189. static const char *db1200_part_probes[] = { "cmdlinepart", NULL };
  190. static struct mtd_partition db1200_nand_parts[] = {
  191. {
  192. .name = "NAND FS 0",
  193. .offset = 0,
  194. .size = 8 * 1024 * 1024,
  195. },
  196. {
  197. .name = "NAND FS 1",
  198. .offset = MTDPART_OFS_APPEND,
  199. .size = MTDPART_SIZ_FULL
  200. },
  201. };
  202. struct platform_nand_data db1200_nand_platdata = {
  203. .chip = {
  204. .nr_chips = 1,
  205. .chip_offset = 0,
  206. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  207. .partitions = db1200_nand_parts,
  208. .chip_delay = 20,
  209. .part_probe_types = db1200_part_probes,
  210. },
  211. .ctrl = {
  212. .dev_ready = au1200_nand_device_ready,
  213. .cmd_ctrl = au1200_nand_cmd_ctrl,
  214. },
  215. };
  216. static struct resource db1200_nand_res[] = {
  217. [0] = {
  218. .start = DB1200_NAND_PHYS_ADDR,
  219. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. };
  223. static struct platform_device db1200_nand_dev = {
  224. .name = "gen_nand",
  225. .num_resources = ARRAY_SIZE(db1200_nand_res),
  226. .resource = db1200_nand_res,
  227. .id = -1,
  228. .dev = {
  229. .platform_data = &db1200_nand_platdata,
  230. }
  231. };
  232. /**********************************************************************/
  233. static struct smc91x_platdata db1200_eth_data = {
  234. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  235. .leda = RPC_LED_100_10,
  236. .ledb = RPC_LED_TX_RX,
  237. };
  238. static struct resource db1200_eth_res[] = {
  239. [0] = {
  240. .start = DB1200_ETH_PHYS_ADDR,
  241. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  242. .flags = IORESOURCE_MEM,
  243. },
  244. [1] = {
  245. .start = DB1200_ETH_INT,
  246. .end = DB1200_ETH_INT,
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. };
  250. static struct platform_device db1200_eth_dev = {
  251. .dev = {
  252. .platform_data = &db1200_eth_data,
  253. },
  254. .name = "smc91x",
  255. .id = -1,
  256. .num_resources = ARRAY_SIZE(db1200_eth_res),
  257. .resource = db1200_eth_res,
  258. };
  259. /**********************************************************************/
  260. static struct resource db1200_ide_res[] = {
  261. [0] = {
  262. .start = DB1200_IDE_PHYS_ADDR,
  263. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  264. .flags = IORESOURCE_MEM,
  265. },
  266. [1] = {
  267. .start = DB1200_IDE_INT,
  268. .end = DB1200_IDE_INT,
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. [2] = {
  272. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  273. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  274. .flags = IORESOURCE_DMA,
  275. },
  276. };
  277. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  278. static struct platform_device db1200_ide_dev = {
  279. .name = "au1200-ide",
  280. .id = 0,
  281. .dev = {
  282. .dma_mask = &au1200_ide_dmamask,
  283. .coherent_dma_mask = DMA_BIT_MASK(32),
  284. },
  285. .num_resources = ARRAY_SIZE(db1200_ide_res),
  286. .resource = db1200_ide_res,
  287. };
  288. /**********************************************************************/
  289. /* SD carddetects: they're supposed to be edge-triggered, but ack
  290. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  291. * is disabled and its counterpart enabled. The 500ms timeout is
  292. * because the carddetect isn't debounced in hardware.
  293. */
  294. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  295. {
  296. void(*mmc_cd)(struct mmc_host *, unsigned long);
  297. if (irq == DB1200_SD0_INSERT_INT) {
  298. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  299. enable_irq(DB1200_SD0_EJECT_INT);
  300. } else {
  301. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  302. enable_irq(DB1200_SD0_INSERT_INT);
  303. }
  304. /* link against CONFIG_MMC=m */
  305. mmc_cd = symbol_get(mmc_detect_change);
  306. if (mmc_cd) {
  307. mmc_cd(ptr, msecs_to_jiffies(500));
  308. symbol_put(mmc_detect_change);
  309. }
  310. return IRQ_HANDLED;
  311. }
  312. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  313. {
  314. int ret;
  315. if (en) {
  316. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  317. 0, "sd_insert", mmc_host);
  318. if (ret)
  319. goto out;
  320. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  321. 0, "sd_eject", mmc_host);
  322. if (ret) {
  323. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  324. goto out;
  325. }
  326. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  327. enable_irq(DB1200_SD0_EJECT_INT);
  328. else
  329. enable_irq(DB1200_SD0_INSERT_INT);
  330. } else {
  331. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  332. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  333. }
  334. ret = 0;
  335. out:
  336. return ret;
  337. }
  338. static void db1200_mmc_set_power(void *mmc_host, int state)
  339. {
  340. if (state) {
  341. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  342. msleep(400); /* stabilization time */
  343. } else
  344. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  345. }
  346. static int db1200_mmc_card_readonly(void *mmc_host)
  347. {
  348. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  349. }
  350. static int db1200_mmc_card_inserted(void *mmc_host)
  351. {
  352. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  353. }
  354. static void db1200_mmcled_set(struct led_classdev *led,
  355. enum led_brightness brightness)
  356. {
  357. if (brightness != LED_OFF)
  358. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  359. else
  360. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  361. }
  362. static struct led_classdev db1200_mmc_led = {
  363. .brightness_set = db1200_mmcled_set,
  364. };
  365. /* -- */
  366. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  367. {
  368. void(*mmc_cd)(struct mmc_host *, unsigned long);
  369. if (irq == PB1200_SD1_INSERT_INT) {
  370. disable_irq_nosync(PB1200_SD1_INSERT_INT);
  371. enable_irq(PB1200_SD1_EJECT_INT);
  372. } else {
  373. disable_irq_nosync(PB1200_SD1_EJECT_INT);
  374. enable_irq(PB1200_SD1_INSERT_INT);
  375. }
  376. /* link against CONFIG_MMC=m */
  377. mmc_cd = symbol_get(mmc_detect_change);
  378. if (mmc_cd) {
  379. mmc_cd(ptr, msecs_to_jiffies(500));
  380. symbol_put(mmc_detect_change);
  381. }
  382. return IRQ_HANDLED;
  383. }
  384. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  385. {
  386. int ret;
  387. if (en) {
  388. ret = request_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd, 0,
  389. "sd1_insert", mmc_host);
  390. if (ret)
  391. goto out;
  392. ret = request_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd, 0,
  393. "sd1_eject", mmc_host);
  394. if (ret) {
  395. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  396. goto out;
  397. }
  398. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  399. enable_irq(PB1200_SD1_EJECT_INT);
  400. else
  401. enable_irq(PB1200_SD1_INSERT_INT);
  402. } else {
  403. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  404. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  405. }
  406. ret = 0;
  407. out:
  408. return ret;
  409. }
  410. static void pb1200_mmc1led_set(struct led_classdev *led,
  411. enum led_brightness brightness)
  412. {
  413. if (brightness != LED_OFF)
  414. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  415. else
  416. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  417. }
  418. static struct led_classdev pb1200_mmc1_led = {
  419. .brightness_set = pb1200_mmc1led_set,
  420. };
  421. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  422. {
  423. if (state) {
  424. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  425. msleep(400); /* stabilization time */
  426. } else
  427. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  428. }
  429. static int pb1200_mmc1_card_readonly(void *mmc_host)
  430. {
  431. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  432. }
  433. static int pb1200_mmc1_card_inserted(void *mmc_host)
  434. {
  435. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  436. }
  437. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  438. [0] = {
  439. .cd_setup = db1200_mmc_cd_setup,
  440. .set_power = db1200_mmc_set_power,
  441. .card_inserted = db1200_mmc_card_inserted,
  442. .card_readonly = db1200_mmc_card_readonly,
  443. .led = &db1200_mmc_led,
  444. },
  445. [1] = {
  446. .cd_setup = pb1200_mmc1_cd_setup,
  447. .set_power = pb1200_mmc1_set_power,
  448. .card_inserted = pb1200_mmc1_card_inserted,
  449. .card_readonly = pb1200_mmc1_card_readonly,
  450. .led = &pb1200_mmc1_led,
  451. },
  452. };
  453. static struct resource au1200_mmc0_resources[] = {
  454. [0] = {
  455. .start = AU1100_SD0_PHYS_ADDR,
  456. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  457. .flags = IORESOURCE_MEM,
  458. },
  459. [1] = {
  460. .start = AU1200_SD_INT,
  461. .end = AU1200_SD_INT,
  462. .flags = IORESOURCE_IRQ,
  463. },
  464. [2] = {
  465. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  466. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  467. .flags = IORESOURCE_DMA,
  468. },
  469. [3] = {
  470. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  471. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  472. .flags = IORESOURCE_DMA,
  473. }
  474. };
  475. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  476. static struct platform_device db1200_mmc0_dev = {
  477. .name = "au1xxx-mmc",
  478. .id = 0,
  479. .dev = {
  480. .dma_mask = &au1xxx_mmc_dmamask,
  481. .coherent_dma_mask = DMA_BIT_MASK(32),
  482. .platform_data = &db1200_mmc_platdata[0],
  483. },
  484. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  485. .resource = au1200_mmc0_resources,
  486. };
  487. static struct resource au1200_mmc1_res[] = {
  488. [0] = {
  489. .start = AU1100_SD1_PHYS_ADDR,
  490. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  491. .flags = IORESOURCE_MEM,
  492. },
  493. [1] = {
  494. .start = AU1200_SD_INT,
  495. .end = AU1200_SD_INT,
  496. .flags = IORESOURCE_IRQ,
  497. },
  498. [2] = {
  499. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  500. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  501. .flags = IORESOURCE_DMA,
  502. },
  503. [3] = {
  504. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  505. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  506. .flags = IORESOURCE_DMA,
  507. }
  508. };
  509. static struct platform_device pb1200_mmc1_dev = {
  510. .name = "au1xxx-mmc",
  511. .id = 1,
  512. .dev = {
  513. .dma_mask = &au1xxx_mmc_dmamask,
  514. .coherent_dma_mask = DMA_BIT_MASK(32),
  515. .platform_data = &db1200_mmc_platdata[1],
  516. },
  517. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  518. .resource = au1200_mmc1_res,
  519. };
  520. /**********************************************************************/
  521. static int db1200fb_panel_index(void)
  522. {
  523. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  524. }
  525. static int db1200fb_panel_init(void)
  526. {
  527. /* Apply power */
  528. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  529. BCSR_BOARD_LCDBL);
  530. return 0;
  531. }
  532. static int db1200fb_panel_shutdown(void)
  533. {
  534. /* Remove power */
  535. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  536. BCSR_BOARD_LCDBL, 0);
  537. return 0;
  538. }
  539. static struct au1200fb_platdata db1200fb_pd = {
  540. .panel_index = db1200fb_panel_index,
  541. .panel_init = db1200fb_panel_init,
  542. .panel_shutdown = db1200fb_panel_shutdown,
  543. };
  544. static struct resource au1200_lcd_res[] = {
  545. [0] = {
  546. .start = AU1200_LCD_PHYS_ADDR,
  547. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  548. .flags = IORESOURCE_MEM,
  549. },
  550. [1] = {
  551. .start = AU1200_LCD_INT,
  552. .end = AU1200_LCD_INT,
  553. .flags = IORESOURCE_IRQ,
  554. }
  555. };
  556. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  557. static struct platform_device au1200_lcd_dev = {
  558. .name = "au1200-lcd",
  559. .id = 0,
  560. .dev = {
  561. .dma_mask = &au1200_lcd_dmamask,
  562. .coherent_dma_mask = DMA_BIT_MASK(32),
  563. .platform_data = &db1200fb_pd,
  564. },
  565. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  566. .resource = au1200_lcd_res,
  567. };
  568. /**********************************************************************/
  569. static struct resource au1200_psc0_res[] = {
  570. [0] = {
  571. .start = AU1550_PSC0_PHYS_ADDR,
  572. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  573. .flags = IORESOURCE_MEM,
  574. },
  575. [1] = {
  576. .start = AU1200_PSC0_INT,
  577. .end = AU1200_PSC0_INT,
  578. .flags = IORESOURCE_IRQ,
  579. },
  580. [2] = {
  581. .start = AU1200_DSCR_CMD0_PSC0_TX,
  582. .end = AU1200_DSCR_CMD0_PSC0_TX,
  583. .flags = IORESOURCE_DMA,
  584. },
  585. [3] = {
  586. .start = AU1200_DSCR_CMD0_PSC0_RX,
  587. .end = AU1200_DSCR_CMD0_PSC0_RX,
  588. .flags = IORESOURCE_DMA,
  589. },
  590. };
  591. static struct platform_device db1200_i2c_dev = {
  592. .name = "au1xpsc_smbus",
  593. .id = 0, /* bus number */
  594. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  595. .resource = au1200_psc0_res,
  596. };
  597. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  598. {
  599. if (cs)
  600. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  601. else
  602. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  603. }
  604. static struct au1550_spi_info db1200_spi_platdata = {
  605. .mainclk_hz = 50000000, /* PSC0 clock */
  606. .num_chipselect = 2,
  607. .activate_cs = db1200_spi_cs_en,
  608. };
  609. static u64 spi_dmamask = DMA_BIT_MASK(32);
  610. static struct platform_device db1200_spi_dev = {
  611. .dev = {
  612. .dma_mask = &spi_dmamask,
  613. .coherent_dma_mask = DMA_BIT_MASK(32),
  614. .platform_data = &db1200_spi_platdata,
  615. },
  616. .name = "au1550-spi",
  617. .id = 0, /* bus number */
  618. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  619. .resource = au1200_psc0_res,
  620. };
  621. static struct resource au1200_psc1_res[] = {
  622. [0] = {
  623. .start = AU1550_PSC1_PHYS_ADDR,
  624. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  625. .flags = IORESOURCE_MEM,
  626. },
  627. [1] = {
  628. .start = AU1200_PSC1_INT,
  629. .end = AU1200_PSC1_INT,
  630. .flags = IORESOURCE_IRQ,
  631. },
  632. [2] = {
  633. .start = AU1200_DSCR_CMD0_PSC1_TX,
  634. .end = AU1200_DSCR_CMD0_PSC1_TX,
  635. .flags = IORESOURCE_DMA,
  636. },
  637. [3] = {
  638. .start = AU1200_DSCR_CMD0_PSC1_RX,
  639. .end = AU1200_DSCR_CMD0_PSC1_RX,
  640. .flags = IORESOURCE_DMA,
  641. },
  642. };
  643. /* AC97 or I2S device */
  644. static struct platform_device db1200_audio_dev = {
  645. /* name assigned later based on switch setting */
  646. .id = 1, /* PSC ID */
  647. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  648. .resource = au1200_psc1_res,
  649. };
  650. /* DB1200 ASoC card device */
  651. static struct platform_device db1200_sound_dev = {
  652. /* name assigned later based on switch setting */
  653. .id = 1, /* PSC ID */
  654. };
  655. static struct platform_device db1200_stac_dev = {
  656. .name = "ac97-codec",
  657. .id = 1, /* on PSC1 */
  658. };
  659. static struct platform_device db1200_audiodma_dev = {
  660. .name = "au1xpsc-pcm",
  661. .id = 1, /* PSC ID */
  662. };
  663. static struct platform_device *db1200_devs[] __initdata = {
  664. NULL, /* PSC0, selected by S6.8 */
  665. &db1200_ide_dev,
  666. &db1200_mmc0_dev,
  667. &au1200_lcd_dev,
  668. &db1200_eth_dev,
  669. &db1200_nand_dev,
  670. &db1200_audiodma_dev,
  671. &db1200_audio_dev,
  672. &db1200_stac_dev,
  673. &db1200_sound_dev,
  674. };
  675. static struct platform_device *pb1200_devs[] __initdata = {
  676. &pb1200_mmc1_dev,
  677. };
  678. /* Some peripheral base addresses differ on the PB1200 */
  679. static int __init pb1200_res_fixup(void)
  680. {
  681. /* CPLD Revs earlier than 4 cause problems */
  682. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  683. printk(KERN_ERR "WARNING!!!\n");
  684. printk(KERN_ERR "WARNING!!!\n");
  685. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  686. printk(KERN_ERR "the board updated to latest revisions.\n");
  687. printk(KERN_ERR "This software will not work reliably\n");
  688. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  689. printk(KERN_ERR "WARNING!!!\n");
  690. printk(KERN_ERR "WARNING!!!\n");
  691. return 1;
  692. }
  693. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  694. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  695. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  696. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  697. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  698. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  699. return 0;
  700. }
  701. static int __init db1200_dev_init(void)
  702. {
  703. unsigned long pfc;
  704. unsigned short sw;
  705. int swapped, bid;
  706. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  707. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  708. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  709. if (pb1200_res_fixup())
  710. return -ENODEV;
  711. }
  712. /* GPIO7 is low-level triggered CPLD cascade */
  713. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  714. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  715. /* insert/eject pairs: one of both is always screaming. To avoid
  716. * issues they must not be automatically enabled when initially
  717. * requested.
  718. */
  719. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  720. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  721. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  722. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  723. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  724. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  725. i2c_register_board_info(0, db1200_i2c_devs,
  726. ARRAY_SIZE(db1200_i2c_devs));
  727. spi_register_board_info(db1200_spi_devs,
  728. ARRAY_SIZE(db1200_i2c_devs));
  729. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  730. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  731. * or S12 on the PB1200.
  732. */
  733. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  734. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  735. * allow to free it without crippling the SPI interface).
  736. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  737. * it as an input pin which is pulled high on the boards).
  738. */
  739. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  740. /* switch off OTG VBUS supply */
  741. gpio_request(215, "otg-vbus");
  742. gpio_direction_output(215, 1);
  743. printk(KERN_INFO "%s device configuration:\n", board_type_str());
  744. sw = bcsr_read(BCSR_SWITCHES);
  745. if (sw & BCSR_SWITCHES_DIP_8) {
  746. db1200_devs[0] = &db1200_i2c_dev;
  747. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  748. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  749. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  750. printk(KERN_INFO " OTG port VBUS supply available!\n");
  751. } else {
  752. db1200_devs[0] = &db1200_spi_dev;
  753. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  754. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  755. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  756. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  757. }
  758. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  759. wmb();
  760. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  761. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  762. */
  763. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  764. if (sw == BCSR_SWITCHES_DIP_8) {
  765. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  766. db1200_audio_dev.name = "au1xpsc_i2s";
  767. db1200_sound_dev.name = "db1200-i2s";
  768. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  769. } else {
  770. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  771. db1200_audio_dev.name = "au1xpsc_ac97";
  772. db1200_sound_dev.name = "db1200-ac97";
  773. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  774. }
  775. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  776. __raw_writel(PSC_SEL_CLK_SERCLK,
  777. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  778. wmb();
  779. db1x_register_pcmcia_socket(
  780. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  781. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  782. AU1000_PCMCIA_MEM_PHYS_ADDR,
  783. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  784. AU1000_PCMCIA_IO_PHYS_ADDR,
  785. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  786. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  787. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  788. db1x_register_pcmcia_socket(
  789. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  790. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  791. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  792. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  793. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  794. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  795. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  796. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  797. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  798. db1x_register_norflash(64 << 20, 2, swapped);
  799. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  800. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  801. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  802. (bid == BCSR_WHOAMI_PB1200_DDR2))
  803. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  804. return 0;
  805. }
  806. device_initcall(db1200_dev_init);