head.S 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <asm/asmmacro.h>
  22. #include <asm/fpu.h>
  23. #include <asm/kregs.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/asm-offsets.h>
  26. #include <asm/pal.h>
  27. #include <asm/paravirt.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/mca_asm.h>
  32. #include <linux/init.h>
  33. #include <linux/linkage.h>
  34. #ifdef CONFIG_HOTPLUG_CPU
  35. #define SAL_PSR_BITS_TO_SET \
  36. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  37. #define SAVE_FROM_REG(src, ptr, dest) \
  38. mov dest=src;; \
  39. st8 [ptr]=dest,0x08
  40. #define RESTORE_REG(reg, ptr, _tmp) \
  41. ld8 _tmp=[ptr],0x08;; \
  42. mov reg=_tmp
  43. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  44. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  45. mov _idx=0;; \
  46. 1: \
  47. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  48. add _idx=1,_idx;; \
  49. br.cloop.sptk.many 1b
  50. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  51. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  52. mov _idx=0;; \
  53. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  54. add _idx=1, _idx;; \
  55. br.cloop.sptk.many _lbl
  56. #define SAVE_ONE_RR(num, _reg, _tmp) \
  57. movl _tmp=(num<<61);; \
  58. mov _reg=rr[_tmp]
  59. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  60. SAVE_ONE_RR(0,_r0, _tmp);; \
  61. SAVE_ONE_RR(1,_r1, _tmp);; \
  62. SAVE_ONE_RR(2,_r2, _tmp);; \
  63. SAVE_ONE_RR(3,_r3, _tmp);; \
  64. SAVE_ONE_RR(4,_r4, _tmp);; \
  65. SAVE_ONE_RR(5,_r5, _tmp);; \
  66. SAVE_ONE_RR(6,_r6, _tmp);; \
  67. SAVE_ONE_RR(7,_r7, _tmp);;
  68. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  69. st8 [ptr]=_r0, 8;; \
  70. st8 [ptr]=_r1, 8;; \
  71. st8 [ptr]=_r2, 8;; \
  72. st8 [ptr]=_r3, 8;; \
  73. st8 [ptr]=_r4, 8;; \
  74. st8 [ptr]=_r5, 8;; \
  75. st8 [ptr]=_r6, 8;; \
  76. st8 [ptr]=_r7, 8;;
  77. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  78. mov ar.lc=0x08-1;; \
  79. movl _idx1=0x00;; \
  80. RestRR: \
  81. dep.z _idx2=_idx1,61,3;; \
  82. ld8 _tmp=[ptr],8;; \
  83. mov rr[_idx2]=_tmp;; \
  84. srlz.d;; \
  85. add _idx1=1,_idx1;; \
  86. br.cloop.sptk.few RestRR
  87. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  88. movl reg1=sal_state_for_booting_cpu;; \
  89. ld8 reg2=[reg1];;
  90. /*
  91. * Adjust region registers saved before starting to save
  92. * break regs and rest of the states that need to be preserved.
  93. */
  94. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  95. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  96. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  97. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  99. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  100. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  101. st8 [_reg1]=r1,0x08;; \
  102. st8 [_reg1]=r12,0x08;; \
  103. st8 [_reg1]=r13,0x08;; \
  104. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  105. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  106. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  107. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  108. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  109. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  110. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  115. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  116. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  117. st8 [_reg1]=r4,0x08;; \
  118. st8 [_reg1]=r5,0x08;; \
  119. st8 [_reg1]=r6,0x08;; \
  120. st8 [_reg1]=r7,0x08;; \
  121. st8 [_reg1]=_pred,0x08;; \
  122. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  123. stf.spill.nta [_reg1]=f2,16;; \
  124. stf.spill.nta [_reg1]=f3,16;; \
  125. stf.spill.nta [_reg1]=f4,16;; \
  126. stf.spill.nta [_reg1]=f5,16;; \
  127. stf.spill.nta [_reg1]=f16,16;; \
  128. stf.spill.nta [_reg1]=f17,16;; \
  129. stf.spill.nta [_reg1]=f18,16;; \
  130. stf.spill.nta [_reg1]=f19,16;; \
  131. stf.spill.nta [_reg1]=f20,16;; \
  132. stf.spill.nta [_reg1]=f21,16;; \
  133. stf.spill.nta [_reg1]=f22,16;; \
  134. stf.spill.nta [_reg1]=f23,16;; \
  135. stf.spill.nta [_reg1]=f24,16;; \
  136. stf.spill.nta [_reg1]=f25,16;; \
  137. stf.spill.nta [_reg1]=f26,16;; \
  138. stf.spill.nta [_reg1]=f27,16;; \
  139. stf.spill.nta [_reg1]=f28,16;; \
  140. stf.spill.nta [_reg1]=f29,16;; \
  141. stf.spill.nta [_reg1]=f30,16;; \
  142. stf.spill.nta [_reg1]=f31,16;;
  143. #else
  144. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  145. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  146. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  147. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  148. #endif
  149. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  150. movl _tmp1=(num << 61);; \
  151. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  152. mov rr[_tmp1]=_tmp2
  153. __PAGE_ALIGNED_DATA
  154. .global empty_zero_page
  155. empty_zero_page:
  156. .skip PAGE_SIZE
  157. .global swapper_pg_dir
  158. swapper_pg_dir:
  159. .skip PAGE_SIZE
  160. .rodata
  161. halt_msg:
  162. stringz "Halting kernel\n"
  163. __REF
  164. .global start_ap
  165. /*
  166. * Start the kernel. When the bootloader passes control to _start(), r28
  167. * points to the address of the boot parameter area. Execution reaches
  168. * here in physical mode.
  169. */
  170. GLOBAL_ENTRY(_start)
  171. start_ap:
  172. .prologue
  173. .save rp, r0 // terminate unwind chain with a NULL rp
  174. .body
  175. rsm psr.i | psr.ic
  176. ;;
  177. srlz.i
  178. ;;
  179. {
  180. flushrs // must be first insn in group
  181. srlz.i
  182. }
  183. ;;
  184. /*
  185. * Save the region registers, predicate before they get clobbered
  186. */
  187. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  188. mov r25=pr;;
  189. /*
  190. * Initialize kernel region registers:
  191. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  192. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  193. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  194. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  195. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  196. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  197. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  198. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  199. * We initialize all of them to prevent inadvertently assuming
  200. * something about the state of address translation early in boot.
  201. */
  202. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  203. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  204. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  205. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  206. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  207. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  208. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  209. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  210. /*
  211. * Now pin mappings into the TLB for kernel text and data
  212. */
  213. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  214. movl r17=KERNEL_START
  215. ;;
  216. mov cr.itir=r18
  217. mov cr.ifa=r17
  218. mov r16=IA64_TR_KERNEL
  219. mov r3=ip
  220. movl r18=PAGE_KERNEL
  221. ;;
  222. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  223. ;;
  224. or r18=r2,r18
  225. ;;
  226. srlz.i
  227. ;;
  228. itr.i itr[r16]=r18
  229. ;;
  230. itr.d dtr[r16]=r18
  231. ;;
  232. srlz.i
  233. /*
  234. * Switch into virtual mode:
  235. */
  236. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  237. |IA64_PSR_DI|IA64_PSR_AC)
  238. ;;
  239. mov cr.ipsr=r16
  240. movl r17=1f
  241. ;;
  242. mov cr.iip=r17
  243. mov cr.ifs=r0
  244. ;;
  245. rfi
  246. ;;
  247. 1: // now we are in virtual mode
  248. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  249. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  250. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  251. ;;
  252. // set IVT entry point---can't access I/O ports without it
  253. movl r3=ia64_ivt
  254. ;;
  255. mov cr.iva=r3
  256. movl r2=FPSR_DEFAULT
  257. ;;
  258. srlz.i
  259. movl gp=__gp
  260. mov ar.fpsr=r2
  261. ;;
  262. #define isAP p2 // are we an Application Processor?
  263. #define isBP p3 // are we the Bootstrap Processor?
  264. #ifdef CONFIG_SMP
  265. /*
  266. * Find the init_task for the currently booting CPU. At poweron, and in
  267. * UP mode, task_for_booting_cpu is NULL.
  268. */
  269. movl r3=task_for_booting_cpu
  270. ;;
  271. ld8 r3=[r3]
  272. movl r2=init_task
  273. ;;
  274. cmp.eq isBP,isAP=r3,r0
  275. ;;
  276. (isAP) mov r2=r3
  277. #else
  278. movl r2=init_task
  279. cmp.eq isBP,isAP=r0,r0
  280. #endif
  281. ;;
  282. tpa r3=r2 // r3 == phys addr of task struct
  283. mov r16=-1
  284. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  285. // load mapping for stack (virtaddr in r2, physaddr in r3)
  286. rsm psr.ic
  287. movl r17=PAGE_KERNEL
  288. ;;
  289. srlz.d
  290. dep r18=0,r3,0,12
  291. ;;
  292. or r18=r17,r18
  293. dep r2=-1,r3,61,3 // IMVA of task
  294. ;;
  295. mov r17=rr[r2]
  296. shr.u r16=r3,IA64_GRANULE_SHIFT
  297. ;;
  298. dep r17=0,r17,8,24
  299. ;;
  300. mov cr.itir=r17
  301. mov cr.ifa=r2
  302. mov r19=IA64_TR_CURRENT_STACK
  303. ;;
  304. itr.d dtr[r19]=r18
  305. ;;
  306. ssm psr.ic
  307. srlz.d
  308. ;;
  309. .load_current:
  310. // load the "current" pointer (r13) and ar.k6 with the current task
  311. mov IA64_KR(CURRENT)=r2 // virtual address
  312. mov IA64_KR(CURRENT_STACK)=r16
  313. mov r13=r2
  314. /*
  315. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  316. * threads don't store interesting values in that structure, but the space
  317. * still needs to be there because time-critical stuff such as the context
  318. * switching can be implemented more efficiently (for example, __switch_to()
  319. * always sets the psr.dfh bit of the task it is switching to).
  320. */
  321. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  322. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  323. mov ar.rsc=0 // place RSE in enforced lazy mode
  324. ;;
  325. loadrs // clear the dirty partition
  326. movl r19=__phys_per_cpu_start
  327. mov r18=PERCPU_PAGE_SIZE
  328. ;;
  329. #ifndef CONFIG_SMP
  330. add r19=r19,r18
  331. ;;
  332. #else
  333. (isAP) br.few 2f
  334. movl r20=__cpu0_per_cpu
  335. ;;
  336. shr.u r18=r18,3
  337. 1:
  338. ld8 r21=[r19],8;;
  339. st8[r20]=r21,8
  340. adds r18=-1,r18;;
  341. cmp4.lt p7,p6=0,r18
  342. (p7) br.cond.dptk.few 1b
  343. mov r19=r20
  344. ;;
  345. 2:
  346. #endif
  347. tpa r19=r19
  348. ;;
  349. .pred.rel.mutex isBP,isAP
  350. (isBP) mov IA64_KR(PER_CPU_DATA)=r19 // per-CPU base for cpu0
  351. (isAP) mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  352. ;;
  353. mov ar.bspstore=r2 // establish the new RSE stack
  354. ;;
  355. mov ar.rsc=0x3 // place RSE in eager mode
  356. (isBP) dep r28=-1,r28,61,3 // make address virtual
  357. (isBP) movl r2=ia64_boot_param
  358. ;;
  359. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  360. #ifdef CONFIG_PARAVIRT
  361. movl r14=hypervisor_setup_hooks
  362. movl r15=hypervisor_type
  363. mov r16=num_hypervisor_hooks
  364. ;;
  365. ld8 r2=[r15]
  366. ;;
  367. cmp.ltu p7,p0=r2,r16 // array size check
  368. shladd r8=r2,3,r14
  369. ;;
  370. (p7) ld8 r9=[r8]
  371. ;;
  372. (p7) mov b1=r9
  373. (p7) cmp.ne.unc p7,p0=r9,r0 // no actual branch to NULL
  374. ;;
  375. (p7) br.call.sptk.many rp=b1
  376. __INITDATA
  377. default_setup_hook = 0 // Currently nothing needs to be done.
  378. .weak xen_setup_hook
  379. .global hypervisor_type
  380. hypervisor_type:
  381. data8 PARAVIRT_HYPERVISOR_TYPE_DEFAULT
  382. // must have the same order with PARAVIRT_HYPERVISOR_TYPE_xxx
  383. hypervisor_setup_hooks:
  384. data8 default_setup_hook
  385. data8 xen_setup_hook
  386. num_hypervisor_hooks = (. - hypervisor_setup_hooks) / 8
  387. .previous
  388. #endif
  389. #ifdef CONFIG_SMP
  390. (isAP) br.call.sptk.many rp=start_secondary
  391. .ret0:
  392. (isAP) br.cond.sptk self
  393. #endif
  394. // This is executed by the bootstrap processor (bsp) only:
  395. #ifdef CONFIG_IA64_FW_EMU
  396. // initialize PAL & SAL emulator:
  397. br.call.sptk.many rp=sys_fw_init
  398. .ret1:
  399. #endif
  400. br.call.sptk.many rp=start_kernel
  401. .ret2: addl r3=@ltoff(halt_msg),gp
  402. ;;
  403. alloc r2=ar.pfs,8,0,2,0
  404. ;;
  405. ld8 out0=[r3]
  406. br.call.sptk.many b0=console_print
  407. self: hint @pause
  408. br.sptk.many self // endless loop
  409. END(_start)
  410. .text
  411. GLOBAL_ENTRY(ia64_save_debug_regs)
  412. alloc r16=ar.pfs,1,0,0,0
  413. mov r20=ar.lc // preserve ar.lc
  414. mov ar.lc=IA64_NUM_DBG_REGS-1
  415. mov r18=0
  416. add r19=IA64_NUM_DBG_REGS*8,in0
  417. ;;
  418. 1: mov r16=dbr[r18]
  419. #ifdef CONFIG_ITANIUM
  420. ;;
  421. srlz.d
  422. #endif
  423. mov r17=ibr[r18]
  424. add r18=1,r18
  425. ;;
  426. st8.nta [in0]=r16,8
  427. st8.nta [r19]=r17,8
  428. br.cloop.sptk.many 1b
  429. ;;
  430. mov ar.lc=r20 // restore ar.lc
  431. br.ret.sptk.many rp
  432. END(ia64_save_debug_regs)
  433. GLOBAL_ENTRY(ia64_load_debug_regs)
  434. alloc r16=ar.pfs,1,0,0,0
  435. lfetch.nta [in0]
  436. mov r20=ar.lc // preserve ar.lc
  437. add r19=IA64_NUM_DBG_REGS*8,in0
  438. mov ar.lc=IA64_NUM_DBG_REGS-1
  439. mov r18=-1
  440. ;;
  441. 1: ld8.nta r16=[in0],8
  442. ld8.nta r17=[r19],8
  443. add r18=1,r18
  444. ;;
  445. mov dbr[r18]=r16
  446. #ifdef CONFIG_ITANIUM
  447. ;;
  448. srlz.d // Errata 132 (NoFix status)
  449. #endif
  450. mov ibr[r18]=r17
  451. br.cloop.sptk.many 1b
  452. ;;
  453. mov ar.lc=r20 // restore ar.lc
  454. br.ret.sptk.many rp
  455. END(ia64_load_debug_regs)
  456. GLOBAL_ENTRY(__ia64_save_fpu)
  457. alloc r2=ar.pfs,1,4,0,0
  458. adds loc0=96*16-16,in0
  459. adds loc1=96*16-16-128,in0
  460. ;;
  461. stf.spill.nta [loc0]=f127,-256
  462. stf.spill.nta [loc1]=f119,-256
  463. ;;
  464. stf.spill.nta [loc0]=f111,-256
  465. stf.spill.nta [loc1]=f103,-256
  466. ;;
  467. stf.spill.nta [loc0]=f95,-256
  468. stf.spill.nta [loc1]=f87,-256
  469. ;;
  470. stf.spill.nta [loc0]=f79,-256
  471. stf.spill.nta [loc1]=f71,-256
  472. ;;
  473. stf.spill.nta [loc0]=f63,-256
  474. stf.spill.nta [loc1]=f55,-256
  475. adds loc2=96*16-32,in0
  476. ;;
  477. stf.spill.nta [loc0]=f47,-256
  478. stf.spill.nta [loc1]=f39,-256
  479. adds loc3=96*16-32-128,in0
  480. ;;
  481. stf.spill.nta [loc2]=f126,-256
  482. stf.spill.nta [loc3]=f118,-256
  483. ;;
  484. stf.spill.nta [loc2]=f110,-256
  485. stf.spill.nta [loc3]=f102,-256
  486. ;;
  487. stf.spill.nta [loc2]=f94,-256
  488. stf.spill.nta [loc3]=f86,-256
  489. ;;
  490. stf.spill.nta [loc2]=f78,-256
  491. stf.spill.nta [loc3]=f70,-256
  492. ;;
  493. stf.spill.nta [loc2]=f62,-256
  494. stf.spill.nta [loc3]=f54,-256
  495. adds loc0=96*16-48,in0
  496. ;;
  497. stf.spill.nta [loc2]=f46,-256
  498. stf.spill.nta [loc3]=f38,-256
  499. adds loc1=96*16-48-128,in0
  500. ;;
  501. stf.spill.nta [loc0]=f125,-256
  502. stf.spill.nta [loc1]=f117,-256
  503. ;;
  504. stf.spill.nta [loc0]=f109,-256
  505. stf.spill.nta [loc1]=f101,-256
  506. ;;
  507. stf.spill.nta [loc0]=f93,-256
  508. stf.spill.nta [loc1]=f85,-256
  509. ;;
  510. stf.spill.nta [loc0]=f77,-256
  511. stf.spill.nta [loc1]=f69,-256
  512. ;;
  513. stf.spill.nta [loc0]=f61,-256
  514. stf.spill.nta [loc1]=f53,-256
  515. adds loc2=96*16-64,in0
  516. ;;
  517. stf.spill.nta [loc0]=f45,-256
  518. stf.spill.nta [loc1]=f37,-256
  519. adds loc3=96*16-64-128,in0
  520. ;;
  521. stf.spill.nta [loc2]=f124,-256
  522. stf.spill.nta [loc3]=f116,-256
  523. ;;
  524. stf.spill.nta [loc2]=f108,-256
  525. stf.spill.nta [loc3]=f100,-256
  526. ;;
  527. stf.spill.nta [loc2]=f92,-256
  528. stf.spill.nta [loc3]=f84,-256
  529. ;;
  530. stf.spill.nta [loc2]=f76,-256
  531. stf.spill.nta [loc3]=f68,-256
  532. ;;
  533. stf.spill.nta [loc2]=f60,-256
  534. stf.spill.nta [loc3]=f52,-256
  535. adds loc0=96*16-80,in0
  536. ;;
  537. stf.spill.nta [loc2]=f44,-256
  538. stf.spill.nta [loc3]=f36,-256
  539. adds loc1=96*16-80-128,in0
  540. ;;
  541. stf.spill.nta [loc0]=f123,-256
  542. stf.spill.nta [loc1]=f115,-256
  543. ;;
  544. stf.spill.nta [loc0]=f107,-256
  545. stf.spill.nta [loc1]=f99,-256
  546. ;;
  547. stf.spill.nta [loc0]=f91,-256
  548. stf.spill.nta [loc1]=f83,-256
  549. ;;
  550. stf.spill.nta [loc0]=f75,-256
  551. stf.spill.nta [loc1]=f67,-256
  552. ;;
  553. stf.spill.nta [loc0]=f59,-256
  554. stf.spill.nta [loc1]=f51,-256
  555. adds loc2=96*16-96,in0
  556. ;;
  557. stf.spill.nta [loc0]=f43,-256
  558. stf.spill.nta [loc1]=f35,-256
  559. adds loc3=96*16-96-128,in0
  560. ;;
  561. stf.spill.nta [loc2]=f122,-256
  562. stf.spill.nta [loc3]=f114,-256
  563. ;;
  564. stf.spill.nta [loc2]=f106,-256
  565. stf.spill.nta [loc3]=f98,-256
  566. ;;
  567. stf.spill.nta [loc2]=f90,-256
  568. stf.spill.nta [loc3]=f82,-256
  569. ;;
  570. stf.spill.nta [loc2]=f74,-256
  571. stf.spill.nta [loc3]=f66,-256
  572. ;;
  573. stf.spill.nta [loc2]=f58,-256
  574. stf.spill.nta [loc3]=f50,-256
  575. adds loc0=96*16-112,in0
  576. ;;
  577. stf.spill.nta [loc2]=f42,-256
  578. stf.spill.nta [loc3]=f34,-256
  579. adds loc1=96*16-112-128,in0
  580. ;;
  581. stf.spill.nta [loc0]=f121,-256
  582. stf.spill.nta [loc1]=f113,-256
  583. ;;
  584. stf.spill.nta [loc0]=f105,-256
  585. stf.spill.nta [loc1]=f97,-256
  586. ;;
  587. stf.spill.nta [loc0]=f89,-256
  588. stf.spill.nta [loc1]=f81,-256
  589. ;;
  590. stf.spill.nta [loc0]=f73,-256
  591. stf.spill.nta [loc1]=f65,-256
  592. ;;
  593. stf.spill.nta [loc0]=f57,-256
  594. stf.spill.nta [loc1]=f49,-256
  595. adds loc2=96*16-128,in0
  596. ;;
  597. stf.spill.nta [loc0]=f41,-256
  598. stf.spill.nta [loc1]=f33,-256
  599. adds loc3=96*16-128-128,in0
  600. ;;
  601. stf.spill.nta [loc2]=f120,-256
  602. stf.spill.nta [loc3]=f112,-256
  603. ;;
  604. stf.spill.nta [loc2]=f104,-256
  605. stf.spill.nta [loc3]=f96,-256
  606. ;;
  607. stf.spill.nta [loc2]=f88,-256
  608. stf.spill.nta [loc3]=f80,-256
  609. ;;
  610. stf.spill.nta [loc2]=f72,-256
  611. stf.spill.nta [loc3]=f64,-256
  612. ;;
  613. stf.spill.nta [loc2]=f56,-256
  614. stf.spill.nta [loc3]=f48,-256
  615. ;;
  616. stf.spill.nta [loc2]=f40
  617. stf.spill.nta [loc3]=f32
  618. br.ret.sptk.many rp
  619. END(__ia64_save_fpu)
  620. GLOBAL_ENTRY(__ia64_load_fpu)
  621. alloc r2=ar.pfs,1,2,0,0
  622. adds r3=128,in0
  623. adds r14=256,in0
  624. adds r15=384,in0
  625. mov loc0=512
  626. mov loc1=-1024+16
  627. ;;
  628. ldf.fill.nta f32=[in0],loc0
  629. ldf.fill.nta f40=[ r3],loc0
  630. ldf.fill.nta f48=[r14],loc0
  631. ldf.fill.nta f56=[r15],loc0
  632. ;;
  633. ldf.fill.nta f64=[in0],loc0
  634. ldf.fill.nta f72=[ r3],loc0
  635. ldf.fill.nta f80=[r14],loc0
  636. ldf.fill.nta f88=[r15],loc0
  637. ;;
  638. ldf.fill.nta f96=[in0],loc1
  639. ldf.fill.nta f104=[ r3],loc1
  640. ldf.fill.nta f112=[r14],loc1
  641. ldf.fill.nta f120=[r15],loc1
  642. ;;
  643. ldf.fill.nta f33=[in0],loc0
  644. ldf.fill.nta f41=[ r3],loc0
  645. ldf.fill.nta f49=[r14],loc0
  646. ldf.fill.nta f57=[r15],loc0
  647. ;;
  648. ldf.fill.nta f65=[in0],loc0
  649. ldf.fill.nta f73=[ r3],loc0
  650. ldf.fill.nta f81=[r14],loc0
  651. ldf.fill.nta f89=[r15],loc0
  652. ;;
  653. ldf.fill.nta f97=[in0],loc1
  654. ldf.fill.nta f105=[ r3],loc1
  655. ldf.fill.nta f113=[r14],loc1
  656. ldf.fill.nta f121=[r15],loc1
  657. ;;
  658. ldf.fill.nta f34=[in0],loc0
  659. ldf.fill.nta f42=[ r3],loc0
  660. ldf.fill.nta f50=[r14],loc0
  661. ldf.fill.nta f58=[r15],loc0
  662. ;;
  663. ldf.fill.nta f66=[in0],loc0
  664. ldf.fill.nta f74=[ r3],loc0
  665. ldf.fill.nta f82=[r14],loc0
  666. ldf.fill.nta f90=[r15],loc0
  667. ;;
  668. ldf.fill.nta f98=[in0],loc1
  669. ldf.fill.nta f106=[ r3],loc1
  670. ldf.fill.nta f114=[r14],loc1
  671. ldf.fill.nta f122=[r15],loc1
  672. ;;
  673. ldf.fill.nta f35=[in0],loc0
  674. ldf.fill.nta f43=[ r3],loc0
  675. ldf.fill.nta f51=[r14],loc0
  676. ldf.fill.nta f59=[r15],loc0
  677. ;;
  678. ldf.fill.nta f67=[in0],loc0
  679. ldf.fill.nta f75=[ r3],loc0
  680. ldf.fill.nta f83=[r14],loc0
  681. ldf.fill.nta f91=[r15],loc0
  682. ;;
  683. ldf.fill.nta f99=[in0],loc1
  684. ldf.fill.nta f107=[ r3],loc1
  685. ldf.fill.nta f115=[r14],loc1
  686. ldf.fill.nta f123=[r15],loc1
  687. ;;
  688. ldf.fill.nta f36=[in0],loc0
  689. ldf.fill.nta f44=[ r3],loc0
  690. ldf.fill.nta f52=[r14],loc0
  691. ldf.fill.nta f60=[r15],loc0
  692. ;;
  693. ldf.fill.nta f68=[in0],loc0
  694. ldf.fill.nta f76=[ r3],loc0
  695. ldf.fill.nta f84=[r14],loc0
  696. ldf.fill.nta f92=[r15],loc0
  697. ;;
  698. ldf.fill.nta f100=[in0],loc1
  699. ldf.fill.nta f108=[ r3],loc1
  700. ldf.fill.nta f116=[r14],loc1
  701. ldf.fill.nta f124=[r15],loc1
  702. ;;
  703. ldf.fill.nta f37=[in0],loc0
  704. ldf.fill.nta f45=[ r3],loc0
  705. ldf.fill.nta f53=[r14],loc0
  706. ldf.fill.nta f61=[r15],loc0
  707. ;;
  708. ldf.fill.nta f69=[in0],loc0
  709. ldf.fill.nta f77=[ r3],loc0
  710. ldf.fill.nta f85=[r14],loc0
  711. ldf.fill.nta f93=[r15],loc0
  712. ;;
  713. ldf.fill.nta f101=[in0],loc1
  714. ldf.fill.nta f109=[ r3],loc1
  715. ldf.fill.nta f117=[r14],loc1
  716. ldf.fill.nta f125=[r15],loc1
  717. ;;
  718. ldf.fill.nta f38 =[in0],loc0
  719. ldf.fill.nta f46 =[ r3],loc0
  720. ldf.fill.nta f54 =[r14],loc0
  721. ldf.fill.nta f62 =[r15],loc0
  722. ;;
  723. ldf.fill.nta f70 =[in0],loc0
  724. ldf.fill.nta f78 =[ r3],loc0
  725. ldf.fill.nta f86 =[r14],loc0
  726. ldf.fill.nta f94 =[r15],loc0
  727. ;;
  728. ldf.fill.nta f102=[in0],loc1
  729. ldf.fill.nta f110=[ r3],loc1
  730. ldf.fill.nta f118=[r14],loc1
  731. ldf.fill.nta f126=[r15],loc1
  732. ;;
  733. ldf.fill.nta f39 =[in0],loc0
  734. ldf.fill.nta f47 =[ r3],loc0
  735. ldf.fill.nta f55 =[r14],loc0
  736. ldf.fill.nta f63 =[r15],loc0
  737. ;;
  738. ldf.fill.nta f71 =[in0],loc0
  739. ldf.fill.nta f79 =[ r3],loc0
  740. ldf.fill.nta f87 =[r14],loc0
  741. ldf.fill.nta f95 =[r15],loc0
  742. ;;
  743. ldf.fill.nta f103=[in0]
  744. ldf.fill.nta f111=[ r3]
  745. ldf.fill.nta f119=[r14]
  746. ldf.fill.nta f127=[r15]
  747. br.ret.sptk.many rp
  748. END(__ia64_load_fpu)
  749. GLOBAL_ENTRY(__ia64_init_fpu)
  750. stf.spill [sp]=f0 // M3
  751. mov f32=f0 // F
  752. nop.b 0
  753. ldfps f33,f34=[sp] // M0
  754. ldfps f35,f36=[sp] // M1
  755. mov f37=f0 // F
  756. ;;
  757. setf.s f38=r0 // M2
  758. setf.s f39=r0 // M3
  759. mov f40=f0 // F
  760. ldfps f41,f42=[sp] // M0
  761. ldfps f43,f44=[sp] // M1
  762. mov f45=f0 // F
  763. setf.s f46=r0 // M2
  764. setf.s f47=r0 // M3
  765. mov f48=f0 // F
  766. ldfps f49,f50=[sp] // M0
  767. ldfps f51,f52=[sp] // M1
  768. mov f53=f0 // F
  769. setf.s f54=r0 // M2
  770. setf.s f55=r0 // M3
  771. mov f56=f0 // F
  772. ldfps f57,f58=[sp] // M0
  773. ldfps f59,f60=[sp] // M1
  774. mov f61=f0 // F
  775. setf.s f62=r0 // M2
  776. setf.s f63=r0 // M3
  777. mov f64=f0 // F
  778. ldfps f65,f66=[sp] // M0
  779. ldfps f67,f68=[sp] // M1
  780. mov f69=f0 // F
  781. setf.s f70=r0 // M2
  782. setf.s f71=r0 // M3
  783. mov f72=f0 // F
  784. ldfps f73,f74=[sp] // M0
  785. ldfps f75,f76=[sp] // M1
  786. mov f77=f0 // F
  787. setf.s f78=r0 // M2
  788. setf.s f79=r0 // M3
  789. mov f80=f0 // F
  790. ldfps f81,f82=[sp] // M0
  791. ldfps f83,f84=[sp] // M1
  792. mov f85=f0 // F
  793. setf.s f86=r0 // M2
  794. setf.s f87=r0 // M3
  795. mov f88=f0 // F
  796. /*
  797. * When the instructions are cached, it would be faster to initialize
  798. * the remaining registers with simply mov instructions (F-unit).
  799. * This gets the time down to ~29 cycles. However, this would use up
  800. * 33 bundles, whereas continuing with the above pattern yields
  801. * 10 bundles and ~30 cycles.
  802. */
  803. ldfps f89,f90=[sp] // M0
  804. ldfps f91,f92=[sp] // M1
  805. mov f93=f0 // F
  806. setf.s f94=r0 // M2
  807. setf.s f95=r0 // M3
  808. mov f96=f0 // F
  809. ldfps f97,f98=[sp] // M0
  810. ldfps f99,f100=[sp] // M1
  811. mov f101=f0 // F
  812. setf.s f102=r0 // M2
  813. setf.s f103=r0 // M3
  814. mov f104=f0 // F
  815. ldfps f105,f106=[sp] // M0
  816. ldfps f107,f108=[sp] // M1
  817. mov f109=f0 // F
  818. setf.s f110=r0 // M2
  819. setf.s f111=r0 // M3
  820. mov f112=f0 // F
  821. ldfps f113,f114=[sp] // M0
  822. ldfps f115,f116=[sp] // M1
  823. mov f117=f0 // F
  824. setf.s f118=r0 // M2
  825. setf.s f119=r0 // M3
  826. mov f120=f0 // F
  827. ldfps f121,f122=[sp] // M0
  828. ldfps f123,f124=[sp] // M1
  829. mov f125=f0 // F
  830. setf.s f126=r0 // M2
  831. setf.s f127=r0 // M3
  832. br.ret.sptk.many rp // F
  833. END(__ia64_init_fpu)
  834. /*
  835. * Switch execution mode from virtual to physical
  836. *
  837. * Inputs:
  838. * r16 = new psr to establish
  839. * Output:
  840. * r19 = old virtual address of ar.bsp
  841. * r20 = old virtual address of sp
  842. *
  843. * Note: RSE must already be in enforced lazy mode
  844. */
  845. GLOBAL_ENTRY(ia64_switch_mode_phys)
  846. {
  847. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  848. mov r15=ip
  849. }
  850. ;;
  851. {
  852. flushrs // must be first insn in group
  853. srlz.i
  854. }
  855. ;;
  856. mov cr.ipsr=r16 // set new PSR
  857. add r3=1f-ia64_switch_mode_phys,r15
  858. mov r19=ar.bsp
  859. mov r20=sp
  860. mov r14=rp // get return address into a general register
  861. ;;
  862. // going to physical mode, use tpa to translate virt->phys
  863. tpa r17=r19
  864. tpa r3=r3
  865. tpa sp=sp
  866. tpa r14=r14
  867. ;;
  868. mov r18=ar.rnat // save ar.rnat
  869. mov ar.bspstore=r17 // this steps on ar.rnat
  870. mov cr.iip=r3
  871. mov cr.ifs=r0
  872. ;;
  873. mov ar.rnat=r18 // restore ar.rnat
  874. rfi // must be last insn in group
  875. ;;
  876. 1: mov rp=r14
  877. br.ret.sptk.many rp
  878. END(ia64_switch_mode_phys)
  879. /*
  880. * Switch execution mode from physical to virtual
  881. *
  882. * Inputs:
  883. * r16 = new psr to establish
  884. * r19 = new bspstore to establish
  885. * r20 = new sp to establish
  886. *
  887. * Note: RSE must already be in enforced lazy mode
  888. */
  889. GLOBAL_ENTRY(ia64_switch_mode_virt)
  890. {
  891. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  892. mov r15=ip
  893. }
  894. ;;
  895. {
  896. flushrs // must be first insn in group
  897. srlz.i
  898. }
  899. ;;
  900. mov cr.ipsr=r16 // set new PSR
  901. add r3=1f-ia64_switch_mode_virt,r15
  902. mov r14=rp // get return address into a general register
  903. ;;
  904. // going to virtual
  905. // - for code addresses, set upper bits of addr to KERNEL_START
  906. // - for stack addresses, copy from input argument
  907. movl r18=KERNEL_START
  908. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  909. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  910. mov sp=r20
  911. ;;
  912. or r3=r3,r18
  913. or r14=r14,r18
  914. ;;
  915. mov r18=ar.rnat // save ar.rnat
  916. mov ar.bspstore=r19 // this steps on ar.rnat
  917. mov cr.iip=r3
  918. mov cr.ifs=r0
  919. ;;
  920. mov ar.rnat=r18 // restore ar.rnat
  921. rfi // must be last insn in group
  922. ;;
  923. 1: mov rp=r14
  924. br.ret.sptk.many rp
  925. END(ia64_switch_mode_virt)
  926. GLOBAL_ENTRY(ia64_delay_loop)
  927. .prologue
  928. { nop 0 // work around GAS unwind info generation bug...
  929. .save ar.lc,r2
  930. mov r2=ar.lc
  931. .body
  932. ;;
  933. mov ar.lc=r32
  934. }
  935. ;;
  936. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  937. // inside function body without corrupting unwind info).
  938. { nop 0 }
  939. 1: br.cloop.sptk.few 1b
  940. ;;
  941. mov ar.lc=r2
  942. br.ret.sptk.many rp
  943. END(ia64_delay_loop)
  944. /*
  945. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  946. * NOT synchronized across CPUs its return value must never be
  947. * compared against the values returned on another CPU. The usage in
  948. * kernel/sched.c ensures that.
  949. *
  950. * The return-value of sched_clock() is NOT supposed to wrap-around.
  951. * If it did, it would cause some scheduling hiccups (at the worst).
  952. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  953. * that would happen only once every 5+ years.
  954. *
  955. * The code below basically calculates:
  956. *
  957. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  958. *
  959. * except that the multiplication and the shift are done with 128-bit
  960. * intermediate precision so that we can produce a full 64-bit result.
  961. */
  962. GLOBAL_ENTRY(ia64_native_sched_clock)
  963. addl r8=THIS_CPU(ia64_cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  964. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  965. ;;
  966. ldf8 f8=[r8]
  967. ;;
  968. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  969. ;;
  970. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  971. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  972. ;;
  973. getf.sig r8=f10 // (5 cyc)
  974. getf.sig r9=f11
  975. ;;
  976. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  977. br.ret.sptk.many rp
  978. END(ia64_native_sched_clock)
  979. #ifndef CONFIG_PARAVIRT
  980. //unsigned long long
  981. //sched_clock(void) __attribute__((alias("ia64_native_sched_clock")));
  982. .global sched_clock
  983. sched_clock = ia64_native_sched_clock
  984. #endif
  985. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  986. GLOBAL_ENTRY(cycle_to_cputime)
  987. alloc r16=ar.pfs,1,0,0,0
  988. addl r8=THIS_CPU(ia64_cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  989. ;;
  990. ldf8 f8=[r8]
  991. ;;
  992. setf.sig f9=r32
  993. ;;
  994. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  995. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  996. ;;
  997. getf.sig r8=f10 // (5 cyc)
  998. getf.sig r9=f11
  999. ;;
  1000. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  1001. br.ret.sptk.many rp
  1002. END(cycle_to_cputime)
  1003. #endif /* CONFIG_VIRT_CPU_ACCOUNTING */
  1004. GLOBAL_ENTRY(start_kernel_thread)
  1005. .prologue
  1006. .save rp, r0 // this is the end of the call-chain
  1007. .body
  1008. alloc r2 = ar.pfs, 0, 0, 2, 0
  1009. mov out0 = r9
  1010. mov out1 = r11;;
  1011. br.call.sptk.many rp = kernel_thread_helper;;
  1012. mov out0 = r8
  1013. br.call.sptk.many rp = sys_exit;;
  1014. 1: br.sptk.few 1b // not reached
  1015. END(start_kernel_thread)
  1016. #ifdef CONFIG_IA64_BRL_EMU
  1017. /*
  1018. * Assembly routines used by brl_emu.c to set preserved register state.
  1019. */
  1020. #define SET_REG(reg) \
  1021. GLOBAL_ENTRY(ia64_set_##reg); \
  1022. alloc r16=ar.pfs,1,0,0,0; \
  1023. mov reg=r32; \
  1024. ;; \
  1025. br.ret.sptk.many rp; \
  1026. END(ia64_set_##reg)
  1027. SET_REG(b1);
  1028. SET_REG(b2);
  1029. SET_REG(b3);
  1030. SET_REG(b4);
  1031. SET_REG(b5);
  1032. #endif /* CONFIG_IA64_BRL_EMU */
  1033. #ifdef CONFIG_SMP
  1034. #ifdef CONFIG_HOTPLUG_CPU
  1035. GLOBAL_ENTRY(ia64_jump_to_sal)
  1036. alloc r16=ar.pfs,1,0,0,0;;
  1037. rsm psr.i | psr.ic
  1038. {
  1039. flushrs
  1040. srlz.i
  1041. }
  1042. tpa r25=in0
  1043. movl r18=tlb_purge_done;;
  1044. DATA_VA_TO_PA(r18);;
  1045. mov b1=r18 // Return location
  1046. movl r18=ia64_do_tlb_purge;;
  1047. DATA_VA_TO_PA(r18);;
  1048. mov b2=r18 // doing tlb_flush work
  1049. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1050. movl r17=1f;;
  1051. DATA_VA_TO_PA(r17);;
  1052. mov cr.iip=r17
  1053. movl r16=SAL_PSR_BITS_TO_SET;;
  1054. mov cr.ipsr=r16
  1055. mov cr.ifs=r0;;
  1056. rfi;; // note: this unmask MCA/INIT (psr.mc)
  1057. 1:
  1058. /*
  1059. * Invalidate all TLB data/inst
  1060. */
  1061. br.sptk.many b2;; // jump to tlb purge code
  1062. tlb_purge_done:
  1063. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1064. RESTORE_REG(b0, r25, r17);;
  1065. RESTORE_REG(b1, r25, r17);;
  1066. RESTORE_REG(b2, r25, r17);;
  1067. RESTORE_REG(b3, r25, r17);;
  1068. RESTORE_REG(b4, r25, r17);;
  1069. RESTORE_REG(b5, r25, r17);;
  1070. ld8 r1=[r25],0x08;;
  1071. ld8 r12=[r25],0x08;;
  1072. ld8 r13=[r25],0x08;;
  1073. RESTORE_REG(ar.fpsr, r25, r17);;
  1074. RESTORE_REG(ar.pfs, r25, r17);;
  1075. RESTORE_REG(ar.rnat, r25, r17);;
  1076. RESTORE_REG(ar.unat, r25, r17);;
  1077. RESTORE_REG(ar.bspstore, r25, r17);;
  1078. RESTORE_REG(cr.dcr, r25, r17);;
  1079. RESTORE_REG(cr.iva, r25, r17);;
  1080. RESTORE_REG(cr.pta, r25, r17);;
  1081. srlz.d;; // required not to violate RAW dependency
  1082. RESTORE_REG(cr.itv, r25, r17);;
  1083. RESTORE_REG(cr.pmv, r25, r17);;
  1084. RESTORE_REG(cr.cmcv, r25, r17);;
  1085. RESTORE_REG(cr.lrr0, r25, r17);;
  1086. RESTORE_REG(cr.lrr1, r25, r17);;
  1087. ld8 r4=[r25],0x08;;
  1088. ld8 r5=[r25],0x08;;
  1089. ld8 r6=[r25],0x08;;
  1090. ld8 r7=[r25],0x08;;
  1091. ld8 r17=[r25],0x08;;
  1092. mov pr=r17,-1;;
  1093. RESTORE_REG(ar.lc, r25, r17);;
  1094. /*
  1095. * Now Restore floating point regs
  1096. */
  1097. ldf.fill.nta f2=[r25],16;;
  1098. ldf.fill.nta f3=[r25],16;;
  1099. ldf.fill.nta f4=[r25],16;;
  1100. ldf.fill.nta f5=[r25],16;;
  1101. ldf.fill.nta f16=[r25],16;;
  1102. ldf.fill.nta f17=[r25],16;;
  1103. ldf.fill.nta f18=[r25],16;;
  1104. ldf.fill.nta f19=[r25],16;;
  1105. ldf.fill.nta f20=[r25],16;;
  1106. ldf.fill.nta f21=[r25],16;;
  1107. ldf.fill.nta f22=[r25],16;;
  1108. ldf.fill.nta f23=[r25],16;;
  1109. ldf.fill.nta f24=[r25],16;;
  1110. ldf.fill.nta f25=[r25],16;;
  1111. ldf.fill.nta f26=[r25],16;;
  1112. ldf.fill.nta f27=[r25],16;;
  1113. ldf.fill.nta f28=[r25],16;;
  1114. ldf.fill.nta f29=[r25],16;;
  1115. ldf.fill.nta f30=[r25],16;;
  1116. ldf.fill.nta f31=[r25],16;;
  1117. /*
  1118. * Now that we have done all the register restores
  1119. * we are now ready for the big DIVE to SAL Land
  1120. */
  1121. ssm psr.ic;;
  1122. srlz.d;;
  1123. br.ret.sptk.many b0;;
  1124. END(ia64_jump_to_sal)
  1125. #endif /* CONFIG_HOTPLUG_CPU */
  1126. #endif /* CONFIG_SMP */