platsmp.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * linux/arch/arm/plat-versatile/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <asm/cacheflush.h>
  18. #include <asm/smp_plat.h>
  19. #include <asm/hardware/gic.h>
  20. /*
  21. * control for which core is the next to come out of the secondary
  22. * boot "holding pen"
  23. */
  24. volatile int __cpuinitdata pen_release = -1;
  25. /*
  26. * Write pen_release in a way that is guaranteed to be visible to all
  27. * observers, irrespective of whether they're taking part in coherency
  28. * or not. This is necessary for the hotplug code to work reliably.
  29. */
  30. static void __cpuinit write_pen_release(int val)
  31. {
  32. pen_release = val;
  33. smp_wmb();
  34. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  35. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  36. }
  37. static DEFINE_SPINLOCK(boot_lock);
  38. void __cpuinit platform_secondary_init(unsigned int cpu)
  39. {
  40. /*
  41. * if any interrupts are already enabled for the primary
  42. * core (e.g. timer irq), then they will not have been enabled
  43. * for us: do so
  44. */
  45. gic_secondary_init(0);
  46. /*
  47. * let the primary processor know we're out of the
  48. * pen, then head off into the C entry point
  49. */
  50. write_pen_release(-1);
  51. /*
  52. * Synchronise with the boot thread.
  53. */
  54. spin_lock(&boot_lock);
  55. spin_unlock(&boot_lock);
  56. }
  57. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  58. {
  59. unsigned long timeout;
  60. /*
  61. * Set synchronisation state between this boot processor
  62. * and the secondary one
  63. */
  64. spin_lock(&boot_lock);
  65. /*
  66. * This is really belt and braces; we hold unintended secondary
  67. * CPUs in the holding pen until we're ready for them. However,
  68. * since we haven't sent them a soft interrupt, they shouldn't
  69. * be there.
  70. */
  71. write_pen_release(cpu_logical_map(cpu));
  72. /*
  73. * Send the secondary CPU a soft interrupt, thereby causing
  74. * the boot monitor to read the system wide flags register,
  75. * and branch to the address found there.
  76. */
  77. gic_raise_softirq(cpumask_of(cpu), 1);
  78. timeout = jiffies + (1 * HZ);
  79. while (time_before(jiffies, timeout)) {
  80. smp_rmb();
  81. if (pen_release == -1)
  82. break;
  83. udelay(10);
  84. }
  85. /*
  86. * now the secondary core is starting up let it run its
  87. * calibrations, then wait for it to finish
  88. */
  89. spin_unlock(&boot_lock);
  90. return pen_release != -1 ? -ENOSYS : 0;
  91. }