tzic.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/device.h>
  15. #include <linux/errno.h>
  16. #include <linux/io.h>
  17. #include <asm/mach/irq.h>
  18. #include <asm/exception.h>
  19. #include <mach/hardware.h>
  20. #include <mach/common.h>
  21. #include "irq-common.h"
  22. /*
  23. *****************************************
  24. * TZIC Registers *
  25. *****************************************
  26. */
  27. #define TZIC_INTCNTL 0x0000 /* Control register */
  28. #define TZIC_INTTYPE 0x0004 /* Controller Type register */
  29. #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
  30. #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
  31. #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
  32. #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
  33. #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
  34. #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
  35. #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
  36. #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
  37. #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
  38. #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
  39. #define TZIC_PND0 0x0D00 /* Pending Register 0 */
  40. #define TZIC_HIPND(i) (0x0D80+ ((i) << 2)) /* High Priority Pending Register */
  41. #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
  42. #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
  43. #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
  44. void __iomem *tzic_base; /* Used as irq controller base in entry-macro.S */
  45. #define TZIC_NUM_IRQS 128
  46. #ifdef CONFIG_FIQ
  47. static int tzic_set_irq_fiq(unsigned int irq, unsigned int type)
  48. {
  49. unsigned int index, mask, value;
  50. index = irq >> 5;
  51. if (unlikely(index >= 4))
  52. return -EINVAL;
  53. mask = 1U << (irq & 0x1F);
  54. value = __raw_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
  55. if (type)
  56. value &= ~mask;
  57. __raw_writel(value, tzic_base + TZIC_INTSEC0(index));
  58. return 0;
  59. }
  60. #else
  61. #define tzic_set_irq_fiq NULL
  62. #endif
  63. #ifdef CONFIG_PM
  64. static void tzic_irq_suspend(struct irq_data *d)
  65. {
  66. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  67. int idx = gc->irq_base >> 5;
  68. __raw_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx));
  69. }
  70. static void tzic_irq_resume(struct irq_data *d)
  71. {
  72. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  73. int idx = gc->irq_base >> 5;
  74. __raw_writel(__raw_readl(tzic_base + TZIC_ENSET0(idx)),
  75. tzic_base + TZIC_WAKEUP0(idx));
  76. }
  77. #else
  78. #define tzic_irq_suspend NULL
  79. #define tzic_irq_resume NULL
  80. #endif
  81. static struct mxc_extra_irq tzic_extra_irq = {
  82. #ifdef CONFIG_FIQ
  83. .set_irq_fiq = tzic_set_irq_fiq,
  84. #endif
  85. };
  86. static __init void tzic_init_gc(unsigned int irq_start)
  87. {
  88. struct irq_chip_generic *gc;
  89. struct irq_chip_type *ct;
  90. int idx = irq_start >> 5;
  91. gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
  92. handle_level_irq);
  93. gc->private = &tzic_extra_irq;
  94. gc->wake_enabled = IRQ_MSK(32);
  95. ct = gc->chip_types;
  96. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  97. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  98. ct->chip.irq_set_wake = irq_gc_set_wake;
  99. ct->chip.irq_suspend = tzic_irq_suspend;
  100. ct->chip.irq_resume = tzic_irq_resume;
  101. ct->regs.disable = TZIC_ENCLEAR0(idx);
  102. ct->regs.enable = TZIC_ENSET0(idx);
  103. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  104. }
  105. asmlinkage void __exception_irq_entry tzic_handle_irq(struct pt_regs *regs)
  106. {
  107. u32 stat;
  108. int i, irqofs, handled;
  109. do {
  110. handled = 0;
  111. for (i = 0; i < 4; i++) {
  112. stat = __raw_readl(tzic_base + TZIC_HIPND(i)) &
  113. __raw_readl(tzic_base + TZIC_INTSEC0(i));
  114. while (stat) {
  115. handled = 1;
  116. irqofs = fls(stat) - 1;
  117. handle_IRQ(irqofs + i * 32, regs);
  118. stat &= ~(1 << irqofs);
  119. }
  120. }
  121. } while (handled);
  122. }
  123. /*
  124. * This function initializes the TZIC hardware and disables all the
  125. * interrupts. It registers the interrupt enable and disable functions
  126. * to the kernel for each interrupt source.
  127. */
  128. void __init tzic_init_irq(void __iomem *irqbase)
  129. {
  130. int i;
  131. tzic_base = irqbase;
  132. /* put the TZIC into the reset value with
  133. * all interrupts disabled
  134. */
  135. i = __raw_readl(tzic_base + TZIC_INTCNTL);
  136. __raw_writel(0x80010001, tzic_base + TZIC_INTCNTL);
  137. __raw_writel(0x1f, tzic_base + TZIC_PRIOMASK);
  138. __raw_writel(0x02, tzic_base + TZIC_SYNCCTRL);
  139. for (i = 0; i < 4; i++)
  140. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
  141. /* disable all interrupts */
  142. for (i = 0; i < 4; i++)
  143. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
  144. /* all IRQ no FIQ Warning :: No selection */
  145. for (i = 0; i < TZIC_NUM_IRQS; i += 32)
  146. tzic_init_gc(i);
  147. #ifdef CONFIG_FIQ
  148. /* Initialize FIQ */
  149. init_FIQ();
  150. #endif
  151. pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
  152. }
  153. /**
  154. * tzic_enable_wake() - enable wakeup interrupt
  155. *
  156. * @return 0 if successful; non-zero otherwise
  157. */
  158. int tzic_enable_wake(void)
  159. {
  160. unsigned int i;
  161. __raw_writel(1, tzic_base + TZIC_DSMINT);
  162. if (unlikely(__raw_readl(tzic_base + TZIC_DSMINT) == 0))
  163. return -EAGAIN;
  164. for (i = 0; i < 4; i++)
  165. __raw_writel(__raw_readl(tzic_base + TZIC_ENSET0(i)),
  166. tzic_base + TZIC_WAKEUP0(i));
  167. return 0;
  168. }