cache-l2x0.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
  3. *
  4. * Copyright (C) 2007 ARM Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/err.h>
  20. #include <linux/init.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <asm/cacheflush.h>
  26. #include <asm/hardware/cache-l2x0.h>
  27. #define CACHE_LINE_SIZE 32
  28. static void __iomem *l2x0_base;
  29. static DEFINE_RAW_SPINLOCK(l2x0_lock);
  30. static u32 l2x0_way_mask; /* Bitmask of active ways */
  31. static u32 l2x0_size;
  32. struct l2x0_regs l2x0_saved_regs;
  33. struct l2x0_of_data {
  34. void (*setup)(const struct device_node *, u32 *, u32 *);
  35. void (*save)(void);
  36. void (*resume)(void);
  37. };
  38. static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
  39. {
  40. /* wait for cache operation by line or way to complete */
  41. while (readl_relaxed(reg) & mask)
  42. cpu_relax();
  43. }
  44. #ifdef CONFIG_CACHE_PL310
  45. static inline void cache_wait(void __iomem *reg, unsigned long mask)
  46. {
  47. /* cache operations by line are atomic on PL310 */
  48. }
  49. #else
  50. #define cache_wait cache_wait_way
  51. #endif
  52. static inline void cache_sync(void)
  53. {
  54. void __iomem *base = l2x0_base;
  55. #ifdef CONFIG_PL310_ERRATA_753970
  56. /* write to an unmmapped register */
  57. writel_relaxed(0, base + L2X0_DUMMY_REG);
  58. #else
  59. writel_relaxed(0, base + L2X0_CACHE_SYNC);
  60. #endif
  61. cache_wait(base + L2X0_CACHE_SYNC, 1);
  62. }
  63. static inline void l2x0_clean_line(unsigned long addr)
  64. {
  65. void __iomem *base = l2x0_base;
  66. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  67. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  68. }
  69. static inline void l2x0_inv_line(unsigned long addr)
  70. {
  71. void __iomem *base = l2x0_base;
  72. cache_wait(base + L2X0_INV_LINE_PA, 1);
  73. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  74. }
  75. #if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
  76. #define debug_writel(val) outer_cache.set_debug(val)
  77. static void l2x0_set_debug(unsigned long val)
  78. {
  79. writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
  80. }
  81. #else
  82. /* Optimised out for non-errata case */
  83. static inline void debug_writel(unsigned long val)
  84. {
  85. }
  86. #define l2x0_set_debug NULL
  87. #endif
  88. #ifdef CONFIG_PL310_ERRATA_588369
  89. static inline void l2x0_flush_line(unsigned long addr)
  90. {
  91. void __iomem *base = l2x0_base;
  92. /* Clean by PA followed by Invalidate by PA */
  93. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  94. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  95. cache_wait(base + L2X0_INV_LINE_PA, 1);
  96. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  97. }
  98. #else
  99. static inline void l2x0_flush_line(unsigned long addr)
  100. {
  101. void __iomem *base = l2x0_base;
  102. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  103. writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
  104. }
  105. #endif
  106. static void l2x0_cache_sync(void)
  107. {
  108. unsigned long flags;
  109. raw_spin_lock_irqsave(&l2x0_lock, flags);
  110. cache_sync();
  111. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  112. }
  113. static void __l2x0_flush_all(void)
  114. {
  115. debug_writel(0x03);
  116. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
  117. cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
  118. cache_sync();
  119. debug_writel(0x00);
  120. }
  121. static void l2x0_flush_all(void)
  122. {
  123. unsigned long flags;
  124. /* clean all ways */
  125. raw_spin_lock_irqsave(&l2x0_lock, flags);
  126. __l2x0_flush_all();
  127. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  128. }
  129. static void l2x0_clean_all(void)
  130. {
  131. unsigned long flags;
  132. /* clean all ways */
  133. raw_spin_lock_irqsave(&l2x0_lock, flags);
  134. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
  135. cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
  136. cache_sync();
  137. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  138. }
  139. static void l2x0_inv_all(void)
  140. {
  141. unsigned long flags;
  142. /* invalidate all ways */
  143. raw_spin_lock_irqsave(&l2x0_lock, flags);
  144. /* Invalidating when L2 is enabled is a nono */
  145. BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
  146. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
  147. cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
  148. cache_sync();
  149. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  150. }
  151. static void l2x0_inv_range(unsigned long start, unsigned long end)
  152. {
  153. void __iomem *base = l2x0_base;
  154. unsigned long flags;
  155. raw_spin_lock_irqsave(&l2x0_lock, flags);
  156. if (start & (CACHE_LINE_SIZE - 1)) {
  157. start &= ~(CACHE_LINE_SIZE - 1);
  158. debug_writel(0x03);
  159. l2x0_flush_line(start);
  160. debug_writel(0x00);
  161. start += CACHE_LINE_SIZE;
  162. }
  163. if (end & (CACHE_LINE_SIZE - 1)) {
  164. end &= ~(CACHE_LINE_SIZE - 1);
  165. debug_writel(0x03);
  166. l2x0_flush_line(end);
  167. debug_writel(0x00);
  168. }
  169. while (start < end) {
  170. unsigned long blk_end = start + min(end - start, 4096UL);
  171. while (start < blk_end) {
  172. l2x0_inv_line(start);
  173. start += CACHE_LINE_SIZE;
  174. }
  175. if (blk_end < end) {
  176. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  177. raw_spin_lock_irqsave(&l2x0_lock, flags);
  178. }
  179. }
  180. cache_wait(base + L2X0_INV_LINE_PA, 1);
  181. cache_sync();
  182. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  183. }
  184. static void l2x0_clean_range(unsigned long start, unsigned long end)
  185. {
  186. void __iomem *base = l2x0_base;
  187. unsigned long flags;
  188. if ((end - start) >= l2x0_size) {
  189. l2x0_clean_all();
  190. return;
  191. }
  192. raw_spin_lock_irqsave(&l2x0_lock, flags);
  193. start &= ~(CACHE_LINE_SIZE - 1);
  194. while (start < end) {
  195. unsigned long blk_end = start + min(end - start, 4096UL);
  196. while (start < blk_end) {
  197. l2x0_clean_line(start);
  198. start += CACHE_LINE_SIZE;
  199. }
  200. if (blk_end < end) {
  201. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  202. raw_spin_lock_irqsave(&l2x0_lock, flags);
  203. }
  204. }
  205. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  206. cache_sync();
  207. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  208. }
  209. static void l2x0_flush_range(unsigned long start, unsigned long end)
  210. {
  211. void __iomem *base = l2x0_base;
  212. unsigned long flags;
  213. if ((end - start) >= l2x0_size) {
  214. l2x0_flush_all();
  215. return;
  216. }
  217. raw_spin_lock_irqsave(&l2x0_lock, flags);
  218. start &= ~(CACHE_LINE_SIZE - 1);
  219. while (start < end) {
  220. unsigned long blk_end = start + min(end - start, 4096UL);
  221. debug_writel(0x03);
  222. while (start < blk_end) {
  223. l2x0_flush_line(start);
  224. start += CACHE_LINE_SIZE;
  225. }
  226. debug_writel(0x00);
  227. if (blk_end < end) {
  228. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  229. raw_spin_lock_irqsave(&l2x0_lock, flags);
  230. }
  231. }
  232. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  233. cache_sync();
  234. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  235. }
  236. static void l2x0_disable(void)
  237. {
  238. unsigned long flags;
  239. raw_spin_lock_irqsave(&l2x0_lock, flags);
  240. __l2x0_flush_all();
  241. writel_relaxed(0, l2x0_base + L2X0_CTRL);
  242. dsb();
  243. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  244. }
  245. static void l2x0_unlock(u32 cache_id)
  246. {
  247. int lockregs;
  248. int i;
  249. if (cache_id == L2X0_CACHE_ID_PART_L310)
  250. lockregs = 8;
  251. else
  252. /* L210 and unknown types */
  253. lockregs = 1;
  254. for (i = 0; i < lockregs; i++) {
  255. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  256. i * L2X0_LOCKDOWN_STRIDE);
  257. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  258. i * L2X0_LOCKDOWN_STRIDE);
  259. }
  260. }
  261. void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
  262. {
  263. u32 aux;
  264. u32 cache_id;
  265. u32 way_size = 0;
  266. int ways;
  267. const char *type;
  268. l2x0_base = base;
  269. cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
  270. aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
  271. aux &= aux_mask;
  272. aux |= aux_val;
  273. /* Determine the number of ways */
  274. switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
  275. case L2X0_CACHE_ID_PART_L310:
  276. if (aux & (1 << 16))
  277. ways = 16;
  278. else
  279. ways = 8;
  280. type = "L310";
  281. break;
  282. case L2X0_CACHE_ID_PART_L210:
  283. ways = (aux >> 13) & 0xf;
  284. type = "L210";
  285. break;
  286. default:
  287. /* Assume unknown chips have 8 ways */
  288. ways = 8;
  289. type = "L2x0 series";
  290. break;
  291. }
  292. l2x0_way_mask = (1 << ways) - 1;
  293. /*
  294. * L2 cache Size = Way size * Number of ways
  295. */
  296. way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
  297. way_size = 1 << (way_size + 3);
  298. l2x0_size = ways * way_size * SZ_1K;
  299. /*
  300. * Check if l2x0 controller is already enabled.
  301. * If you are booting from non-secure mode
  302. * accessing the below registers will fault.
  303. */
  304. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  305. /* Make sure that I&D is not locked down when starting */
  306. l2x0_unlock(cache_id);
  307. /* l2x0 controller is disabled */
  308. writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
  309. l2x0_saved_regs.aux_ctrl = aux;
  310. l2x0_inv_all();
  311. /* enable L2X0 */
  312. writel_relaxed(1, l2x0_base + L2X0_CTRL);
  313. }
  314. outer_cache.inv_range = l2x0_inv_range;
  315. outer_cache.clean_range = l2x0_clean_range;
  316. outer_cache.flush_range = l2x0_flush_range;
  317. outer_cache.sync = l2x0_cache_sync;
  318. outer_cache.flush_all = l2x0_flush_all;
  319. outer_cache.inv_all = l2x0_inv_all;
  320. outer_cache.disable = l2x0_disable;
  321. outer_cache.set_debug = l2x0_set_debug;
  322. printk(KERN_INFO "%s cache controller enabled\n", type);
  323. printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
  324. ways, cache_id, aux, l2x0_size);
  325. }
  326. #ifdef CONFIG_OF
  327. static void __init l2x0_of_setup(const struct device_node *np,
  328. u32 *aux_val, u32 *aux_mask)
  329. {
  330. u32 data[2] = { 0, 0 };
  331. u32 tag = 0;
  332. u32 dirty = 0;
  333. u32 val = 0, mask = 0;
  334. of_property_read_u32(np, "arm,tag-latency", &tag);
  335. if (tag) {
  336. mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
  337. val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
  338. }
  339. of_property_read_u32_array(np, "arm,data-latency",
  340. data, ARRAY_SIZE(data));
  341. if (data[0] && data[1]) {
  342. mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
  343. L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
  344. val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
  345. ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
  346. }
  347. of_property_read_u32(np, "arm,dirty-latency", &dirty);
  348. if (dirty) {
  349. mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
  350. val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
  351. }
  352. *aux_val &= ~mask;
  353. *aux_val |= val;
  354. *aux_mask &= ~mask;
  355. }
  356. static void __init pl310_of_setup(const struct device_node *np,
  357. u32 *aux_val, u32 *aux_mask)
  358. {
  359. u32 data[3] = { 0, 0, 0 };
  360. u32 tag[3] = { 0, 0, 0 };
  361. u32 filter[2] = { 0, 0 };
  362. of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
  363. if (tag[0] && tag[1] && tag[2])
  364. writel_relaxed(
  365. ((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  366. ((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  367. ((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  368. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  369. of_property_read_u32_array(np, "arm,data-latency",
  370. data, ARRAY_SIZE(data));
  371. if (data[0] && data[1] && data[2])
  372. writel_relaxed(
  373. ((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  374. ((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  375. ((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  376. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  377. of_property_read_u32_array(np, "arm,filter-ranges",
  378. filter, ARRAY_SIZE(filter));
  379. if (filter[1]) {
  380. writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
  381. l2x0_base + L2X0_ADDR_FILTER_END);
  382. writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
  383. l2x0_base + L2X0_ADDR_FILTER_START);
  384. }
  385. }
  386. static void __init pl310_save(void)
  387. {
  388. u32 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  389. L2X0_CACHE_ID_RTL_MASK;
  390. l2x0_saved_regs.tag_latency = readl_relaxed(l2x0_base +
  391. L2X0_TAG_LATENCY_CTRL);
  392. l2x0_saved_regs.data_latency = readl_relaxed(l2x0_base +
  393. L2X0_DATA_LATENCY_CTRL);
  394. l2x0_saved_regs.filter_end = readl_relaxed(l2x0_base +
  395. L2X0_ADDR_FILTER_END);
  396. l2x0_saved_regs.filter_start = readl_relaxed(l2x0_base +
  397. L2X0_ADDR_FILTER_START);
  398. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  399. /*
  400. * From r2p0, there is Prefetch offset/control register
  401. */
  402. l2x0_saved_regs.prefetch_ctrl = readl_relaxed(l2x0_base +
  403. L2X0_PREFETCH_CTRL);
  404. /*
  405. * From r3p0, there is Power control register
  406. */
  407. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  408. l2x0_saved_regs.pwr_ctrl = readl_relaxed(l2x0_base +
  409. L2X0_POWER_CTRL);
  410. }
  411. }
  412. static void l2x0_resume(void)
  413. {
  414. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  415. /* restore aux ctrl and enable l2 */
  416. l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));
  417. writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
  418. L2X0_AUX_CTRL);
  419. l2x0_inv_all();
  420. writel_relaxed(1, l2x0_base + L2X0_CTRL);
  421. }
  422. }
  423. static void pl310_resume(void)
  424. {
  425. u32 l2x0_revision;
  426. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  427. /* restore pl310 setup */
  428. writel_relaxed(l2x0_saved_regs.tag_latency,
  429. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  430. writel_relaxed(l2x0_saved_regs.data_latency,
  431. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  432. writel_relaxed(l2x0_saved_regs.filter_end,
  433. l2x0_base + L2X0_ADDR_FILTER_END);
  434. writel_relaxed(l2x0_saved_regs.filter_start,
  435. l2x0_base + L2X0_ADDR_FILTER_START);
  436. l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  437. L2X0_CACHE_ID_RTL_MASK;
  438. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  439. writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
  440. l2x0_base + L2X0_PREFETCH_CTRL);
  441. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  442. writel_relaxed(l2x0_saved_regs.pwr_ctrl,
  443. l2x0_base + L2X0_POWER_CTRL);
  444. }
  445. }
  446. l2x0_resume();
  447. }
  448. static const struct l2x0_of_data pl310_data = {
  449. pl310_of_setup,
  450. pl310_save,
  451. pl310_resume,
  452. };
  453. static const struct l2x0_of_data l2x0_data = {
  454. l2x0_of_setup,
  455. NULL,
  456. l2x0_resume,
  457. };
  458. static const struct of_device_id l2x0_ids[] __initconst = {
  459. { .compatible = "arm,pl310-cache", .data = (void *)&pl310_data },
  460. { .compatible = "arm,l220-cache", .data = (void *)&l2x0_data },
  461. { .compatible = "arm,l210-cache", .data = (void *)&l2x0_data },
  462. {}
  463. };
  464. int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
  465. {
  466. struct device_node *np;
  467. struct l2x0_of_data *data;
  468. struct resource res;
  469. np = of_find_matching_node(NULL, l2x0_ids);
  470. if (!np)
  471. return -ENODEV;
  472. if (of_address_to_resource(np, 0, &res))
  473. return -ENODEV;
  474. l2x0_base = ioremap(res.start, resource_size(&res));
  475. if (!l2x0_base)
  476. return -ENOMEM;
  477. l2x0_saved_regs.phy_base = res.start;
  478. data = of_match_node(l2x0_ids, np)->data;
  479. /* L2 configuration can only be changed if the cache is disabled */
  480. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
  481. if (data->setup)
  482. data->setup(np, &aux_val, &aux_mask);
  483. }
  484. if (data->save)
  485. data->save();
  486. l2x0_init(l2x0_base, aux_val, aux_mask);
  487. outer_cache.resume = data->resume;
  488. return 0;
  489. }
  490. #endif