alignment.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990
  1. /*
  2. * linux/arch/arm/mm/alignment.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Modifications for ARM processor (c) 1995-2001 Russell King
  6. * Thumb alignment fault fixups (c) 2004 MontaVista Software, Inc.
  7. * - Adapted from gdb/sim/arm/thumbemu.c -- Thumb instruction emulation.
  8. * Copyright (C) 1996, Cygnus Software Technologies Ltd.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/moduleparam.h>
  15. #include <linux/compiler.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/string.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/uaccess.h>
  24. #include <asm/cp15.h>
  25. #include <asm/system_info.h>
  26. #include <asm/unaligned.h>
  27. #include "fault.h"
  28. /*
  29. * 32-bit misaligned trap handler (c) 1998 San Mehat (CCC) -July 1998
  30. * /proc/sys/debug/alignment, modified and integrated into
  31. * Linux 2.1 by Russell King
  32. *
  33. * Speed optimisations and better fault handling by Russell King.
  34. *
  35. * *** NOTE ***
  36. * This code is not portable to processors with late data abort handling.
  37. */
  38. #define CODING_BITS(i) (i & 0x0e000000)
  39. #define LDST_I_BIT(i) (i & (1 << 26)) /* Immediate constant */
  40. #define LDST_P_BIT(i) (i & (1 << 24)) /* Preindex */
  41. #define LDST_U_BIT(i) (i & (1 << 23)) /* Add offset */
  42. #define LDST_W_BIT(i) (i & (1 << 21)) /* Writeback */
  43. #define LDST_L_BIT(i) (i & (1 << 20)) /* Load */
  44. #define LDST_P_EQ_U(i) ((((i) ^ ((i) >> 1)) & (1 << 23)) == 0)
  45. #define LDSTHD_I_BIT(i) (i & (1 << 22)) /* double/half-word immed */
  46. #define LDM_S_BIT(i) (i & (1 << 22)) /* write CPSR from SPSR */
  47. #define RN_BITS(i) ((i >> 16) & 15) /* Rn */
  48. #define RD_BITS(i) ((i >> 12) & 15) /* Rd */
  49. #define RM_BITS(i) (i & 15) /* Rm */
  50. #define REGMASK_BITS(i) (i & 0xffff)
  51. #define OFFSET_BITS(i) (i & 0x0fff)
  52. #define IS_SHIFT(i) (i & 0x0ff0)
  53. #define SHIFT_BITS(i) ((i >> 7) & 0x1f)
  54. #define SHIFT_TYPE(i) (i & 0x60)
  55. #define SHIFT_LSL 0x00
  56. #define SHIFT_LSR 0x20
  57. #define SHIFT_ASR 0x40
  58. #define SHIFT_RORRRX 0x60
  59. #define BAD_INSTR 0xdeadc0de
  60. /* Thumb-2 32 bit format per ARMv7 DDI0406A A6.3, either f800h,e800h,f800h */
  61. #define IS_T32(hi16) \
  62. (((hi16) & 0xe000) == 0xe000 && ((hi16) & 0x1800))
  63. static unsigned long ai_user;
  64. static unsigned long ai_sys;
  65. static unsigned long ai_skipped;
  66. static unsigned long ai_half;
  67. static unsigned long ai_word;
  68. static unsigned long ai_dword;
  69. static unsigned long ai_multi;
  70. static int ai_usermode;
  71. core_param(alignment, ai_usermode, int, 0600);
  72. #define UM_WARN (1 << 0)
  73. #define UM_FIXUP (1 << 1)
  74. #define UM_SIGNAL (1 << 2)
  75. /* Return true if and only if the ARMv6 unaligned access model is in use. */
  76. static bool cpu_is_v6_unaligned(void)
  77. {
  78. return cpu_architecture() >= CPU_ARCH_ARMv6 && (cr_alignment & CR_U);
  79. }
  80. static int safe_usermode(int new_usermode, bool warn)
  81. {
  82. /*
  83. * ARMv6 and later CPUs can perform unaligned accesses for
  84. * most single load and store instructions up to word size.
  85. * LDM, STM, LDRD and STRD still need to be handled.
  86. *
  87. * Ignoring the alignment fault is not an option on these
  88. * CPUs since we spin re-faulting the instruction without
  89. * making any progress.
  90. */
  91. if (cpu_is_v6_unaligned() && !(new_usermode & (UM_FIXUP | UM_SIGNAL))) {
  92. new_usermode |= UM_FIXUP;
  93. if (warn)
  94. printk(KERN_WARNING "alignment: ignoring faults is unsafe on this CPU. Defaulting to fixup mode.\n");
  95. }
  96. return new_usermode;
  97. }
  98. #ifdef CONFIG_PROC_FS
  99. static const char *usermode_action[] = {
  100. "ignored",
  101. "warn",
  102. "fixup",
  103. "fixup+warn",
  104. "signal",
  105. "signal+warn"
  106. };
  107. static int alignment_proc_show(struct seq_file *m, void *v)
  108. {
  109. seq_printf(m, "User:\t\t%lu\n", ai_user);
  110. seq_printf(m, "System:\t\t%lu\n", ai_sys);
  111. seq_printf(m, "Skipped:\t%lu\n", ai_skipped);
  112. seq_printf(m, "Half:\t\t%lu\n", ai_half);
  113. seq_printf(m, "Word:\t\t%lu\n", ai_word);
  114. if (cpu_architecture() >= CPU_ARCH_ARMv5TE)
  115. seq_printf(m, "DWord:\t\t%lu\n", ai_dword);
  116. seq_printf(m, "Multi:\t\t%lu\n", ai_multi);
  117. seq_printf(m, "User faults:\t%i (%s)\n", ai_usermode,
  118. usermode_action[ai_usermode]);
  119. return 0;
  120. }
  121. static int alignment_proc_open(struct inode *inode, struct file *file)
  122. {
  123. return single_open(file, alignment_proc_show, NULL);
  124. }
  125. static ssize_t alignment_proc_write(struct file *file, const char __user *buffer,
  126. size_t count, loff_t *pos)
  127. {
  128. char mode;
  129. if (count > 0) {
  130. if (get_user(mode, buffer))
  131. return -EFAULT;
  132. if (mode >= '0' && mode <= '5')
  133. ai_usermode = safe_usermode(mode - '0', true);
  134. }
  135. return count;
  136. }
  137. static const struct file_operations alignment_proc_fops = {
  138. .open = alignment_proc_open,
  139. .read = seq_read,
  140. .llseek = seq_lseek,
  141. .release = single_release,
  142. .write = alignment_proc_write,
  143. };
  144. #endif /* CONFIG_PROC_FS */
  145. union offset_union {
  146. unsigned long un;
  147. signed long sn;
  148. };
  149. #define TYPE_ERROR 0
  150. #define TYPE_FAULT 1
  151. #define TYPE_LDST 2
  152. #define TYPE_DONE 3
  153. #ifdef __ARMEB__
  154. #define BE 1
  155. #define FIRST_BYTE_16 "mov %1, %1, ror #8\n"
  156. #define FIRST_BYTE_32 "mov %1, %1, ror #24\n"
  157. #define NEXT_BYTE "ror #24"
  158. #else
  159. #define BE 0
  160. #define FIRST_BYTE_16
  161. #define FIRST_BYTE_32
  162. #define NEXT_BYTE "lsr #8"
  163. #endif
  164. #define __get8_unaligned_check(ins,val,addr,err) \
  165. __asm__( \
  166. ARM( "1: "ins" %1, [%2], #1\n" ) \
  167. THUMB( "1: "ins" %1, [%2]\n" ) \
  168. THUMB( " add %2, %2, #1\n" ) \
  169. "2:\n" \
  170. " .pushsection .fixup,\"ax\"\n" \
  171. " .align 2\n" \
  172. "3: mov %0, #1\n" \
  173. " b 2b\n" \
  174. " .popsection\n" \
  175. " .pushsection __ex_table,\"a\"\n" \
  176. " .align 3\n" \
  177. " .long 1b, 3b\n" \
  178. " .popsection\n" \
  179. : "=r" (err), "=&r" (val), "=r" (addr) \
  180. : "0" (err), "2" (addr))
  181. #define __get16_unaligned_check(ins,val,addr) \
  182. do { \
  183. unsigned int err = 0, v, a = addr; \
  184. __get8_unaligned_check(ins,v,a,err); \
  185. val = v << ((BE) ? 8 : 0); \
  186. __get8_unaligned_check(ins,v,a,err); \
  187. val |= v << ((BE) ? 0 : 8); \
  188. if (err) \
  189. goto fault; \
  190. } while (0)
  191. #define get16_unaligned_check(val,addr) \
  192. __get16_unaligned_check("ldrb",val,addr)
  193. #define get16t_unaligned_check(val,addr) \
  194. __get16_unaligned_check("ldrbt",val,addr)
  195. #define __get32_unaligned_check(ins,val,addr) \
  196. do { \
  197. unsigned int err = 0, v, a = addr; \
  198. __get8_unaligned_check(ins,v,a,err); \
  199. val = v << ((BE) ? 24 : 0); \
  200. __get8_unaligned_check(ins,v,a,err); \
  201. val |= v << ((BE) ? 16 : 8); \
  202. __get8_unaligned_check(ins,v,a,err); \
  203. val |= v << ((BE) ? 8 : 16); \
  204. __get8_unaligned_check(ins,v,a,err); \
  205. val |= v << ((BE) ? 0 : 24); \
  206. if (err) \
  207. goto fault; \
  208. } while (0)
  209. #define get32_unaligned_check(val,addr) \
  210. __get32_unaligned_check("ldrb",val,addr)
  211. #define get32t_unaligned_check(val,addr) \
  212. __get32_unaligned_check("ldrbt",val,addr)
  213. #define __put16_unaligned_check(ins,val,addr) \
  214. do { \
  215. unsigned int err = 0, v = val, a = addr; \
  216. __asm__( FIRST_BYTE_16 \
  217. ARM( "1: "ins" %1, [%2], #1\n" ) \
  218. THUMB( "1: "ins" %1, [%2]\n" ) \
  219. THUMB( " add %2, %2, #1\n" ) \
  220. " mov %1, %1, "NEXT_BYTE"\n" \
  221. "2: "ins" %1, [%2]\n" \
  222. "3:\n" \
  223. " .pushsection .fixup,\"ax\"\n" \
  224. " .align 2\n" \
  225. "4: mov %0, #1\n" \
  226. " b 3b\n" \
  227. " .popsection\n" \
  228. " .pushsection __ex_table,\"a\"\n" \
  229. " .align 3\n" \
  230. " .long 1b, 4b\n" \
  231. " .long 2b, 4b\n" \
  232. " .popsection\n" \
  233. : "=r" (err), "=&r" (v), "=&r" (a) \
  234. : "0" (err), "1" (v), "2" (a)); \
  235. if (err) \
  236. goto fault; \
  237. } while (0)
  238. #define put16_unaligned_check(val,addr) \
  239. __put16_unaligned_check("strb",val,addr)
  240. #define put16t_unaligned_check(val,addr) \
  241. __put16_unaligned_check("strbt",val,addr)
  242. #define __put32_unaligned_check(ins,val,addr) \
  243. do { \
  244. unsigned int err = 0, v = val, a = addr; \
  245. __asm__( FIRST_BYTE_32 \
  246. ARM( "1: "ins" %1, [%2], #1\n" ) \
  247. THUMB( "1: "ins" %1, [%2]\n" ) \
  248. THUMB( " add %2, %2, #1\n" ) \
  249. " mov %1, %1, "NEXT_BYTE"\n" \
  250. ARM( "2: "ins" %1, [%2], #1\n" ) \
  251. THUMB( "2: "ins" %1, [%2]\n" ) \
  252. THUMB( " add %2, %2, #1\n" ) \
  253. " mov %1, %1, "NEXT_BYTE"\n" \
  254. ARM( "3: "ins" %1, [%2], #1\n" ) \
  255. THUMB( "3: "ins" %1, [%2]\n" ) \
  256. THUMB( " add %2, %2, #1\n" ) \
  257. " mov %1, %1, "NEXT_BYTE"\n" \
  258. "4: "ins" %1, [%2]\n" \
  259. "5:\n" \
  260. " .pushsection .fixup,\"ax\"\n" \
  261. " .align 2\n" \
  262. "6: mov %0, #1\n" \
  263. " b 5b\n" \
  264. " .popsection\n" \
  265. " .pushsection __ex_table,\"a\"\n" \
  266. " .align 3\n" \
  267. " .long 1b, 6b\n" \
  268. " .long 2b, 6b\n" \
  269. " .long 3b, 6b\n" \
  270. " .long 4b, 6b\n" \
  271. " .popsection\n" \
  272. : "=r" (err), "=&r" (v), "=&r" (a) \
  273. : "0" (err), "1" (v), "2" (a)); \
  274. if (err) \
  275. goto fault; \
  276. } while (0)
  277. #define put32_unaligned_check(val,addr) \
  278. __put32_unaligned_check("strb", val, addr)
  279. #define put32t_unaligned_check(val,addr) \
  280. __put32_unaligned_check("strbt", val, addr)
  281. static void
  282. do_alignment_finish_ldst(unsigned long addr, unsigned long instr, struct pt_regs *regs, union offset_union offset)
  283. {
  284. if (!LDST_U_BIT(instr))
  285. offset.un = -offset.un;
  286. if (!LDST_P_BIT(instr))
  287. addr += offset.un;
  288. if (!LDST_P_BIT(instr) || LDST_W_BIT(instr))
  289. regs->uregs[RN_BITS(instr)] = addr;
  290. }
  291. static int
  292. do_alignment_ldrhstrh(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  293. {
  294. unsigned int rd = RD_BITS(instr);
  295. ai_half += 1;
  296. if (user_mode(regs))
  297. goto user;
  298. if (LDST_L_BIT(instr)) {
  299. unsigned long val;
  300. get16_unaligned_check(val, addr);
  301. /* signed half-word? */
  302. if (instr & 0x40)
  303. val = (signed long)((signed short) val);
  304. regs->uregs[rd] = val;
  305. } else
  306. put16_unaligned_check(regs->uregs[rd], addr);
  307. return TYPE_LDST;
  308. user:
  309. if (LDST_L_BIT(instr)) {
  310. unsigned long val;
  311. get16t_unaligned_check(val, addr);
  312. /* signed half-word? */
  313. if (instr & 0x40)
  314. val = (signed long)((signed short) val);
  315. regs->uregs[rd] = val;
  316. } else
  317. put16t_unaligned_check(regs->uregs[rd], addr);
  318. return TYPE_LDST;
  319. fault:
  320. return TYPE_FAULT;
  321. }
  322. static int
  323. do_alignment_ldrdstrd(unsigned long addr, unsigned long instr,
  324. struct pt_regs *regs)
  325. {
  326. unsigned int rd = RD_BITS(instr);
  327. unsigned int rd2;
  328. int load;
  329. if ((instr & 0xfe000000) == 0xe8000000) {
  330. /* ARMv7 Thumb-2 32-bit LDRD/STRD */
  331. rd2 = (instr >> 8) & 0xf;
  332. load = !!(LDST_L_BIT(instr));
  333. } else if (((rd & 1) == 1) || (rd == 14))
  334. goto bad;
  335. else {
  336. load = ((instr & 0xf0) == 0xd0);
  337. rd2 = rd + 1;
  338. }
  339. ai_dword += 1;
  340. if (user_mode(regs))
  341. goto user;
  342. if (load) {
  343. unsigned long val;
  344. get32_unaligned_check(val, addr);
  345. regs->uregs[rd] = val;
  346. get32_unaligned_check(val, addr + 4);
  347. regs->uregs[rd2] = val;
  348. } else {
  349. put32_unaligned_check(regs->uregs[rd], addr);
  350. put32_unaligned_check(regs->uregs[rd2], addr + 4);
  351. }
  352. return TYPE_LDST;
  353. user:
  354. if (load) {
  355. unsigned long val;
  356. get32t_unaligned_check(val, addr);
  357. regs->uregs[rd] = val;
  358. get32t_unaligned_check(val, addr + 4);
  359. regs->uregs[rd2] = val;
  360. } else {
  361. put32t_unaligned_check(regs->uregs[rd], addr);
  362. put32t_unaligned_check(regs->uregs[rd2], addr + 4);
  363. }
  364. return TYPE_LDST;
  365. bad:
  366. return TYPE_ERROR;
  367. fault:
  368. return TYPE_FAULT;
  369. }
  370. static int
  371. do_alignment_ldrstr(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  372. {
  373. unsigned int rd = RD_BITS(instr);
  374. ai_word += 1;
  375. if ((!LDST_P_BIT(instr) && LDST_W_BIT(instr)) || user_mode(regs))
  376. goto trans;
  377. if (LDST_L_BIT(instr)) {
  378. unsigned int val;
  379. get32_unaligned_check(val, addr);
  380. regs->uregs[rd] = val;
  381. } else
  382. put32_unaligned_check(regs->uregs[rd], addr);
  383. return TYPE_LDST;
  384. trans:
  385. if (LDST_L_BIT(instr)) {
  386. unsigned int val;
  387. get32t_unaligned_check(val, addr);
  388. regs->uregs[rd] = val;
  389. } else
  390. put32t_unaligned_check(regs->uregs[rd], addr);
  391. return TYPE_LDST;
  392. fault:
  393. return TYPE_FAULT;
  394. }
  395. /*
  396. * LDM/STM alignment handler.
  397. *
  398. * There are 4 variants of this instruction:
  399. *
  400. * B = rn pointer before instruction, A = rn pointer after instruction
  401. * ------ increasing address ----->
  402. * | | r0 | r1 | ... | rx | |
  403. * PU = 01 B A
  404. * PU = 11 B A
  405. * PU = 00 A B
  406. * PU = 10 A B
  407. */
  408. static int
  409. do_alignment_ldmstm(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  410. {
  411. unsigned int rd, rn, correction, nr_regs, regbits;
  412. unsigned long eaddr, newaddr;
  413. if (LDM_S_BIT(instr))
  414. goto bad;
  415. correction = 4; /* processor implementation defined */
  416. regs->ARM_pc += correction;
  417. ai_multi += 1;
  418. /* count the number of registers in the mask to be transferred */
  419. nr_regs = hweight16(REGMASK_BITS(instr)) * 4;
  420. rn = RN_BITS(instr);
  421. newaddr = eaddr = regs->uregs[rn];
  422. if (!LDST_U_BIT(instr))
  423. nr_regs = -nr_regs;
  424. newaddr += nr_regs;
  425. if (!LDST_U_BIT(instr))
  426. eaddr = newaddr;
  427. if (LDST_P_EQ_U(instr)) /* U = P */
  428. eaddr += 4;
  429. /*
  430. * For alignment faults on the ARM922T/ARM920T the MMU makes
  431. * the FSR (and hence addr) equal to the updated base address
  432. * of the multiple access rather than the restored value.
  433. * Switch this message off if we've got a ARM92[02], otherwise
  434. * [ls]dm alignment faults are noisy!
  435. */
  436. #if !(defined CONFIG_CPU_ARM922T) && !(defined CONFIG_CPU_ARM920T)
  437. /*
  438. * This is a "hint" - we already have eaddr worked out by the
  439. * processor for us.
  440. */
  441. if (addr != eaddr) {
  442. printk(KERN_ERR "LDMSTM: PC = %08lx, instr = %08lx, "
  443. "addr = %08lx, eaddr = %08lx\n",
  444. instruction_pointer(regs), instr, addr, eaddr);
  445. show_regs(regs);
  446. }
  447. #endif
  448. if (user_mode(regs)) {
  449. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  450. regbits >>= 1, rd += 1)
  451. if (regbits & 1) {
  452. if (LDST_L_BIT(instr)) {
  453. unsigned int val;
  454. get32t_unaligned_check(val, eaddr);
  455. regs->uregs[rd] = val;
  456. } else
  457. put32t_unaligned_check(regs->uregs[rd], eaddr);
  458. eaddr += 4;
  459. }
  460. } else {
  461. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  462. regbits >>= 1, rd += 1)
  463. if (regbits & 1) {
  464. if (LDST_L_BIT(instr)) {
  465. unsigned int val;
  466. get32_unaligned_check(val, eaddr);
  467. regs->uregs[rd] = val;
  468. } else
  469. put32_unaligned_check(regs->uregs[rd], eaddr);
  470. eaddr += 4;
  471. }
  472. }
  473. if (LDST_W_BIT(instr))
  474. regs->uregs[rn] = newaddr;
  475. if (!LDST_L_BIT(instr) || !(REGMASK_BITS(instr) & (1 << 15)))
  476. regs->ARM_pc -= correction;
  477. return TYPE_DONE;
  478. fault:
  479. regs->ARM_pc -= correction;
  480. return TYPE_FAULT;
  481. bad:
  482. printk(KERN_ERR "Alignment trap: not handling ldm with s-bit set\n");
  483. return TYPE_ERROR;
  484. }
  485. /*
  486. * Convert Thumb ld/st instruction forms to equivalent ARM instructions so
  487. * we can reuse ARM userland alignment fault fixups for Thumb.
  488. *
  489. * This implementation was initially based on the algorithm found in
  490. * gdb/sim/arm/thumbemu.c. It is basically just a code reduction of same
  491. * to convert only Thumb ld/st instruction forms to equivalent ARM forms.
  492. *
  493. * NOTES:
  494. * 1. Comments below refer to ARM ARM DDI0100E Thumb Instruction sections.
  495. * 2. If for some reason we're passed an non-ld/st Thumb instruction to
  496. * decode, we return 0xdeadc0de. This should never happen under normal
  497. * circumstances but if it does, we've got other problems to deal with
  498. * elsewhere and we obviously can't fix those problems here.
  499. */
  500. static unsigned long
  501. thumb2arm(u16 tinstr)
  502. {
  503. u32 L = (tinstr & (1<<11)) >> 11;
  504. switch ((tinstr & 0xf800) >> 11) {
  505. /* 6.5.1 Format 1: */
  506. case 0x6000 >> 11: /* 7.1.52 STR(1) */
  507. case 0x6800 >> 11: /* 7.1.26 LDR(1) */
  508. case 0x7000 >> 11: /* 7.1.55 STRB(1) */
  509. case 0x7800 >> 11: /* 7.1.30 LDRB(1) */
  510. return 0xe5800000 |
  511. ((tinstr & (1<<12)) << (22-12)) | /* fixup */
  512. (L<<20) | /* L==1? */
  513. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  514. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  515. ((tinstr & (31<<6)) >> /* immed_5 */
  516. (6 - ((tinstr & (1<<12)) ? 0 : 2)));
  517. case 0x8000 >> 11: /* 7.1.57 STRH(1) */
  518. case 0x8800 >> 11: /* 7.1.32 LDRH(1) */
  519. return 0xe1c000b0 |
  520. (L<<20) | /* L==1? */
  521. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  522. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  523. ((tinstr & (7<<6)) >> (6-1)) | /* immed_5[2:0] */
  524. ((tinstr & (3<<9)) >> (9-8)); /* immed_5[4:3] */
  525. /* 6.5.1 Format 2: */
  526. case 0x5000 >> 11:
  527. case 0x5800 >> 11:
  528. {
  529. static const u32 subset[8] = {
  530. 0xe7800000, /* 7.1.53 STR(2) */
  531. 0xe18000b0, /* 7.1.58 STRH(2) */
  532. 0xe7c00000, /* 7.1.56 STRB(2) */
  533. 0xe19000d0, /* 7.1.34 LDRSB */
  534. 0xe7900000, /* 7.1.27 LDR(2) */
  535. 0xe19000b0, /* 7.1.33 LDRH(2) */
  536. 0xe7d00000, /* 7.1.31 LDRB(2) */
  537. 0xe19000f0 /* 7.1.35 LDRSH */
  538. };
  539. return subset[(tinstr & (7<<9)) >> 9] |
  540. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  541. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  542. ((tinstr & (7<<6)) >> (6-0)); /* Rm */
  543. }
  544. /* 6.5.1 Format 3: */
  545. case 0x4800 >> 11: /* 7.1.28 LDR(3) */
  546. /* NOTE: This case is not technically possible. We're
  547. * loading 32-bit memory data via PC relative
  548. * addressing mode. So we can and should eliminate
  549. * this case. But I'll leave it here for now.
  550. */
  551. return 0xe59f0000 |
  552. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  553. ((tinstr & 255) << (2-0)); /* immed_8 */
  554. /* 6.5.1 Format 4: */
  555. case 0x9000 >> 11: /* 7.1.54 STR(3) */
  556. case 0x9800 >> 11: /* 7.1.29 LDR(4) */
  557. return 0xe58d0000 |
  558. (L<<20) | /* L==1? */
  559. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  560. ((tinstr & 255) << 2); /* immed_8 */
  561. /* 6.6.1 Format 1: */
  562. case 0xc000 >> 11: /* 7.1.51 STMIA */
  563. case 0xc800 >> 11: /* 7.1.25 LDMIA */
  564. {
  565. u32 Rn = (tinstr & (7<<8)) >> 8;
  566. u32 W = ((L<<Rn) & (tinstr&255)) ? 0 : 1<<21;
  567. return 0xe8800000 | W | (L<<20) | (Rn<<16) |
  568. (tinstr&255);
  569. }
  570. /* 6.6.1 Format 2: */
  571. case 0xb000 >> 11: /* 7.1.48 PUSH */
  572. case 0xb800 >> 11: /* 7.1.47 POP */
  573. if ((tinstr & (3 << 9)) == 0x0400) {
  574. static const u32 subset[4] = {
  575. 0xe92d0000, /* STMDB sp!,{registers} */
  576. 0xe92d4000, /* STMDB sp!,{registers,lr} */
  577. 0xe8bd0000, /* LDMIA sp!,{registers} */
  578. 0xe8bd8000 /* LDMIA sp!,{registers,pc} */
  579. };
  580. return subset[(L<<1) | ((tinstr & (1<<8)) >> 8)] |
  581. (tinstr & 255); /* register_list */
  582. }
  583. /* Else fall through for illegal instruction case */
  584. default:
  585. return BAD_INSTR;
  586. }
  587. }
  588. /*
  589. * Convert Thumb-2 32 bit LDM, STM, LDRD, STRD to equivalent instruction
  590. * handlable by ARM alignment handler, also find the corresponding handler,
  591. * so that we can reuse ARM userland alignment fault fixups for Thumb.
  592. *
  593. * @pinstr: original Thumb-2 instruction; returns new handlable instruction
  594. * @regs: register context.
  595. * @poffset: return offset from faulted addr for later writeback
  596. *
  597. * NOTES:
  598. * 1. Comments below refer to ARMv7 DDI0406A Thumb Instruction sections.
  599. * 2. Register name Rt from ARMv7 is same as Rd from ARMv6 (Rd is Rt)
  600. */
  601. static void *
  602. do_alignment_t32_to_handler(unsigned long *pinstr, struct pt_regs *regs,
  603. union offset_union *poffset)
  604. {
  605. unsigned long instr = *pinstr;
  606. u16 tinst1 = (instr >> 16) & 0xffff;
  607. u16 tinst2 = instr & 0xffff;
  608. poffset->un = 0;
  609. switch (tinst1 & 0xffe0) {
  610. /* A6.3.5 Load/Store multiple */
  611. case 0xe880: /* STM/STMIA/STMEA,LDM/LDMIA, PUSH/POP T2 */
  612. case 0xe8a0: /* ...above writeback version */
  613. case 0xe900: /* STMDB/STMFD, LDMDB/LDMEA */
  614. case 0xe920: /* ...above writeback version */
  615. /* no need offset decision since handler calculates it */
  616. return do_alignment_ldmstm;
  617. case 0xf840: /* POP/PUSH T3 (single register) */
  618. if (RN_BITS(instr) == 13 && (tinst2 & 0x09ff) == 0x0904) {
  619. u32 L = !!(LDST_L_BIT(instr));
  620. const u32 subset[2] = {
  621. 0xe92d0000, /* STMDB sp!,{registers} */
  622. 0xe8bd0000, /* LDMIA sp!,{registers} */
  623. };
  624. *pinstr = subset[L] | (1<<RD_BITS(instr));
  625. return do_alignment_ldmstm;
  626. }
  627. /* Else fall through for illegal instruction case */
  628. break;
  629. /* A6.3.6 Load/store double, STRD/LDRD(immed, lit, reg) */
  630. case 0xe860:
  631. case 0xe960:
  632. case 0xe8e0:
  633. case 0xe9e0:
  634. poffset->un = (tinst2 & 0xff) << 2;
  635. case 0xe940:
  636. case 0xe9c0:
  637. return do_alignment_ldrdstrd;
  638. /*
  639. * No need to handle load/store instructions up to word size
  640. * since ARMv6 and later CPUs can perform unaligned accesses.
  641. */
  642. default:
  643. break;
  644. }
  645. return NULL;
  646. }
  647. static int
  648. do_alignment(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  649. {
  650. union offset_union offset;
  651. unsigned long instr = 0, instrptr;
  652. int (*handler)(unsigned long addr, unsigned long instr, struct pt_regs *regs);
  653. unsigned int type;
  654. mm_segment_t fs;
  655. unsigned int fault;
  656. u16 tinstr = 0;
  657. int isize = 4;
  658. int thumb2_32b = 0;
  659. if (interrupts_enabled(regs))
  660. local_irq_enable();
  661. instrptr = instruction_pointer(regs);
  662. fs = get_fs();
  663. set_fs(KERNEL_DS);
  664. if (thumb_mode(regs)) {
  665. fault = __get_user(tinstr, (u16 *)(instrptr & ~1));
  666. if (!fault) {
  667. if (cpu_architecture() >= CPU_ARCH_ARMv7 &&
  668. IS_T32(tinstr)) {
  669. /* Thumb-2 32-bit */
  670. u16 tinst2 = 0;
  671. fault = __get_user(tinst2, (u16 *)(instrptr+2));
  672. instr = (tinstr << 16) | tinst2;
  673. thumb2_32b = 1;
  674. } else {
  675. isize = 2;
  676. instr = thumb2arm(tinstr);
  677. }
  678. }
  679. } else
  680. fault = __get_user(instr, (u32 *)instrptr);
  681. set_fs(fs);
  682. if (fault) {
  683. type = TYPE_FAULT;
  684. goto bad_or_fault;
  685. }
  686. if (user_mode(regs))
  687. goto user;
  688. ai_sys += 1;
  689. fixup:
  690. regs->ARM_pc += isize;
  691. switch (CODING_BITS(instr)) {
  692. case 0x00000000: /* 3.13.4 load/store instruction extensions */
  693. if (LDSTHD_I_BIT(instr))
  694. offset.un = (instr & 0xf00) >> 4 | (instr & 15);
  695. else
  696. offset.un = regs->uregs[RM_BITS(instr)];
  697. if ((instr & 0x000000f0) == 0x000000b0 || /* LDRH, STRH */
  698. (instr & 0x001000f0) == 0x001000f0) /* LDRSH */
  699. handler = do_alignment_ldrhstrh;
  700. else if ((instr & 0x001000f0) == 0x000000d0 || /* LDRD */
  701. (instr & 0x001000f0) == 0x000000f0) /* STRD */
  702. handler = do_alignment_ldrdstrd;
  703. else if ((instr & 0x01f00ff0) == 0x01000090) /* SWP */
  704. goto swp;
  705. else
  706. goto bad;
  707. break;
  708. case 0x04000000: /* ldr or str immediate */
  709. offset.un = OFFSET_BITS(instr);
  710. handler = do_alignment_ldrstr;
  711. break;
  712. case 0x06000000: /* ldr or str register */
  713. offset.un = regs->uregs[RM_BITS(instr)];
  714. if (IS_SHIFT(instr)) {
  715. unsigned int shiftval = SHIFT_BITS(instr);
  716. switch(SHIFT_TYPE(instr)) {
  717. case SHIFT_LSL:
  718. offset.un <<= shiftval;
  719. break;
  720. case SHIFT_LSR:
  721. offset.un >>= shiftval;
  722. break;
  723. case SHIFT_ASR:
  724. offset.sn >>= shiftval;
  725. break;
  726. case SHIFT_RORRRX:
  727. if (shiftval == 0) {
  728. offset.un >>= 1;
  729. if (regs->ARM_cpsr & PSR_C_BIT)
  730. offset.un |= 1 << 31;
  731. } else
  732. offset.un = offset.un >> shiftval |
  733. offset.un << (32 - shiftval);
  734. break;
  735. }
  736. }
  737. handler = do_alignment_ldrstr;
  738. break;
  739. case 0x08000000: /* ldm or stm, or thumb-2 32bit instruction */
  740. if (thumb2_32b)
  741. handler = do_alignment_t32_to_handler(&instr, regs, &offset);
  742. else
  743. handler = do_alignment_ldmstm;
  744. break;
  745. default:
  746. goto bad;
  747. }
  748. if (!handler)
  749. goto bad;
  750. type = handler(addr, instr, regs);
  751. if (type == TYPE_ERROR || type == TYPE_FAULT) {
  752. regs->ARM_pc -= isize;
  753. goto bad_or_fault;
  754. }
  755. if (type == TYPE_LDST)
  756. do_alignment_finish_ldst(addr, instr, regs, offset);
  757. return 0;
  758. bad_or_fault:
  759. if (type == TYPE_ERROR)
  760. goto bad;
  761. /*
  762. * We got a fault - fix it up, or die.
  763. */
  764. do_bad_area(addr, fsr, regs);
  765. return 0;
  766. swp:
  767. printk(KERN_ERR "Alignment trap: not handling swp instruction\n");
  768. bad:
  769. /*
  770. * Oops, we didn't handle the instruction.
  771. */
  772. printk(KERN_ERR "Alignment trap: not handling instruction "
  773. "%0*lx at [<%08lx>]\n",
  774. isize << 1,
  775. isize == 2 ? tinstr : instr, instrptr);
  776. ai_skipped += 1;
  777. return 1;
  778. user:
  779. ai_user += 1;
  780. if (ai_usermode & UM_WARN)
  781. printk("Alignment trap: %s (%d) PC=0x%08lx Instr=0x%0*lx "
  782. "Address=0x%08lx FSR 0x%03x\n", current->comm,
  783. task_pid_nr(current), instrptr,
  784. isize << 1,
  785. isize == 2 ? tinstr : instr,
  786. addr, fsr);
  787. if (ai_usermode & UM_FIXUP)
  788. goto fixup;
  789. if (ai_usermode & UM_SIGNAL) {
  790. siginfo_t si;
  791. si.si_signo = SIGBUS;
  792. si.si_errno = 0;
  793. si.si_code = BUS_ADRALN;
  794. si.si_addr = (void __user *)addr;
  795. force_sig_info(si.si_signo, &si, current);
  796. } else {
  797. /*
  798. * We're about to disable the alignment trap and return to
  799. * user space. But if an interrupt occurs before actually
  800. * reaching user space, then the IRQ vector entry code will
  801. * notice that we were still in kernel space and therefore
  802. * the alignment trap won't be re-enabled in that case as it
  803. * is presumed to be always on from kernel space.
  804. * Let's prevent that race by disabling interrupts here (they
  805. * are disabled on the way back to user space anyway in
  806. * entry-common.S) and disable the alignment trap only if
  807. * there is no work pending for this thread.
  808. */
  809. raw_local_irq_disable();
  810. if (!(current_thread_info()->flags & _TIF_WORK_MASK))
  811. set_cr(cr_no_alignment);
  812. }
  813. return 0;
  814. }
  815. /*
  816. * This needs to be done after sysctl_init, otherwise sys/ will be
  817. * overwritten. Actually, this shouldn't be in sys/ at all since
  818. * it isn't a sysctl, and it doesn't contain sysctl information.
  819. * We now locate it in /proc/cpu/alignment instead.
  820. */
  821. static int __init alignment_init(void)
  822. {
  823. #ifdef CONFIG_PROC_FS
  824. struct proc_dir_entry *res;
  825. res = proc_create("cpu/alignment", S_IWUSR | S_IRUGO, NULL,
  826. &alignment_proc_fops);
  827. if (!res)
  828. return -ENOMEM;
  829. #endif
  830. if (cpu_is_v6_unaligned()) {
  831. cr_alignment &= ~CR_A;
  832. cr_no_alignment &= ~CR_A;
  833. set_cr(cr_alignment);
  834. ai_usermode = safe_usermode(ai_usermode, false);
  835. }
  836. hook_fault_code(FAULT_CODE_ALIGNMENT, do_alignment, SIGBUS, BUS_ADRALN,
  837. "alignment exception");
  838. /*
  839. * ARMv6K and ARMv7 use fault status 3 (0b00011) as Access Flag section
  840. * fault, not as alignment error.
  841. *
  842. * TODO: handle ARMv6K properly. Runtime check for 'K' extension is
  843. * needed.
  844. */
  845. if (cpu_architecture() <= CPU_ARCH_ARMv6) {
  846. hook_fault_code(3, do_alignment, SIGBUS, BUS_ADRALN,
  847. "alignment exception");
  848. }
  849. return 0;
  850. }
  851. fs_initcall(alignment_init);