platsmp.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/hardware/gic.h>
  21. #include <asm/smp_plat.h>
  22. #include <asm/smp_scu.h>
  23. #include <mach/hardware.h>
  24. #include <mach/setup.h>
  25. /* This is called from headsmp.S to wakeup the secondary core */
  26. extern void u8500_secondary_startup(void);
  27. /*
  28. * control for which core is the next to come out of the secondary
  29. * boot "holding pen"
  30. */
  31. volatile int pen_release = -1;
  32. /*
  33. * Write pen_release in a way that is guaranteed to be visible to all
  34. * observers, irrespective of whether they're taking part in coherency
  35. * or not. This is necessary for the hotplug code to work reliably.
  36. */
  37. static void write_pen_release(int val)
  38. {
  39. pen_release = val;
  40. smp_wmb();
  41. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  42. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  43. }
  44. static void __iomem *scu_base_addr(void)
  45. {
  46. if (cpu_is_u5500())
  47. return __io_address(U5500_SCU_BASE);
  48. else if (cpu_is_u8500())
  49. return __io_address(U8500_SCU_BASE);
  50. else
  51. ux500_unknown_soc();
  52. return NULL;
  53. }
  54. static DEFINE_SPINLOCK(boot_lock);
  55. void __cpuinit platform_secondary_init(unsigned int cpu)
  56. {
  57. /*
  58. * if any interrupts are already enabled for the primary
  59. * core (e.g. timer irq), then they will not have been enabled
  60. * for us: do so
  61. */
  62. gic_secondary_init(0);
  63. /*
  64. * let the primary processor know we're out of the
  65. * pen, then head off into the C entry point
  66. */
  67. write_pen_release(-1);
  68. /*
  69. * Synchronise with the boot thread.
  70. */
  71. spin_lock(&boot_lock);
  72. spin_unlock(&boot_lock);
  73. }
  74. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  75. {
  76. unsigned long timeout;
  77. /*
  78. * set synchronisation state between this boot processor
  79. * and the secondary one
  80. */
  81. spin_lock(&boot_lock);
  82. /*
  83. * The secondary processor is waiting to be released from
  84. * the holding pen - release it, then wait for it to flag
  85. * that it has been released by resetting pen_release.
  86. */
  87. write_pen_release(cpu_logical_map(cpu));
  88. gic_raise_softirq(cpumask_of(cpu), 1);
  89. timeout = jiffies + (1 * HZ);
  90. while (time_before(jiffies, timeout)) {
  91. if (pen_release == -1)
  92. break;
  93. }
  94. /*
  95. * now the secondary core is starting up let it run its
  96. * calibrations, then wait for it to finish
  97. */
  98. spin_unlock(&boot_lock);
  99. return pen_release != -1 ? -ENOSYS : 0;
  100. }
  101. static void __init wakeup_secondary(void)
  102. {
  103. void __iomem *backupram;
  104. if (cpu_is_u5500())
  105. backupram = __io_address(U5500_BACKUPRAM0_BASE);
  106. else if (cpu_is_u8500())
  107. backupram = __io_address(U8500_BACKUPRAM0_BASE);
  108. else
  109. ux500_unknown_soc();
  110. /*
  111. * write the address of secondary startup into the backup ram register
  112. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  113. * backup ram register at offset 0x1FF0, which is what boot rom code
  114. * is waiting for. This would wake up the secondary core from WFE
  115. */
  116. #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
  117. __raw_writel(virt_to_phys(u8500_secondary_startup),
  118. backupram + UX500_CPU1_JUMPADDR_OFFSET);
  119. #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  120. __raw_writel(0xA1FEED01,
  121. backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
  122. /* make sure write buffer is drained */
  123. mb();
  124. }
  125. /*
  126. * Initialise the CPU possible map early - this describes the CPUs
  127. * which may be present or become present in the system.
  128. */
  129. void __init smp_init_cpus(void)
  130. {
  131. void __iomem *scu_base = scu_base_addr();
  132. unsigned int i, ncores;
  133. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  134. /* sanity check */
  135. if (ncores > nr_cpu_ids) {
  136. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  137. ncores, nr_cpu_ids);
  138. ncores = nr_cpu_ids;
  139. }
  140. for (i = 0; i < ncores; i++)
  141. set_cpu_possible(i, true);
  142. set_smp_cross_call(gic_raise_softirq);
  143. }
  144. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  145. {
  146. scu_enable(scu_base_addr());
  147. wakeup_secondary();
  148. }