cpu-tegra.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * arch/arm/mach-tegra/cpu-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@google.com>
  8. * Based on arch/arm/plat-omap/cpu-omap.c, (C) 2005 Nokia Corporation
  9. *
  10. * This software is licensed under the terms of the GNU General Public
  11. * License version 2, as published by the Free Software Foundation, and
  12. * may be copied, distributed, and modified under those terms.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/types.h>
  23. #include <linux/sched.h>
  24. #include <linux/cpufreq.h>
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #include <linux/clk.h>
  29. #include <linux/io.h>
  30. #include <linux/suspend.h>
  31. #include <mach/clk.h>
  32. /* Frequency table index must be sequential starting at 0 */
  33. static struct cpufreq_frequency_table freq_table[] = {
  34. { 0, 216000 },
  35. { 1, 312000 },
  36. { 2, 456000 },
  37. { 3, 608000 },
  38. { 4, 760000 },
  39. { 5, 816000 },
  40. { 6, 912000 },
  41. { 7, 1000000 },
  42. { 8, CPUFREQ_TABLE_END },
  43. };
  44. #define NUM_CPUS 2
  45. static struct clk *cpu_clk;
  46. static struct clk *emc_clk;
  47. static unsigned long target_cpu_speed[NUM_CPUS];
  48. static DEFINE_MUTEX(tegra_cpu_lock);
  49. static bool is_suspended;
  50. static int tegra_verify_speed(struct cpufreq_policy *policy)
  51. {
  52. return cpufreq_frequency_table_verify(policy, freq_table);
  53. }
  54. static unsigned int tegra_getspeed(unsigned int cpu)
  55. {
  56. unsigned long rate;
  57. if (cpu >= NUM_CPUS)
  58. return 0;
  59. rate = clk_get_rate(cpu_clk) / 1000;
  60. return rate;
  61. }
  62. static int tegra_update_cpu_speed(unsigned long rate)
  63. {
  64. int ret = 0;
  65. struct cpufreq_freqs freqs;
  66. freqs.old = tegra_getspeed(0);
  67. freqs.new = rate;
  68. if (freqs.old == freqs.new)
  69. return ret;
  70. /*
  71. * Vote on memory bus frequency based on cpu frequency
  72. * This sets the minimum frequency, display or avp may request higher
  73. */
  74. if (rate >= 816000)
  75. clk_set_rate(emc_clk, 600000000); /* cpu 816 MHz, emc max */
  76. else if (rate >= 456000)
  77. clk_set_rate(emc_clk, 300000000); /* cpu 456 MHz, emc 150Mhz */
  78. else
  79. clk_set_rate(emc_clk, 100000000); /* emc 50Mhz */
  80. for_each_online_cpu(freqs.cpu)
  81. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  82. #ifdef CONFIG_CPU_FREQ_DEBUG
  83. printk(KERN_DEBUG "cpufreq-tegra: transition: %u --> %u\n",
  84. freqs.old, freqs.new);
  85. #endif
  86. ret = clk_set_rate(cpu_clk, freqs.new * 1000);
  87. if (ret) {
  88. pr_err("cpu-tegra: Failed to set cpu frequency to %d kHz\n",
  89. freqs.new);
  90. return ret;
  91. }
  92. for_each_online_cpu(freqs.cpu)
  93. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  94. return 0;
  95. }
  96. static unsigned long tegra_cpu_highest_speed(void)
  97. {
  98. unsigned long rate = 0;
  99. int i;
  100. for_each_online_cpu(i)
  101. rate = max(rate, target_cpu_speed[i]);
  102. return rate;
  103. }
  104. static int tegra_target(struct cpufreq_policy *policy,
  105. unsigned int target_freq,
  106. unsigned int relation)
  107. {
  108. unsigned int idx;
  109. unsigned int freq;
  110. int ret = 0;
  111. mutex_lock(&tegra_cpu_lock);
  112. if (is_suspended) {
  113. ret = -EBUSY;
  114. goto out;
  115. }
  116. cpufreq_frequency_table_target(policy, freq_table, target_freq,
  117. relation, &idx);
  118. freq = freq_table[idx].frequency;
  119. target_cpu_speed[policy->cpu] = freq;
  120. ret = tegra_update_cpu_speed(tegra_cpu_highest_speed());
  121. out:
  122. mutex_unlock(&tegra_cpu_lock);
  123. return ret;
  124. }
  125. static int tegra_pm_notify(struct notifier_block *nb, unsigned long event,
  126. void *dummy)
  127. {
  128. mutex_lock(&tegra_cpu_lock);
  129. if (event == PM_SUSPEND_PREPARE) {
  130. is_suspended = true;
  131. pr_info("Tegra cpufreq suspend: setting frequency to %d kHz\n",
  132. freq_table[0].frequency);
  133. tegra_update_cpu_speed(freq_table[0].frequency);
  134. } else if (event == PM_POST_SUSPEND) {
  135. is_suspended = false;
  136. }
  137. mutex_unlock(&tegra_cpu_lock);
  138. return NOTIFY_OK;
  139. }
  140. static struct notifier_block tegra_cpu_pm_notifier = {
  141. .notifier_call = tegra_pm_notify,
  142. };
  143. static int tegra_cpu_init(struct cpufreq_policy *policy)
  144. {
  145. if (policy->cpu >= NUM_CPUS)
  146. return -EINVAL;
  147. cpu_clk = clk_get_sys(NULL, "cpu");
  148. if (IS_ERR(cpu_clk))
  149. return PTR_ERR(cpu_clk);
  150. emc_clk = clk_get_sys("cpu", "emc");
  151. if (IS_ERR(emc_clk)) {
  152. clk_put(cpu_clk);
  153. return PTR_ERR(emc_clk);
  154. }
  155. clk_enable(emc_clk);
  156. clk_enable(cpu_clk);
  157. cpufreq_frequency_table_cpuinfo(policy, freq_table);
  158. cpufreq_frequency_table_get_attr(freq_table, policy->cpu);
  159. policy->cur = tegra_getspeed(policy->cpu);
  160. target_cpu_speed[policy->cpu] = policy->cur;
  161. /* FIXME: what's the actual transition time? */
  162. policy->cpuinfo.transition_latency = 300 * 1000;
  163. policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
  164. cpumask_copy(policy->related_cpus, cpu_possible_mask);
  165. if (policy->cpu == 0)
  166. register_pm_notifier(&tegra_cpu_pm_notifier);
  167. return 0;
  168. }
  169. static int tegra_cpu_exit(struct cpufreq_policy *policy)
  170. {
  171. cpufreq_frequency_table_cpuinfo(policy, freq_table);
  172. clk_disable(emc_clk);
  173. clk_put(emc_clk);
  174. clk_put(cpu_clk);
  175. return 0;
  176. }
  177. static struct freq_attr *tegra_cpufreq_attr[] = {
  178. &cpufreq_freq_attr_scaling_available_freqs,
  179. NULL,
  180. };
  181. static struct cpufreq_driver tegra_cpufreq_driver = {
  182. .verify = tegra_verify_speed,
  183. .target = tegra_target,
  184. .get = tegra_getspeed,
  185. .init = tegra_cpu_init,
  186. .exit = tegra_cpu_exit,
  187. .name = "tegra",
  188. .attr = tegra_cpufreq_attr,
  189. };
  190. static int __init tegra_cpufreq_init(void)
  191. {
  192. return cpufreq_register_driver(&tegra_cpufreq_driver);
  193. }
  194. static void __exit tegra_cpufreq_exit(void)
  195. {
  196. cpufreq_unregister_driver(&tegra_cpufreq_driver);
  197. }
  198. MODULE_AUTHOR("Colin Cross <ccross@android.com>");
  199. MODULE_DESCRIPTION("cpufreq driver for Nvidia Tegra2");
  200. MODULE_LICENSE("GPL");
  201. module_init(tegra_cpufreq_init);
  202. module_exit(tegra_cpufreq_exit);