clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/devs.h>
  27. #include <plat/cpu-freq.h>
  28. #include <plat/clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include <plat/pll.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. #ifdef CONFIG_S3C_DEV_I2C1
  117. .devname = "s3c2440-i2c.0",
  118. #else
  119. .devname = "s3c2440-i2c",
  120. #endif
  121. .parent = &clk_p,
  122. .enable = s3c64xx_pclk_ctrl,
  123. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  124. }, {
  125. .name = "i2c",
  126. .devname = "s3c2440-i2c.1",
  127. .parent = &clk_p,
  128. .enable = s3c64xx_pclk_ctrl,
  129. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  130. }, {
  131. .name = "iis",
  132. .devname = "samsung-i2s.0",
  133. .parent = &clk_p,
  134. .enable = s3c64xx_pclk_ctrl,
  135. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  136. }, {
  137. .name = "iis",
  138. .devname = "samsung-i2s.1",
  139. .parent = &clk_p,
  140. .enable = s3c64xx_pclk_ctrl,
  141. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  142. }, {
  143. #ifdef CONFIG_CPU_S3C6410
  144. .name = "iis",
  145. .parent = &clk_p,
  146. .enable = s3c64xx_pclk_ctrl,
  147. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  148. }, {
  149. #endif
  150. .name = "keypad",
  151. .parent = &clk_p,
  152. .enable = s3c64xx_pclk_ctrl,
  153. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  154. }, {
  155. .name = "spi",
  156. .devname = "s3c64xx-spi.0",
  157. .parent = &clk_p,
  158. .enable = s3c64xx_pclk_ctrl,
  159. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  160. }, {
  161. .name = "spi",
  162. .devname = "s3c64xx-spi.1",
  163. .parent = &clk_p,
  164. .enable = s3c64xx_pclk_ctrl,
  165. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  166. }, {
  167. .name = "48m",
  168. .devname = "s3c-sdhci.0",
  169. .parent = &clk_48m,
  170. .enable = s3c64xx_sclk_ctrl,
  171. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  172. }, {
  173. .name = "48m",
  174. .devname = "s3c-sdhci.1",
  175. .parent = &clk_48m,
  176. .enable = s3c64xx_sclk_ctrl,
  177. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  178. }, {
  179. .name = "48m",
  180. .devname = "s3c-sdhci.2",
  181. .parent = &clk_48m,
  182. .enable = s3c64xx_sclk_ctrl,
  183. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  184. }, {
  185. .name = "ac97",
  186. .parent = &clk_p,
  187. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  188. }, {
  189. .name = "cfcon",
  190. .parent = &clk_h,
  191. .enable = s3c64xx_hclk_ctrl,
  192. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  193. }, {
  194. .name = "dma0",
  195. .parent = &clk_h,
  196. .enable = s3c64xx_hclk_ctrl,
  197. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  198. }, {
  199. .name = "dma1",
  200. .parent = &clk_h,
  201. .enable = s3c64xx_hclk_ctrl,
  202. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  203. }, {
  204. .name = "3dse",
  205. .parent = &clk_h,
  206. .enable = s3c64xx_hclk_ctrl,
  207. .ctrlbit = S3C_CLKCON_HCLK_3DSE,
  208. }, {
  209. .name = "hclk_secur",
  210. .parent = &clk_h,
  211. .enable = s3c64xx_hclk_ctrl,
  212. .ctrlbit = S3C_CLKCON_HCLK_SECUR,
  213. }, {
  214. .name = "sdma1",
  215. .parent = &clk_h,
  216. .enable = s3c64xx_hclk_ctrl,
  217. .ctrlbit = S3C_CLKCON_HCLK_SDMA1,
  218. }, {
  219. .name = "sdma0",
  220. .parent = &clk_h,
  221. .enable = s3c64xx_hclk_ctrl,
  222. .ctrlbit = S3C_CLKCON_HCLK_SDMA0,
  223. }, {
  224. .name = "hclk_jpeg",
  225. .parent = &clk_h,
  226. .enable = s3c64xx_hclk_ctrl,
  227. .ctrlbit = S3C_CLKCON_HCLK_JPEG,
  228. }, {
  229. .name = "camif",
  230. .parent = &clk_h,
  231. .enable = s3c64xx_hclk_ctrl,
  232. .ctrlbit = S3C_CLKCON_HCLK_CAMIF,
  233. }, {
  234. .name = "hclk_scaler",
  235. .parent = &clk_h,
  236. .enable = s3c64xx_hclk_ctrl,
  237. .ctrlbit = S3C_CLKCON_HCLK_SCALER,
  238. }, {
  239. .name = "2d",
  240. .parent = &clk_h,
  241. .enable = s3c64xx_hclk_ctrl,
  242. .ctrlbit = S3C_CLKCON_HCLK_2D,
  243. }, {
  244. .name = "tv",
  245. .parent = &clk_h,
  246. .enable = s3c64xx_hclk_ctrl,
  247. .ctrlbit = S3C_CLKCON_HCLK_TV,
  248. }, {
  249. .name = "post0",
  250. .parent = &clk_h,
  251. .enable = s3c64xx_hclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_HCLK_POST0,
  253. }, {
  254. .name = "rot",
  255. .parent = &clk_h,
  256. .enable = s3c64xx_hclk_ctrl,
  257. .ctrlbit = S3C_CLKCON_HCLK_ROT,
  258. }, {
  259. .name = "hclk_mfc",
  260. .parent = &clk_h,
  261. .enable = s3c64xx_hclk_ctrl,
  262. .ctrlbit = S3C_CLKCON_HCLK_MFC,
  263. }, {
  264. .name = "pclk_mfc",
  265. .parent = &clk_p,
  266. .enable = s3c64xx_pclk_ctrl,
  267. .ctrlbit = S3C_CLKCON_PCLK_MFC,
  268. }, {
  269. .name = "dac27",
  270. .enable = s3c64xx_sclk_ctrl,
  271. .ctrlbit = S3C_CLKCON_SCLK_DAC27,
  272. }, {
  273. .name = "tv27",
  274. .enable = s3c64xx_sclk_ctrl,
  275. .ctrlbit = S3C_CLKCON_SCLK_TV27,
  276. }, {
  277. .name = "scaler27",
  278. .enable = s3c64xx_sclk_ctrl,
  279. .ctrlbit = S3C_CLKCON_SCLK_SCALER27,
  280. }, {
  281. .name = "sclk_scaler",
  282. .enable = s3c64xx_sclk_ctrl,
  283. .ctrlbit = S3C_CLKCON_SCLK_SCALER,
  284. }, {
  285. .name = "post0_27",
  286. .enable = s3c64xx_sclk_ctrl,
  287. .ctrlbit = S3C_CLKCON_SCLK_POST0_27,
  288. }, {
  289. .name = "secur",
  290. .enable = s3c64xx_sclk_ctrl,
  291. .ctrlbit = S3C_CLKCON_SCLK_SECUR,
  292. }, {
  293. .name = "sclk_mfc",
  294. .enable = s3c64xx_sclk_ctrl,
  295. .ctrlbit = S3C_CLKCON_SCLK_MFC,
  296. }, {
  297. .name = "cam",
  298. .enable = s3c64xx_sclk_ctrl,
  299. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  300. }, {
  301. .name = "sclk_jpeg",
  302. .enable = s3c64xx_sclk_ctrl,
  303. .ctrlbit = S3C_CLKCON_SCLK_JPEG,
  304. },
  305. };
  306. static struct clk clk_48m_spi0 = {
  307. .name = "spi_48m",
  308. .devname = "s3c64xx-spi.0",
  309. .parent = &clk_48m,
  310. .enable = s3c64xx_sclk_ctrl,
  311. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  312. };
  313. static struct clk clk_48m_spi1 = {
  314. .name = "spi_48m",
  315. .devname = "s3c64xx-spi.1",
  316. .parent = &clk_48m,
  317. .enable = s3c64xx_sclk_ctrl,
  318. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  319. };
  320. static struct clk init_clocks[] = {
  321. {
  322. .name = "lcd",
  323. .parent = &clk_h,
  324. .enable = s3c64xx_hclk_ctrl,
  325. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  326. }, {
  327. .name = "gpio",
  328. .parent = &clk_p,
  329. .enable = s3c64xx_pclk_ctrl,
  330. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  331. }, {
  332. .name = "usb-host",
  333. .parent = &clk_h,
  334. .enable = s3c64xx_hclk_ctrl,
  335. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  336. }, {
  337. .name = "otg",
  338. .parent = &clk_h,
  339. .enable = s3c64xx_hclk_ctrl,
  340. .ctrlbit = S3C_CLKCON_HCLK_USB,
  341. }, {
  342. .name = "timers",
  343. .parent = &clk_p,
  344. .enable = s3c64xx_pclk_ctrl,
  345. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  346. }, {
  347. .name = "uart",
  348. .devname = "s3c6400-uart.0",
  349. .parent = &clk_p,
  350. .enable = s3c64xx_pclk_ctrl,
  351. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  352. }, {
  353. .name = "uart",
  354. .devname = "s3c6400-uart.1",
  355. .parent = &clk_p,
  356. .enable = s3c64xx_pclk_ctrl,
  357. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  358. }, {
  359. .name = "uart",
  360. .devname = "s3c6400-uart.2",
  361. .parent = &clk_p,
  362. .enable = s3c64xx_pclk_ctrl,
  363. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  364. }, {
  365. .name = "uart",
  366. .devname = "s3c6400-uart.3",
  367. .parent = &clk_p,
  368. .enable = s3c64xx_pclk_ctrl,
  369. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  370. }, {
  371. .name = "watchdog",
  372. .parent = &clk_p,
  373. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  374. },
  375. };
  376. static struct clk clk_hsmmc0 = {
  377. .name = "hsmmc",
  378. .devname = "s3c-sdhci.0",
  379. .parent = &clk_h,
  380. .enable = s3c64xx_hclk_ctrl,
  381. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  382. };
  383. static struct clk clk_hsmmc1 = {
  384. .name = "hsmmc",
  385. .devname = "s3c-sdhci.1",
  386. .parent = &clk_h,
  387. .enable = s3c64xx_hclk_ctrl,
  388. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  389. };
  390. static struct clk clk_hsmmc2 = {
  391. .name = "hsmmc",
  392. .devname = "s3c-sdhci.2",
  393. .parent = &clk_h,
  394. .enable = s3c64xx_hclk_ctrl,
  395. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  396. };
  397. static struct clk clk_fout_apll = {
  398. .name = "fout_apll",
  399. };
  400. static struct clk *clk_src_apll_list[] = {
  401. [0] = &clk_fin_apll,
  402. [1] = &clk_fout_apll,
  403. };
  404. static struct clksrc_sources clk_src_apll = {
  405. .sources = clk_src_apll_list,
  406. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  407. };
  408. static struct clksrc_clk clk_mout_apll = {
  409. .clk = {
  410. .name = "mout_apll",
  411. },
  412. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  413. .sources = &clk_src_apll,
  414. };
  415. static struct clk *clk_src_epll_list[] = {
  416. [0] = &clk_fin_epll,
  417. [1] = &clk_fout_epll,
  418. };
  419. static struct clksrc_sources clk_src_epll = {
  420. .sources = clk_src_epll_list,
  421. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  422. };
  423. static struct clksrc_clk clk_mout_epll = {
  424. .clk = {
  425. .name = "mout_epll",
  426. },
  427. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  428. .sources = &clk_src_epll,
  429. };
  430. static struct clk *clk_src_mpll_list[] = {
  431. [0] = &clk_fin_mpll,
  432. [1] = &clk_fout_mpll,
  433. };
  434. static struct clksrc_sources clk_src_mpll = {
  435. .sources = clk_src_mpll_list,
  436. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  437. };
  438. static struct clksrc_clk clk_mout_mpll = {
  439. .clk = {
  440. .name = "mout_mpll",
  441. },
  442. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  443. .sources = &clk_src_mpll,
  444. };
  445. static unsigned int armclk_mask;
  446. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  447. {
  448. unsigned long rate = clk_get_rate(clk->parent);
  449. u32 clkdiv;
  450. /* divisor mask starts at bit0, so no need to shift */
  451. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  452. return rate / (clkdiv + 1);
  453. }
  454. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  455. unsigned long rate)
  456. {
  457. unsigned long parent = clk_get_rate(clk->parent);
  458. u32 div;
  459. if (parent < rate)
  460. return parent;
  461. div = (parent / rate) - 1;
  462. if (div > armclk_mask)
  463. div = armclk_mask;
  464. return parent / (div + 1);
  465. }
  466. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  467. {
  468. unsigned long parent = clk_get_rate(clk->parent);
  469. u32 div;
  470. u32 val;
  471. if (rate < parent / (armclk_mask + 1))
  472. return -EINVAL;
  473. rate = clk_round_rate(clk, rate);
  474. div = clk_get_rate(clk->parent) / rate;
  475. val = __raw_readl(S3C_CLK_DIV0);
  476. val &= ~armclk_mask;
  477. val |= (div - 1);
  478. __raw_writel(val, S3C_CLK_DIV0);
  479. return 0;
  480. }
  481. static struct clk clk_arm = {
  482. .name = "armclk",
  483. .parent = &clk_mout_apll.clk,
  484. .ops = &(struct clk_ops) {
  485. .get_rate = s3c64xx_clk_arm_get_rate,
  486. .set_rate = s3c64xx_clk_arm_set_rate,
  487. .round_rate = s3c64xx_clk_arm_round_rate,
  488. },
  489. };
  490. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  491. {
  492. unsigned long rate = clk_get_rate(clk->parent);
  493. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  494. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  495. rate /= 2;
  496. return rate;
  497. }
  498. static struct clk_ops clk_dout_ops = {
  499. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  500. };
  501. static struct clk clk_dout_mpll = {
  502. .name = "dout_mpll",
  503. .parent = &clk_mout_mpll.clk,
  504. .ops = &clk_dout_ops,
  505. };
  506. static struct clk *clkset_spi_mmc_list[] = {
  507. &clk_mout_epll.clk,
  508. &clk_dout_mpll,
  509. &clk_fin_epll,
  510. &clk_27m,
  511. };
  512. static struct clksrc_sources clkset_spi_mmc = {
  513. .sources = clkset_spi_mmc_list,
  514. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  515. };
  516. static struct clk *clkset_irda_list[] = {
  517. &clk_mout_epll.clk,
  518. &clk_dout_mpll,
  519. NULL,
  520. &clk_27m,
  521. };
  522. static struct clksrc_sources clkset_irda = {
  523. .sources = clkset_irda_list,
  524. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  525. };
  526. static struct clk *clkset_uart_list[] = {
  527. &clk_mout_epll.clk,
  528. &clk_dout_mpll,
  529. NULL,
  530. NULL
  531. };
  532. static struct clksrc_sources clkset_uart = {
  533. .sources = clkset_uart_list,
  534. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  535. };
  536. static struct clk *clkset_uhost_list[] = {
  537. &clk_48m,
  538. &clk_mout_epll.clk,
  539. &clk_dout_mpll,
  540. &clk_fin_epll,
  541. };
  542. static struct clksrc_sources clkset_uhost = {
  543. .sources = clkset_uhost_list,
  544. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  545. };
  546. /* The peripheral clocks are all controlled via clocksource followed
  547. * by an optional divider and gate stage. We currently roll this into
  548. * one clock which hides the intermediate clock from the mux.
  549. *
  550. * Note, the JPEG clock can only be an even divider...
  551. *
  552. * The scaler and LCD clocks depend on the S3C64XX version, and also
  553. * have a common parent divisor so are not included here.
  554. */
  555. /* clocks that feed other parts of the clock source tree */
  556. static struct clk clk_iis_cd0 = {
  557. .name = "iis_cdclk0",
  558. };
  559. static struct clk clk_iis_cd1 = {
  560. .name = "iis_cdclk1",
  561. };
  562. static struct clk clk_iisv4_cd = {
  563. .name = "iis_cdclk_v4",
  564. };
  565. static struct clk clk_pcm_cd = {
  566. .name = "pcm_cdclk",
  567. };
  568. static struct clk *clkset_audio0_list[] = {
  569. [0] = &clk_mout_epll.clk,
  570. [1] = &clk_dout_mpll,
  571. [2] = &clk_fin_epll,
  572. [3] = &clk_iis_cd0,
  573. [4] = &clk_pcm_cd,
  574. };
  575. static struct clksrc_sources clkset_audio0 = {
  576. .sources = clkset_audio0_list,
  577. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  578. };
  579. static struct clk *clkset_audio1_list[] = {
  580. [0] = &clk_mout_epll.clk,
  581. [1] = &clk_dout_mpll,
  582. [2] = &clk_fin_epll,
  583. [3] = &clk_iis_cd1,
  584. [4] = &clk_pcm_cd,
  585. };
  586. static struct clksrc_sources clkset_audio1 = {
  587. .sources = clkset_audio1_list,
  588. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  589. };
  590. static struct clk *clkset_audio2_list[] = {
  591. [0] = &clk_mout_epll.clk,
  592. [1] = &clk_dout_mpll,
  593. [2] = &clk_fin_epll,
  594. [3] = &clk_iisv4_cd,
  595. [4] = &clk_pcm_cd,
  596. };
  597. static struct clksrc_sources clkset_audio2 = {
  598. .sources = clkset_audio2_list,
  599. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  600. };
  601. static struct clk *clkset_camif_list[] = {
  602. &clk_h2,
  603. };
  604. static struct clksrc_sources clkset_camif = {
  605. .sources = clkset_camif_list,
  606. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  607. };
  608. static struct clksrc_clk clksrcs[] = {
  609. {
  610. .clk = {
  611. .name = "usb-bus-host",
  612. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  613. .enable = s3c64xx_sclk_ctrl,
  614. },
  615. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  616. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  617. .sources = &clkset_uhost,
  618. }, {
  619. .clk = {
  620. .name = "audio-bus",
  621. .devname = "samsung-i2s.0",
  622. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  623. .enable = s3c64xx_sclk_ctrl,
  624. },
  625. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  626. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  627. .sources = &clkset_audio0,
  628. }, {
  629. .clk = {
  630. .name = "audio-bus",
  631. .devname = "samsung-i2s.1",
  632. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  633. .enable = s3c64xx_sclk_ctrl,
  634. },
  635. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  636. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  637. .sources = &clkset_audio1,
  638. }, {
  639. .clk = {
  640. .name = "audio-bus",
  641. .devname = "samsung-i2s.2",
  642. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  643. .enable = s3c64xx_sclk_ctrl,
  644. },
  645. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  646. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  647. .sources = &clkset_audio2,
  648. }, {
  649. .clk = {
  650. .name = "irda-bus",
  651. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  652. .enable = s3c64xx_sclk_ctrl,
  653. },
  654. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  655. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  656. .sources = &clkset_irda,
  657. }, {
  658. .clk = {
  659. .name = "camera",
  660. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  661. .enable = s3c64xx_sclk_ctrl,
  662. },
  663. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  664. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  665. .sources = &clkset_camif,
  666. },
  667. };
  668. /* Where does UCLK0 come from? */
  669. static struct clksrc_clk clk_sclk_uclk = {
  670. .clk = {
  671. .name = "uclk1",
  672. .ctrlbit = S3C_CLKCON_SCLK_UART,
  673. .enable = s3c64xx_sclk_ctrl,
  674. },
  675. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  676. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  677. .sources = &clkset_uart,
  678. };
  679. static struct clksrc_clk clk_sclk_mmc0 = {
  680. .clk = {
  681. .name = "mmc_bus",
  682. .devname = "s3c-sdhci.0",
  683. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  684. .enable = s3c64xx_sclk_ctrl,
  685. },
  686. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  687. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  688. .sources = &clkset_spi_mmc,
  689. };
  690. static struct clksrc_clk clk_sclk_mmc1 = {
  691. .clk = {
  692. .name = "mmc_bus",
  693. .devname = "s3c-sdhci.1",
  694. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  695. .enable = s3c64xx_sclk_ctrl,
  696. },
  697. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  698. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  699. .sources = &clkset_spi_mmc,
  700. };
  701. static struct clksrc_clk clk_sclk_mmc2 = {
  702. .clk = {
  703. .name = "mmc_bus",
  704. .devname = "s3c-sdhci.2",
  705. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  706. .enable = s3c64xx_sclk_ctrl,
  707. },
  708. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  709. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  710. .sources = &clkset_spi_mmc,
  711. };
  712. static struct clksrc_clk clk_sclk_spi0 = {
  713. .clk = {
  714. .name = "spi-bus",
  715. .devname = "s3c64xx-spi.0",
  716. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  717. .enable = s3c64xx_sclk_ctrl,
  718. },
  719. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  720. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  721. .sources = &clkset_spi_mmc,
  722. };
  723. static struct clksrc_clk clk_sclk_spi1 = {
  724. .clk = {
  725. .name = "spi-bus",
  726. .devname = "s3c64xx-spi.1",
  727. .ctrlbit = S3C_CLKCON_SCLK_SPI1,
  728. .enable = s3c64xx_sclk_ctrl,
  729. },
  730. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  731. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  732. .sources = &clkset_spi_mmc,
  733. };
  734. /* Clock initialisation code */
  735. static struct clksrc_clk *init_parents[] = {
  736. &clk_mout_apll,
  737. &clk_mout_epll,
  738. &clk_mout_mpll,
  739. };
  740. static struct clksrc_clk *clksrc_cdev[] = {
  741. &clk_sclk_uclk,
  742. &clk_sclk_mmc0,
  743. &clk_sclk_mmc1,
  744. &clk_sclk_mmc2,
  745. &clk_sclk_spi0,
  746. &clk_sclk_spi1,
  747. };
  748. static struct clk *clk_cdev[] = {
  749. &clk_hsmmc0,
  750. &clk_hsmmc1,
  751. &clk_hsmmc2,
  752. &clk_48m_spi0,
  753. &clk_48m_spi1,
  754. };
  755. static struct clk_lookup s3c64xx_clk_lookup[] = {
  756. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  757. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  758. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
  759. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
  760. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
  761. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  762. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  763. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  764. CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
  765. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
  766. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk2", &clk_48m_spi0),
  767. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
  768. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk2", &clk_48m_spi1),
  769. };
  770. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  771. void __init_or_cpufreq s3c64xx_setup_clocks(void)
  772. {
  773. struct clk *xtal_clk;
  774. unsigned long xtal;
  775. unsigned long fclk;
  776. unsigned long hclk;
  777. unsigned long hclk2;
  778. unsigned long pclk;
  779. unsigned long epll;
  780. unsigned long apll;
  781. unsigned long mpll;
  782. unsigned int ptr;
  783. u32 clkdiv0;
  784. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  785. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  786. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  787. xtal_clk = clk_get(NULL, "xtal");
  788. BUG_ON(IS_ERR(xtal_clk));
  789. xtal = clk_get_rate(xtal_clk);
  790. clk_put(xtal_clk);
  791. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  792. /* For now assume the mux always selects the crystal */
  793. clk_ext_xtal_mux.parent = xtal_clk;
  794. epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
  795. __raw_readl(S3C_EPLL_CON1));
  796. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  797. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  798. fclk = mpll;
  799. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  800. apll, mpll, epll);
  801. if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
  802. /* Synchronous mode */
  803. hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  804. else
  805. /* Asynchronous mode */
  806. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  807. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  808. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  809. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  810. hclk2, hclk, pclk);
  811. clk_fout_mpll.rate = mpll;
  812. clk_fout_epll.rate = epll;
  813. clk_fout_apll.rate = apll;
  814. clk_h2.rate = hclk2;
  815. clk_h.rate = hclk;
  816. clk_p.rate = pclk;
  817. clk_f.rate = fclk;
  818. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  819. s3c_set_clksrc(init_parents[ptr], true);
  820. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  821. s3c_set_clksrc(&clksrcs[ptr], true);
  822. }
  823. static struct clk *clks1[] __initdata = {
  824. &clk_ext_xtal_mux,
  825. &clk_iis_cd0,
  826. &clk_iis_cd1,
  827. &clk_iisv4_cd,
  828. &clk_pcm_cd,
  829. &clk_mout_epll.clk,
  830. &clk_mout_mpll.clk,
  831. &clk_dout_mpll,
  832. &clk_arm,
  833. };
  834. static struct clk *clks[] __initdata = {
  835. &clk_ext,
  836. &clk_epll,
  837. &clk_27m,
  838. &clk_48m,
  839. &clk_h2,
  840. &clk_xusbxti,
  841. };
  842. /**
  843. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  844. * @xtal: The rate for the clock crystal feeding the PLLs.
  845. * @armclk_divlimit: Divisor mask for ARMCLK.
  846. *
  847. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  848. * as ARMCLK as well as the necessary parent clocks.
  849. *
  850. * This call does not setup the clocks, which is left to the
  851. * s3c64xx_setup_clocks() call which may be needed by the cpufreq
  852. * or resume code to re-set the clocks if the bootloader has changed
  853. * them.
  854. */
  855. void __init s3c64xx_register_clocks(unsigned long xtal,
  856. unsigned armclk_divlimit)
  857. {
  858. unsigned int cnt;
  859. armclk_mask = armclk_divlimit;
  860. s3c24xx_register_baseclocks(xtal);
  861. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  862. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  863. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  864. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  865. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  866. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  867. s3c_disable_clocks(clk_cdev[cnt], 1);
  868. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  869. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  870. for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
  871. s3c_register_clksrc(clksrc_cdev[cnt], 1);
  872. clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
  873. s3c_pwmclk_init();
  874. }