common.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/system_misc.h>
  24. #include <asm/timex.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/time.h>
  28. #include <mach/bridge-regs.h>
  29. #include <mach/hardware.h>
  30. #include <mach/orion5x.h>
  31. #include <plat/orion_nand.h>
  32. #include <plat/ehci-orion.h>
  33. #include <plat/time.h>
  34. #include <plat/common.h>
  35. #include <plat/addr-map.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc orion5x_io_desc[] __initdata = {
  41. {
  42. .virtual = ORION5X_REGS_VIRT_BASE,
  43. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  44. .length = ORION5X_REGS_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  48. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  49. .length = ORION5X_PCIE_IO_SIZE,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  53. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  54. .length = ORION5X_PCI_IO_SIZE,
  55. .type = MT_DEVICE,
  56. }, {
  57. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  58. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  59. .length = ORION5X_PCIE_WA_SIZE,
  60. .type = MT_DEVICE,
  61. },
  62. };
  63. void __init orion5x_map_io(void)
  64. {
  65. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  66. }
  67. /*****************************************************************************
  68. * EHCI0
  69. ****************************************************************************/
  70. void __init orion5x_ehci0_init(void)
  71. {
  72. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  73. EHCI_PHY_ORION);
  74. }
  75. /*****************************************************************************
  76. * EHCI1
  77. ****************************************************************************/
  78. void __init orion5x_ehci1_init(void)
  79. {
  80. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  81. }
  82. /*****************************************************************************
  83. * GE00
  84. ****************************************************************************/
  85. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  86. {
  87. orion_ge00_init(eth_data,
  88. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  89. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  90. }
  91. /*****************************************************************************
  92. * Ethernet switch
  93. ****************************************************************************/
  94. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  95. {
  96. orion_ge00_switch_init(d, irq);
  97. }
  98. /*****************************************************************************
  99. * I2C
  100. ****************************************************************************/
  101. void __init orion5x_i2c_init(void)
  102. {
  103. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  104. }
  105. /*****************************************************************************
  106. * SATA
  107. ****************************************************************************/
  108. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  109. {
  110. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  111. }
  112. /*****************************************************************************
  113. * SPI
  114. ****************************************************************************/
  115. void __init orion5x_spi_init()
  116. {
  117. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  118. }
  119. /*****************************************************************************
  120. * UART0
  121. ****************************************************************************/
  122. void __init orion5x_uart0_init(void)
  123. {
  124. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  125. IRQ_ORION5X_UART0, orion5x_tclk);
  126. }
  127. /*****************************************************************************
  128. * UART1
  129. ****************************************************************************/
  130. void __init orion5x_uart1_init(void)
  131. {
  132. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  133. IRQ_ORION5X_UART1, orion5x_tclk);
  134. }
  135. /*****************************************************************************
  136. * XOR engine
  137. ****************************************************************************/
  138. void __init orion5x_xor_init(void)
  139. {
  140. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  141. ORION5X_XOR_PHYS_BASE + 0x200,
  142. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  143. }
  144. /*****************************************************************************
  145. * Cryptographic Engines and Security Accelerator (CESA)
  146. ****************************************************************************/
  147. static void __init orion5x_crypto_init(void)
  148. {
  149. orion5x_setup_sram_win();
  150. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  151. SZ_8K, IRQ_ORION5X_CESA);
  152. }
  153. /*****************************************************************************
  154. * Watchdog
  155. ****************************************************************************/
  156. void __init orion5x_wdt_init(void)
  157. {
  158. orion_wdt_init(orion5x_tclk);
  159. }
  160. /*****************************************************************************
  161. * Time handling
  162. ****************************************************************************/
  163. void __init orion5x_init_early(void)
  164. {
  165. orion_time_set_base(TIMER_VIRT_BASE);
  166. }
  167. int orion5x_tclk;
  168. int __init orion5x_find_tclk(void)
  169. {
  170. u32 dev, rev;
  171. orion5x_pcie_id(&dev, &rev);
  172. if (dev == MV88F6183_DEV_ID &&
  173. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  174. return 133333333;
  175. return 166666667;
  176. }
  177. static void orion5x_timer_init(void)
  178. {
  179. orion5x_tclk = orion5x_find_tclk();
  180. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  181. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  182. }
  183. struct sys_timer orion5x_timer = {
  184. .init = orion5x_timer_init,
  185. };
  186. /*****************************************************************************
  187. * General
  188. ****************************************************************************/
  189. /*
  190. * Identify device ID and rev from PCIe configuration header space '0'.
  191. */
  192. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  193. {
  194. orion5x_pcie_id(dev, rev);
  195. if (*dev == MV88F5281_DEV_ID) {
  196. if (*rev == MV88F5281_REV_D2) {
  197. *dev_name = "MV88F5281-D2";
  198. } else if (*rev == MV88F5281_REV_D1) {
  199. *dev_name = "MV88F5281-D1";
  200. } else if (*rev == MV88F5281_REV_D0) {
  201. *dev_name = "MV88F5281-D0";
  202. } else {
  203. *dev_name = "MV88F5281-Rev-Unsupported";
  204. }
  205. } else if (*dev == MV88F5182_DEV_ID) {
  206. if (*rev == MV88F5182_REV_A2) {
  207. *dev_name = "MV88F5182-A2";
  208. } else {
  209. *dev_name = "MV88F5182-Rev-Unsupported";
  210. }
  211. } else if (*dev == MV88F5181_DEV_ID) {
  212. if (*rev == MV88F5181_REV_B1) {
  213. *dev_name = "MV88F5181-Rev-B1";
  214. } else if (*rev == MV88F5181L_REV_A1) {
  215. *dev_name = "MV88F5181L-Rev-A1";
  216. } else {
  217. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  218. }
  219. } else if (*dev == MV88F6183_DEV_ID) {
  220. if (*rev == MV88F6183_REV_B0) {
  221. *dev_name = "MV88F6183-Rev-B0";
  222. } else {
  223. *dev_name = "MV88F6183-Rev-Unsupported";
  224. }
  225. } else {
  226. *dev_name = "Device-Unknown";
  227. }
  228. }
  229. void __init orion5x_init(void)
  230. {
  231. char *dev_name;
  232. u32 dev, rev;
  233. orion5x_id(&dev, &rev, &dev_name);
  234. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  235. /*
  236. * Setup Orion address map
  237. */
  238. orion5x_setup_cpu_mbus_bridge();
  239. /*
  240. * Don't issue "Wait for Interrupt" instruction if we are
  241. * running on D0 5281 silicon.
  242. */
  243. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  244. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  245. disable_hlt();
  246. }
  247. /*
  248. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  249. * while 5180n/5181/5281 don't have crypto.
  250. */
  251. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  252. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  253. orion5x_crypto_init();
  254. /*
  255. * Register watchdog driver
  256. */
  257. orion5x_wdt_init();
  258. }
  259. void orion5x_restart(char mode, const char *cmd)
  260. {
  261. /*
  262. * Enable and issue soft reset
  263. */
  264. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  265. orion5x_setbits(CPU_SOFT_RESET, 1);
  266. mdelay(200);
  267. orion5x_clrbits(CPU_SOFT_RESET, 1);
  268. }
  269. /*
  270. * Many orion-based systems have buggy bootloader implementations.
  271. * This is a common fixup for bogus memory tags.
  272. */
  273. void __init tag_fixup_mem32(struct tag *t, char **from,
  274. struct meminfo *meminfo)
  275. {
  276. for (; t->hdr.size; t = tag_next(t))
  277. if (t->hdr.tag == ATAG_MEM &&
  278. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  279. t->u.mem.start & ~PAGE_MASK)) {
  280. printk(KERN_WARNING
  281. "Clearing invalid memory bank %dKB@0x%08x\n",
  282. t->u.mem.size / 1024, t->u.mem.start);
  283. t->hdr.tag = 0;
  284. }
  285. }