powerdomain44xx.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * OMAP4 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <linux/bug.h>
  18. #include "powerdomain.h"
  19. #include <plat/prcm.h>
  20. #include "prm2xxx_3xxx.h"
  21. #include "prm44xx.h"
  22. #include "prminst44xx.h"
  23. #include "prm-regbits-44xx.h"
  24. static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  25. {
  26. omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
  27. (pwrst << OMAP_POWERSTATE_SHIFT),
  28. pwrdm->prcm_partition,
  29. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  30. return 0;
  31. }
  32. static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  33. {
  34. u32 v;
  35. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  36. OMAP4_PM_PWSTCTRL);
  37. v &= OMAP_POWERSTATE_MASK;
  38. v >>= OMAP_POWERSTATE_SHIFT;
  39. return v;
  40. }
  41. static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  42. {
  43. u32 v;
  44. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  45. OMAP4_PM_PWSTST);
  46. v &= OMAP_POWERSTATEST_MASK;
  47. v >>= OMAP_POWERSTATEST_SHIFT;
  48. return v;
  49. }
  50. static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  51. {
  52. u32 v;
  53. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  54. OMAP4_PM_PWSTST);
  55. v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
  56. v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
  57. return v;
  58. }
  59. static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
  60. {
  61. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
  62. (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
  63. pwrdm->prcm_partition,
  64. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  65. return 0;
  66. }
  67. static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  68. {
  69. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
  70. OMAP4430_LASTPOWERSTATEENTERED_MASK,
  71. pwrdm->prcm_partition,
  72. pwrdm->prcm_offs, OMAP4_PM_PWSTST);
  73. return 0;
  74. }
  75. static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  76. {
  77. u32 v;
  78. v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
  79. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
  80. pwrdm->prcm_partition, pwrdm->prcm_offs,
  81. OMAP4_PM_PWSTCTRL);
  82. return 0;
  83. }
  84. static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  85. u8 pwrst)
  86. {
  87. u32 m;
  88. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  89. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  90. pwrdm->prcm_partition, pwrdm->prcm_offs,
  91. OMAP4_PM_PWSTCTRL);
  92. return 0;
  93. }
  94. static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  95. u8 pwrst)
  96. {
  97. u32 m;
  98. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  99. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  100. pwrdm->prcm_partition, pwrdm->prcm_offs,
  101. OMAP4_PM_PWSTCTRL);
  102. return 0;
  103. }
  104. static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  105. {
  106. u32 v;
  107. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  108. OMAP4_PM_PWSTST);
  109. v &= OMAP4430_LOGICSTATEST_MASK;
  110. v >>= OMAP4430_LOGICSTATEST_SHIFT;
  111. return v;
  112. }
  113. static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  114. {
  115. u32 v;
  116. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  117. OMAP4_PM_PWSTCTRL);
  118. v &= OMAP4430_LOGICRETSTATE_MASK;
  119. v >>= OMAP4430_LOGICRETSTATE_SHIFT;
  120. return v;
  121. }
  122. static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  123. {
  124. u32 m, v;
  125. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  126. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  127. OMAP4_PM_PWSTST);
  128. v &= m;
  129. v >>= __ffs(m);
  130. return v;
  131. }
  132. static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  133. {
  134. u32 m, v;
  135. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  136. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  137. OMAP4_PM_PWSTCTRL);
  138. v &= m;
  139. v >>= __ffs(m);
  140. return v;
  141. }
  142. static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
  143. {
  144. u32 c = 0;
  145. /*
  146. * REVISIT: pwrdm_wait_transition() may be better implemented
  147. * via a callback and a periodic timer check -- how long do we expect
  148. * powerdomain transitions to take?
  149. */
  150. /* XXX Is this udelay() value meaningful? */
  151. while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  152. pwrdm->prcm_offs,
  153. OMAP4_PM_PWSTST) &
  154. OMAP_INTRANSITION_MASK) &&
  155. (c++ < PWRDM_TRANSITION_BAILOUT))
  156. udelay(1);
  157. if (c > PWRDM_TRANSITION_BAILOUT) {
  158. printk(KERN_ERR "powerdomain: waited too long for "
  159. "powerdomain %s to complete transition\n", pwrdm->name);
  160. return -EAGAIN;
  161. }
  162. pr_debug("powerdomain: completed transition in %d loops\n", c);
  163. return 0;
  164. }
  165. struct pwrdm_ops omap4_pwrdm_operations = {
  166. .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
  167. .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
  168. .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
  169. .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
  170. .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
  171. .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
  172. .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
  173. .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
  174. .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
  175. .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
  176. .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
  177. .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
  178. .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
  179. .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
  180. };