omap_twl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /**
  2. * OMAP and TWL PMIC specific intializations.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated.
  5. * Thara Gopinath
  6. * Copyright (C) 2009 Texas Instruments Incorporated.
  7. * Nishanth Menon
  8. * Copyright (C) 2009 Nokia Corporation
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/i2c/twl.h>
  19. #include "voltage.h"
  20. #include "pm.h"
  21. #define OMAP3_SRI2C_SLAVE_ADDR 0x12
  22. #define OMAP3_VDD_MPU_SR_CONTROL_REG 0x00
  23. #define OMAP3_VDD_CORE_SR_CONTROL_REG 0x01
  24. #define OMAP3_VP_CONFIG_ERROROFFSET 0x00
  25. #define OMAP3_VP_VSTEPMIN_VSTEPMIN 0x1
  26. #define OMAP3_VP_VSTEPMAX_VSTEPMAX 0x04
  27. #define OMAP3_VP_VLIMITTO_TIMEOUT_US 200
  28. #define OMAP3430_VP1_VLIMITTO_VDDMIN 0x14
  29. #define OMAP3430_VP1_VLIMITTO_VDDMAX 0x42
  30. #define OMAP3430_VP2_VLIMITTO_VDDMIN 0x18
  31. #define OMAP3430_VP2_VLIMITTO_VDDMAX 0x2c
  32. #define OMAP3630_VP1_VLIMITTO_VDDMIN 0x18
  33. #define OMAP3630_VP1_VLIMITTO_VDDMAX 0x3c
  34. #define OMAP3630_VP2_VLIMITTO_VDDMIN 0x18
  35. #define OMAP3630_VP2_VLIMITTO_VDDMAX 0x30
  36. #define OMAP4_SRI2C_SLAVE_ADDR 0x12
  37. #define OMAP4_VDD_MPU_SR_VOLT_REG 0x55
  38. #define OMAP4_VDD_MPU_SR_CMD_REG 0x56
  39. #define OMAP4_VDD_IVA_SR_VOLT_REG 0x5B
  40. #define OMAP4_VDD_IVA_SR_CMD_REG 0x5C
  41. #define OMAP4_VDD_CORE_SR_VOLT_REG 0x61
  42. #define OMAP4_VDD_CORE_SR_CMD_REG 0x62
  43. #define OMAP4_VP_CONFIG_ERROROFFSET 0x00
  44. #define OMAP4_VP_VSTEPMIN_VSTEPMIN 0x01
  45. #define OMAP4_VP_VSTEPMAX_VSTEPMAX 0x04
  46. #define OMAP4_VP_VLIMITTO_TIMEOUT_US 200
  47. #define OMAP4_VP_MPU_VLIMITTO_VDDMIN 0xA
  48. #define OMAP4_VP_MPU_VLIMITTO_VDDMAX 0x39
  49. #define OMAP4_VP_IVA_VLIMITTO_VDDMIN 0xA
  50. #define OMAP4_VP_IVA_VLIMITTO_VDDMAX 0x2D
  51. #define OMAP4_VP_CORE_VLIMITTO_VDDMIN 0xA
  52. #define OMAP4_VP_CORE_VLIMITTO_VDDMAX 0x28
  53. static bool is_offset_valid;
  54. static u8 smps_offset;
  55. /*
  56. * Flag to ensure Smartreflex bit in TWL
  57. * being cleared in board file is not overwritten.
  58. */
  59. static bool __initdata twl_sr_enable_autoinit;
  60. #define TWL4030_DCDC_GLOBAL_CFG 0x06
  61. #define REG_SMPS_OFFSET 0xE0
  62. #define SMARTREFLEX_ENABLE BIT(3)
  63. static unsigned long twl4030_vsel_to_uv(const u8 vsel)
  64. {
  65. return (((vsel * 125) + 6000)) * 100;
  66. }
  67. static u8 twl4030_uv_to_vsel(unsigned long uv)
  68. {
  69. return DIV_ROUND_UP(uv - 600000, 12500);
  70. }
  71. static unsigned long twl6030_vsel_to_uv(const u8 vsel)
  72. {
  73. /*
  74. * In TWL6030 depending on the value of SMPS_OFFSET
  75. * efuse register the voltage range supported in
  76. * standard mode can be either between 0.6V - 1.3V or
  77. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  78. * is programmed to all 0's where as starting from
  79. * TWL6030 ES1.1 the efuse is programmed to 1
  80. */
  81. if (!is_offset_valid) {
  82. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  83. REG_SMPS_OFFSET);
  84. is_offset_valid = true;
  85. }
  86. if (!vsel)
  87. return 0;
  88. /*
  89. * There is no specific formula for voltage to vsel
  90. * conversion above 1.3V. There are special hardcoded
  91. * values for voltages above 1.3V. Currently we are
  92. * hardcoding only for 1.35 V which is used for 1GH OPP for
  93. * OMAP4430.
  94. */
  95. if (vsel == 0x3A)
  96. return 1350000;
  97. if (smps_offset & 0x8)
  98. return ((((vsel - 1) * 1266) + 70900)) * 10;
  99. else
  100. return ((((vsel - 1) * 1266) + 60770)) * 10;
  101. }
  102. static u8 twl6030_uv_to_vsel(unsigned long uv)
  103. {
  104. /*
  105. * In TWL6030 depending on the value of SMPS_OFFSET
  106. * efuse register the voltage range supported in
  107. * standard mode can be either between 0.6V - 1.3V or
  108. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  109. * is programmed to all 0's where as starting from
  110. * TWL6030 ES1.1 the efuse is programmed to 1
  111. */
  112. if (!is_offset_valid) {
  113. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  114. REG_SMPS_OFFSET);
  115. is_offset_valid = true;
  116. }
  117. if (!uv)
  118. return 0x00;
  119. /*
  120. * There is no specific formula for voltage to vsel
  121. * conversion above 1.3V. There are special hardcoded
  122. * values for voltages above 1.3V. Currently we are
  123. * hardcoding only for 1.35 V which is used for 1GH OPP for
  124. * OMAP4430.
  125. */
  126. if (uv > twl6030_vsel_to_uv(0x39)) {
  127. if (uv == 1350000)
  128. return 0x3A;
  129. pr_err("%s:OUT OF RANGE! non mapped vsel for %ld Vs max %ld\n",
  130. __func__, uv, twl6030_vsel_to_uv(0x39));
  131. return 0x3A;
  132. }
  133. if (smps_offset & 0x8)
  134. return DIV_ROUND_UP(uv - 709000, 12660) + 1;
  135. else
  136. return DIV_ROUND_UP(uv - 607700, 12660) + 1;
  137. }
  138. static struct omap_voltdm_pmic omap3_mpu_pmic = {
  139. .slew_rate = 4000,
  140. .step_size = 12500,
  141. .on_volt = 1200000,
  142. .onlp_volt = 1000000,
  143. .ret_volt = 975000,
  144. .off_volt = 600000,
  145. .volt_setup_time = 0xfff,
  146. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  147. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  148. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  149. .vp_vddmin = OMAP3430_VP1_VLIMITTO_VDDMIN,
  150. .vp_vddmax = OMAP3430_VP1_VLIMITTO_VDDMAX,
  151. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  152. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  153. .volt_reg_addr = OMAP3_VDD_MPU_SR_CONTROL_REG,
  154. .i2c_high_speed = true,
  155. .vsel_to_uv = twl4030_vsel_to_uv,
  156. .uv_to_vsel = twl4030_uv_to_vsel,
  157. };
  158. static struct omap_voltdm_pmic omap3_core_pmic = {
  159. .slew_rate = 4000,
  160. .step_size = 12500,
  161. .on_volt = 1200000,
  162. .onlp_volt = 1000000,
  163. .ret_volt = 975000,
  164. .off_volt = 600000,
  165. .volt_setup_time = 0xfff,
  166. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  167. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  168. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  169. .vp_vddmin = OMAP3430_VP2_VLIMITTO_VDDMIN,
  170. .vp_vddmax = OMAP3430_VP2_VLIMITTO_VDDMAX,
  171. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  172. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  173. .volt_reg_addr = OMAP3_VDD_CORE_SR_CONTROL_REG,
  174. .i2c_high_speed = true,
  175. .vsel_to_uv = twl4030_vsel_to_uv,
  176. .uv_to_vsel = twl4030_uv_to_vsel,
  177. };
  178. static struct omap_voltdm_pmic omap4_mpu_pmic = {
  179. .slew_rate = 4000,
  180. .step_size = 12660,
  181. .on_volt = 1375000,
  182. .onlp_volt = 1375000,
  183. .ret_volt = 830000,
  184. .off_volt = 0,
  185. .volt_setup_time = 0,
  186. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  187. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  188. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  189. .vp_vddmin = OMAP4_VP_MPU_VLIMITTO_VDDMIN,
  190. .vp_vddmax = OMAP4_VP_MPU_VLIMITTO_VDDMAX,
  191. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  192. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  193. .volt_reg_addr = OMAP4_VDD_MPU_SR_VOLT_REG,
  194. .cmd_reg_addr = OMAP4_VDD_MPU_SR_CMD_REG,
  195. .i2c_high_speed = true,
  196. .vsel_to_uv = twl6030_vsel_to_uv,
  197. .uv_to_vsel = twl6030_uv_to_vsel,
  198. };
  199. static struct omap_voltdm_pmic omap4_iva_pmic = {
  200. .slew_rate = 4000,
  201. .step_size = 12660,
  202. .on_volt = 1188000,
  203. .onlp_volt = 1188000,
  204. .ret_volt = 830000,
  205. .off_volt = 0,
  206. .volt_setup_time = 0,
  207. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  208. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  209. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  210. .vp_vddmin = OMAP4_VP_IVA_VLIMITTO_VDDMIN,
  211. .vp_vddmax = OMAP4_VP_IVA_VLIMITTO_VDDMAX,
  212. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  213. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  214. .volt_reg_addr = OMAP4_VDD_IVA_SR_VOLT_REG,
  215. .cmd_reg_addr = OMAP4_VDD_IVA_SR_CMD_REG,
  216. .i2c_high_speed = true,
  217. .vsel_to_uv = twl6030_vsel_to_uv,
  218. .uv_to_vsel = twl6030_uv_to_vsel,
  219. };
  220. static struct omap_voltdm_pmic omap4_core_pmic = {
  221. .slew_rate = 4000,
  222. .step_size = 12660,
  223. .on_volt = 1200000,
  224. .onlp_volt = 1200000,
  225. .ret_volt = 830000,
  226. .off_volt = 0,
  227. .volt_setup_time = 0,
  228. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  229. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  230. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  231. .vp_vddmin = OMAP4_VP_CORE_VLIMITTO_VDDMIN,
  232. .vp_vddmax = OMAP4_VP_CORE_VLIMITTO_VDDMAX,
  233. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  234. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  235. .volt_reg_addr = OMAP4_VDD_CORE_SR_VOLT_REG,
  236. .cmd_reg_addr = OMAP4_VDD_CORE_SR_CMD_REG,
  237. .vsel_to_uv = twl6030_vsel_to_uv,
  238. .uv_to_vsel = twl6030_uv_to_vsel,
  239. };
  240. int __init omap4_twl_init(void)
  241. {
  242. struct voltagedomain *voltdm;
  243. if (!cpu_is_omap44xx())
  244. return -ENODEV;
  245. voltdm = voltdm_lookup("mpu");
  246. omap_voltage_register_pmic(voltdm, &omap4_mpu_pmic);
  247. voltdm = voltdm_lookup("iva");
  248. omap_voltage_register_pmic(voltdm, &omap4_iva_pmic);
  249. voltdm = voltdm_lookup("core");
  250. omap_voltage_register_pmic(voltdm, &omap4_core_pmic);
  251. return 0;
  252. }
  253. int __init omap3_twl_init(void)
  254. {
  255. struct voltagedomain *voltdm;
  256. if (!cpu_is_omap34xx())
  257. return -ENODEV;
  258. if (cpu_is_omap3630()) {
  259. omap3_mpu_pmic.vp_vddmin = OMAP3630_VP1_VLIMITTO_VDDMIN;
  260. omap3_mpu_pmic.vp_vddmax = OMAP3630_VP1_VLIMITTO_VDDMAX;
  261. omap3_core_pmic.vp_vddmin = OMAP3630_VP2_VLIMITTO_VDDMIN;
  262. omap3_core_pmic.vp_vddmax = OMAP3630_VP2_VLIMITTO_VDDMAX;
  263. }
  264. /*
  265. * The smartreflex bit on twl4030 specifies if the setting of voltage
  266. * is done over the I2C_SR path. Since this setting is independent of
  267. * the actual usage of smartreflex AVS module, we enable TWL SR bit
  268. * by default irrespective of whether smartreflex AVS module is enabled
  269. * on the OMAP side or not. This is because without this bit enabled,
  270. * the voltage scaling through vp forceupdate/bypass mechanism of
  271. * voltage scaling will not function on TWL over I2C_SR.
  272. */
  273. if (!twl_sr_enable_autoinit)
  274. omap3_twl_set_sr_bit(true);
  275. voltdm = voltdm_lookup("mpu_iva");
  276. omap_voltage_register_pmic(voltdm, &omap3_mpu_pmic);
  277. voltdm = voltdm_lookup("core");
  278. omap_voltage_register_pmic(voltdm, &omap3_core_pmic);
  279. return 0;
  280. }
  281. /**
  282. * omap3_twl_set_sr_bit() - Set/Clear SR bit on TWL
  283. * @enable: enable SR mode in twl or not
  284. *
  285. * If 'enable' is true, enables Smartreflex bit on TWL 4030 to make sure
  286. * voltage scaling through OMAP SR works. Else, the smartreflex bit
  287. * on twl4030 is cleared as there are platforms which use OMAP3 and T2 but
  288. * use Synchronized Scaling Hardware Strategy (ENABLE_VMODE=1) and Direct
  289. * Strategy Software Scaling Mode (ENABLE_VMODE=0), for setting the voltages,
  290. * in those scenarios this bit is to be cleared (enable = false).
  291. *
  292. * Returns 0 on success, error is returned if I2C read/write fails.
  293. */
  294. int __init omap3_twl_set_sr_bit(bool enable)
  295. {
  296. u8 temp;
  297. int ret;
  298. if (twl_sr_enable_autoinit)
  299. pr_warning("%s: unexpected multiple calls\n", __func__);
  300. ret = twl_i2c_read_u8(TWL4030_MODULE_PM_RECEIVER, &temp,
  301. TWL4030_DCDC_GLOBAL_CFG);
  302. if (ret)
  303. goto err;
  304. if (enable)
  305. temp |= SMARTREFLEX_ENABLE;
  306. else
  307. temp &= ~SMARTREFLEX_ENABLE;
  308. ret = twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, temp,
  309. TWL4030_DCDC_GLOBAL_CFG);
  310. if (!ret) {
  311. twl_sr_enable_autoinit = true;
  312. return 0;
  313. }
  314. err:
  315. pr_err("%s: Error access to TWL4030 (%d)\n", __func__, ret);
  316. return ret;
  317. }