omap_hwmod_44xx_data.c 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /* Backward references (IPs with Bus Master capability) */
  43. static struct omap_hwmod omap44xx_aess_hwmod;
  44. static struct omap_hwmod omap44xx_dma_system_hwmod;
  45. static struct omap_hwmod omap44xx_dmm_hwmod;
  46. static struct omap_hwmod omap44xx_dsp_hwmod;
  47. static struct omap_hwmod omap44xx_dss_hwmod;
  48. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  49. static struct omap_hwmod omap44xx_hsi_hwmod;
  50. static struct omap_hwmod omap44xx_ipu_hwmod;
  51. static struct omap_hwmod omap44xx_iss_hwmod;
  52. static struct omap_hwmod omap44xx_iva_hwmod;
  53. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  56. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  57. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  58. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  59. static struct omap_hwmod omap44xx_l4_per_hwmod;
  60. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  61. static struct omap_hwmod omap44xx_mmc1_hwmod;
  62. static struct omap_hwmod omap44xx_mmc2_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_hwmod;
  64. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  65. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  66. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  67. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  68. /*
  69. * Interconnects omap_hwmod structures
  70. * hwmods that compose the global OMAP interconnect
  71. */
  72. /*
  73. * 'dmm' class
  74. * instance(s): dmm
  75. */
  76. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  77. .name = "dmm",
  78. };
  79. /* dmm */
  80. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  81. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  82. { .irq = -1 }
  83. };
  84. /* l3_main_1 -> dmm */
  85. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  86. .master = &omap44xx_l3_main_1_hwmod,
  87. .slave = &omap44xx_dmm_hwmod,
  88. .clk = "l3_div_ck",
  89. .user = OCP_USER_SDMA,
  90. };
  91. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  92. {
  93. .pa_start = 0x4e000000,
  94. .pa_end = 0x4e0007ff,
  95. .flags = ADDR_TYPE_RT
  96. },
  97. { }
  98. };
  99. /* mpu -> dmm */
  100. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  101. .master = &omap44xx_mpu_hwmod,
  102. .slave = &omap44xx_dmm_hwmod,
  103. .clk = "l3_div_ck",
  104. .addr = omap44xx_dmm_addrs,
  105. .user = OCP_USER_MPU,
  106. };
  107. /* dmm slave ports */
  108. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  109. &omap44xx_l3_main_1__dmm,
  110. &omap44xx_mpu__dmm,
  111. };
  112. static struct omap_hwmod omap44xx_dmm_hwmod = {
  113. .name = "dmm",
  114. .class = &omap44xx_dmm_hwmod_class,
  115. .clkdm_name = "l3_emif_clkdm",
  116. .prcm = {
  117. .omap4 = {
  118. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  119. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  120. },
  121. },
  122. .slaves = omap44xx_dmm_slaves,
  123. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  124. .mpu_irqs = omap44xx_dmm_irqs,
  125. };
  126. /*
  127. * 'emif_fw' class
  128. * instance(s): emif_fw
  129. */
  130. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  131. .name = "emif_fw",
  132. };
  133. /* emif_fw */
  134. /* dmm -> emif_fw */
  135. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  136. .master = &omap44xx_dmm_hwmod,
  137. .slave = &omap44xx_emif_fw_hwmod,
  138. .clk = "l3_div_ck",
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  142. {
  143. .pa_start = 0x4a20c000,
  144. .pa_end = 0x4a20c0ff,
  145. .flags = ADDR_TYPE_RT
  146. },
  147. { }
  148. };
  149. /* l4_cfg -> emif_fw */
  150. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  151. .master = &omap44xx_l4_cfg_hwmod,
  152. .slave = &omap44xx_emif_fw_hwmod,
  153. .clk = "l4_div_ck",
  154. .addr = omap44xx_emif_fw_addrs,
  155. .user = OCP_USER_MPU,
  156. };
  157. /* emif_fw slave ports */
  158. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  159. &omap44xx_dmm__emif_fw,
  160. &omap44xx_l4_cfg__emif_fw,
  161. };
  162. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  163. .name = "emif_fw",
  164. .class = &omap44xx_emif_fw_hwmod_class,
  165. .clkdm_name = "l3_emif_clkdm",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  169. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  170. },
  171. },
  172. .slaves = omap44xx_emif_fw_slaves,
  173. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  174. };
  175. /*
  176. * 'l3' class
  177. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  178. */
  179. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  180. .name = "l3",
  181. };
  182. /* l3_instr */
  183. /* iva -> l3_instr */
  184. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  185. .master = &omap44xx_iva_hwmod,
  186. .slave = &omap44xx_l3_instr_hwmod,
  187. .clk = "l3_div_ck",
  188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  189. };
  190. /* l3_main_3 -> l3_instr */
  191. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  192. .master = &omap44xx_l3_main_3_hwmod,
  193. .slave = &omap44xx_l3_instr_hwmod,
  194. .clk = "l3_div_ck",
  195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  196. };
  197. /* l3_instr slave ports */
  198. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  199. &omap44xx_iva__l3_instr,
  200. &omap44xx_l3_main_3__l3_instr,
  201. };
  202. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  203. .name = "l3_instr",
  204. .class = &omap44xx_l3_hwmod_class,
  205. .clkdm_name = "l3_instr_clkdm",
  206. .prcm = {
  207. .omap4 = {
  208. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  209. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  210. .modulemode = MODULEMODE_HWCTRL,
  211. },
  212. },
  213. .slaves = omap44xx_l3_instr_slaves,
  214. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  215. };
  216. /* l3_main_1 */
  217. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  218. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  219. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  220. { .irq = -1 }
  221. };
  222. /* dsp -> l3_main_1 */
  223. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  224. .master = &omap44xx_dsp_hwmod,
  225. .slave = &omap44xx_l3_main_1_hwmod,
  226. .clk = "l3_div_ck",
  227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  228. };
  229. /* dss -> l3_main_1 */
  230. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  231. .master = &omap44xx_dss_hwmod,
  232. .slave = &omap44xx_l3_main_1_hwmod,
  233. .clk = "l3_div_ck",
  234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  235. };
  236. /* l3_main_2 -> l3_main_1 */
  237. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  238. .master = &omap44xx_l3_main_2_hwmod,
  239. .slave = &omap44xx_l3_main_1_hwmod,
  240. .clk = "l3_div_ck",
  241. .user = OCP_USER_MPU | OCP_USER_SDMA,
  242. };
  243. /* l4_cfg -> l3_main_1 */
  244. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  245. .master = &omap44xx_l4_cfg_hwmod,
  246. .slave = &omap44xx_l3_main_1_hwmod,
  247. .clk = "l4_div_ck",
  248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  249. };
  250. /* mmc1 -> l3_main_1 */
  251. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  252. .master = &omap44xx_mmc1_hwmod,
  253. .slave = &omap44xx_l3_main_1_hwmod,
  254. .clk = "l3_div_ck",
  255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  256. };
  257. /* mmc2 -> l3_main_1 */
  258. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  259. .master = &omap44xx_mmc2_hwmod,
  260. .slave = &omap44xx_l3_main_1_hwmod,
  261. .clk = "l3_div_ck",
  262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  263. };
  264. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  265. {
  266. .pa_start = 0x44000000,
  267. .pa_end = 0x44000fff,
  268. .flags = ADDR_TYPE_RT
  269. },
  270. { }
  271. };
  272. /* mpu -> l3_main_1 */
  273. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  274. .master = &omap44xx_mpu_hwmod,
  275. .slave = &omap44xx_l3_main_1_hwmod,
  276. .clk = "l3_div_ck",
  277. .addr = omap44xx_l3_main_1_addrs,
  278. .user = OCP_USER_MPU,
  279. };
  280. /* l3_main_1 slave ports */
  281. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  282. &omap44xx_dsp__l3_main_1,
  283. &omap44xx_dss__l3_main_1,
  284. &omap44xx_l3_main_2__l3_main_1,
  285. &omap44xx_l4_cfg__l3_main_1,
  286. &omap44xx_mmc1__l3_main_1,
  287. &omap44xx_mmc2__l3_main_1,
  288. &omap44xx_mpu__l3_main_1,
  289. };
  290. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  291. .name = "l3_main_1",
  292. .class = &omap44xx_l3_hwmod_class,
  293. .clkdm_name = "l3_1_clkdm",
  294. .mpu_irqs = omap44xx_l3_main_1_irqs,
  295. .prcm = {
  296. .omap4 = {
  297. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  298. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  299. },
  300. },
  301. .slaves = omap44xx_l3_main_1_slaves,
  302. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  303. };
  304. /* l3_main_2 */
  305. /* dma_system -> l3_main_2 */
  306. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  307. .master = &omap44xx_dma_system_hwmod,
  308. .slave = &omap44xx_l3_main_2_hwmod,
  309. .clk = "l3_div_ck",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* hsi -> l3_main_2 */
  313. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  314. .master = &omap44xx_hsi_hwmod,
  315. .slave = &omap44xx_l3_main_2_hwmod,
  316. .clk = "l3_div_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* ipu -> l3_main_2 */
  320. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  321. .master = &omap44xx_ipu_hwmod,
  322. .slave = &omap44xx_l3_main_2_hwmod,
  323. .clk = "l3_div_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* iss -> l3_main_2 */
  327. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  328. .master = &omap44xx_iss_hwmod,
  329. .slave = &omap44xx_l3_main_2_hwmod,
  330. .clk = "l3_div_ck",
  331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  332. };
  333. /* iva -> l3_main_2 */
  334. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  335. .master = &omap44xx_iva_hwmod,
  336. .slave = &omap44xx_l3_main_2_hwmod,
  337. .clk = "l3_div_ck",
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  341. {
  342. .pa_start = 0x44800000,
  343. .pa_end = 0x44801fff,
  344. .flags = ADDR_TYPE_RT
  345. },
  346. { }
  347. };
  348. /* l3_main_1 -> l3_main_2 */
  349. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  350. .master = &omap44xx_l3_main_1_hwmod,
  351. .slave = &omap44xx_l3_main_2_hwmod,
  352. .clk = "l3_div_ck",
  353. .addr = omap44xx_l3_main_2_addrs,
  354. .user = OCP_USER_MPU,
  355. };
  356. /* l4_cfg -> l3_main_2 */
  357. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  358. .master = &omap44xx_l4_cfg_hwmod,
  359. .slave = &omap44xx_l3_main_2_hwmod,
  360. .clk = "l4_div_ck",
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* usb_otg_hs -> l3_main_2 */
  364. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  365. .master = &omap44xx_usb_otg_hs_hwmod,
  366. .slave = &omap44xx_l3_main_2_hwmod,
  367. .clk = "l3_div_ck",
  368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  369. };
  370. /* l3_main_2 slave ports */
  371. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  372. &omap44xx_dma_system__l3_main_2,
  373. &omap44xx_hsi__l3_main_2,
  374. &omap44xx_ipu__l3_main_2,
  375. &omap44xx_iss__l3_main_2,
  376. &omap44xx_iva__l3_main_2,
  377. &omap44xx_l3_main_1__l3_main_2,
  378. &omap44xx_l4_cfg__l3_main_2,
  379. &omap44xx_usb_otg_hs__l3_main_2,
  380. };
  381. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  382. .name = "l3_main_2",
  383. .class = &omap44xx_l3_hwmod_class,
  384. .clkdm_name = "l3_2_clkdm",
  385. .prcm = {
  386. .omap4 = {
  387. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  388. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  389. },
  390. },
  391. .slaves = omap44xx_l3_main_2_slaves,
  392. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  393. };
  394. /* l3_main_3 */
  395. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  396. {
  397. .pa_start = 0x45000000,
  398. .pa_end = 0x45000fff,
  399. .flags = ADDR_TYPE_RT
  400. },
  401. { }
  402. };
  403. /* l3_main_1 -> l3_main_3 */
  404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  405. .master = &omap44xx_l3_main_1_hwmod,
  406. .slave = &omap44xx_l3_main_3_hwmod,
  407. .clk = "l3_div_ck",
  408. .addr = omap44xx_l3_main_3_addrs,
  409. .user = OCP_USER_MPU,
  410. };
  411. /* l3_main_2 -> l3_main_3 */
  412. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  413. .master = &omap44xx_l3_main_2_hwmod,
  414. .slave = &omap44xx_l3_main_3_hwmod,
  415. .clk = "l3_div_ck",
  416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  417. };
  418. /* l4_cfg -> l3_main_3 */
  419. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  420. .master = &omap44xx_l4_cfg_hwmod,
  421. .slave = &omap44xx_l3_main_3_hwmod,
  422. .clk = "l4_div_ck",
  423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  424. };
  425. /* l3_main_3 slave ports */
  426. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  427. &omap44xx_l3_main_1__l3_main_3,
  428. &omap44xx_l3_main_2__l3_main_3,
  429. &omap44xx_l4_cfg__l3_main_3,
  430. };
  431. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  432. .name = "l3_main_3",
  433. .class = &omap44xx_l3_hwmod_class,
  434. .clkdm_name = "l3_instr_clkdm",
  435. .prcm = {
  436. .omap4 = {
  437. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  438. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  439. .modulemode = MODULEMODE_HWCTRL,
  440. },
  441. },
  442. .slaves = omap44xx_l3_main_3_slaves,
  443. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  444. };
  445. /*
  446. * 'l4' class
  447. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  448. */
  449. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  450. .name = "l4",
  451. };
  452. /* l4_abe */
  453. /* aess -> l4_abe */
  454. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  455. .master = &omap44xx_aess_hwmod,
  456. .slave = &omap44xx_l4_abe_hwmod,
  457. .clk = "ocp_abe_iclk",
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* dsp -> l4_abe */
  461. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  462. .master = &omap44xx_dsp_hwmod,
  463. .slave = &omap44xx_l4_abe_hwmod,
  464. .clk = "ocp_abe_iclk",
  465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  466. };
  467. /* l3_main_1 -> l4_abe */
  468. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  469. .master = &omap44xx_l3_main_1_hwmod,
  470. .slave = &omap44xx_l4_abe_hwmod,
  471. .clk = "l3_div_ck",
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* mpu -> l4_abe */
  475. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  476. .master = &omap44xx_mpu_hwmod,
  477. .slave = &omap44xx_l4_abe_hwmod,
  478. .clk = "ocp_abe_iclk",
  479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  480. };
  481. /* l4_abe slave ports */
  482. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  483. &omap44xx_aess__l4_abe,
  484. &omap44xx_dsp__l4_abe,
  485. &omap44xx_l3_main_1__l4_abe,
  486. &omap44xx_mpu__l4_abe,
  487. };
  488. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  489. .name = "l4_abe",
  490. .class = &omap44xx_l4_hwmod_class,
  491. .clkdm_name = "abe_clkdm",
  492. .prcm = {
  493. .omap4 = {
  494. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  495. },
  496. },
  497. .slaves = omap44xx_l4_abe_slaves,
  498. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  499. };
  500. /* l4_cfg */
  501. /* l3_main_1 -> l4_cfg */
  502. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  503. .master = &omap44xx_l3_main_1_hwmod,
  504. .slave = &omap44xx_l4_cfg_hwmod,
  505. .clk = "l3_div_ck",
  506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  507. };
  508. /* l4_cfg slave ports */
  509. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  510. &omap44xx_l3_main_1__l4_cfg,
  511. };
  512. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  513. .name = "l4_cfg",
  514. .class = &omap44xx_l4_hwmod_class,
  515. .clkdm_name = "l4_cfg_clkdm",
  516. .prcm = {
  517. .omap4 = {
  518. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  519. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  520. },
  521. },
  522. .slaves = omap44xx_l4_cfg_slaves,
  523. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  524. };
  525. /* l4_per */
  526. /* l3_main_2 -> l4_per */
  527. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  528. .master = &omap44xx_l3_main_2_hwmod,
  529. .slave = &omap44xx_l4_per_hwmod,
  530. .clk = "l3_div_ck",
  531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  532. };
  533. /* l4_per slave ports */
  534. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  535. &omap44xx_l3_main_2__l4_per,
  536. };
  537. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  538. .name = "l4_per",
  539. .class = &omap44xx_l4_hwmod_class,
  540. .clkdm_name = "l4_per_clkdm",
  541. .prcm = {
  542. .omap4 = {
  543. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  544. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  545. },
  546. },
  547. .slaves = omap44xx_l4_per_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  549. };
  550. /* l4_wkup */
  551. /* l4_cfg -> l4_wkup */
  552. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  553. .master = &omap44xx_l4_cfg_hwmod,
  554. .slave = &omap44xx_l4_wkup_hwmod,
  555. .clk = "l4_div_ck",
  556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  557. };
  558. /* l4_wkup slave ports */
  559. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  560. &omap44xx_l4_cfg__l4_wkup,
  561. };
  562. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  563. .name = "l4_wkup",
  564. .class = &omap44xx_l4_hwmod_class,
  565. .clkdm_name = "l4_wkup_clkdm",
  566. .prcm = {
  567. .omap4 = {
  568. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  569. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  570. },
  571. },
  572. .slaves = omap44xx_l4_wkup_slaves,
  573. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  574. };
  575. /*
  576. * 'mpu_bus' class
  577. * instance(s): mpu_private
  578. */
  579. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  580. .name = "mpu_bus",
  581. };
  582. /* mpu_private */
  583. /* mpu -> mpu_private */
  584. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  585. .master = &omap44xx_mpu_hwmod,
  586. .slave = &omap44xx_mpu_private_hwmod,
  587. .clk = "l3_div_ck",
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. /* mpu_private slave ports */
  591. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  592. &omap44xx_mpu__mpu_private,
  593. };
  594. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  595. .name = "mpu_private",
  596. .class = &omap44xx_mpu_bus_hwmod_class,
  597. .clkdm_name = "mpuss_clkdm",
  598. .slaves = omap44xx_mpu_private_slaves,
  599. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  600. };
  601. /*
  602. * Modules omap_hwmod structures
  603. *
  604. * The following IPs are excluded for the moment because:
  605. * - They do not need an explicit SW control using omap_hwmod API.
  606. * - They still need to be validated with the driver
  607. * properly adapted to omap_hwmod / omap_device
  608. *
  609. * c2c
  610. * c2c_target_fw
  611. * cm_core
  612. * cm_core_aon
  613. * ctrl_module_core
  614. * ctrl_module_pad_core
  615. * ctrl_module_pad_wkup
  616. * ctrl_module_wkup
  617. * debugss
  618. * efuse_ctrl_cust
  619. * efuse_ctrl_std
  620. * elm
  621. * emif1
  622. * emif2
  623. * fdif
  624. * gpmc
  625. * gpu
  626. * hdq1w
  627. * mcasp
  628. * mpu_c0
  629. * mpu_c1
  630. * ocmc_ram
  631. * ocp2scp_usb_phy
  632. * ocp_wp_noc
  633. * prcm_mpu
  634. * prm
  635. * scrm
  636. * sl2if
  637. * slimbus1
  638. * slimbus2
  639. * usb_host_fs
  640. * usb_host_hs
  641. * usb_phy_cm
  642. * usb_tll_hs
  643. * usim
  644. */
  645. /*
  646. * 'aess' class
  647. * audio engine sub system
  648. */
  649. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  650. .rev_offs = 0x0000,
  651. .sysc_offs = 0x0010,
  652. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  653. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  654. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  655. MSTANDBY_SMART_WKUP),
  656. .sysc_fields = &omap_hwmod_sysc_type2,
  657. };
  658. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  659. .name = "aess",
  660. .sysc = &omap44xx_aess_sysc,
  661. };
  662. /* aess */
  663. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  664. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  665. { .irq = -1 }
  666. };
  667. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  668. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  676. { .dma_req = -1 }
  677. };
  678. /* aess master ports */
  679. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  680. &omap44xx_aess__l4_abe,
  681. };
  682. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  683. {
  684. .pa_start = 0x401f1000,
  685. .pa_end = 0x401f13ff,
  686. .flags = ADDR_TYPE_RT
  687. },
  688. { }
  689. };
  690. /* l4_abe -> aess */
  691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  692. .master = &omap44xx_l4_abe_hwmod,
  693. .slave = &omap44xx_aess_hwmod,
  694. .clk = "ocp_abe_iclk",
  695. .addr = omap44xx_aess_addrs,
  696. .user = OCP_USER_MPU,
  697. };
  698. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  699. {
  700. .pa_start = 0x490f1000,
  701. .pa_end = 0x490f13ff,
  702. .flags = ADDR_TYPE_RT
  703. },
  704. { }
  705. };
  706. /* l4_abe -> aess (dma) */
  707. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  708. .master = &omap44xx_l4_abe_hwmod,
  709. .slave = &omap44xx_aess_hwmod,
  710. .clk = "ocp_abe_iclk",
  711. .addr = omap44xx_aess_dma_addrs,
  712. .user = OCP_USER_SDMA,
  713. };
  714. /* aess slave ports */
  715. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  716. &omap44xx_l4_abe__aess,
  717. &omap44xx_l4_abe__aess_dma,
  718. };
  719. static struct omap_hwmod omap44xx_aess_hwmod = {
  720. .name = "aess",
  721. .class = &omap44xx_aess_hwmod_class,
  722. .clkdm_name = "abe_clkdm",
  723. .mpu_irqs = omap44xx_aess_irqs,
  724. .sdma_reqs = omap44xx_aess_sdma_reqs,
  725. .main_clk = "aess_fck",
  726. .prcm = {
  727. .omap4 = {
  728. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  729. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  730. .modulemode = MODULEMODE_SWCTRL,
  731. },
  732. },
  733. .slaves = omap44xx_aess_slaves,
  734. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  735. .masters = omap44xx_aess_masters,
  736. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  737. };
  738. /*
  739. * 'bandgap' class
  740. * bangap reference for ldo regulators
  741. */
  742. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  743. .name = "bandgap",
  744. };
  745. /* bandgap */
  746. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  747. { .role = "fclk", .clk = "bandgap_fclk" },
  748. };
  749. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  750. .name = "bandgap",
  751. .class = &omap44xx_bandgap_hwmod_class,
  752. .clkdm_name = "l4_wkup_clkdm",
  753. .prcm = {
  754. .omap4 = {
  755. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  756. },
  757. },
  758. .opt_clks = bandgap_opt_clks,
  759. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  760. };
  761. /*
  762. * 'counter' class
  763. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  764. */
  765. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  766. .rev_offs = 0x0000,
  767. .sysc_offs = 0x0004,
  768. .sysc_flags = SYSC_HAS_SIDLEMODE,
  769. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  770. SIDLE_SMART_WKUP),
  771. .sysc_fields = &omap_hwmod_sysc_type1,
  772. };
  773. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  774. .name = "counter",
  775. .sysc = &omap44xx_counter_sysc,
  776. };
  777. /* counter_32k */
  778. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  779. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  780. {
  781. .pa_start = 0x4a304000,
  782. .pa_end = 0x4a30401f,
  783. .flags = ADDR_TYPE_RT
  784. },
  785. { }
  786. };
  787. /* l4_wkup -> counter_32k */
  788. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  789. .master = &omap44xx_l4_wkup_hwmod,
  790. .slave = &omap44xx_counter_32k_hwmod,
  791. .clk = "l4_wkup_clk_mux_ck",
  792. .addr = omap44xx_counter_32k_addrs,
  793. .user = OCP_USER_MPU | OCP_USER_SDMA,
  794. };
  795. /* counter_32k slave ports */
  796. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  797. &omap44xx_l4_wkup__counter_32k,
  798. };
  799. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  800. .name = "counter_32k",
  801. .class = &omap44xx_counter_hwmod_class,
  802. .clkdm_name = "l4_wkup_clkdm",
  803. .flags = HWMOD_SWSUP_SIDLE,
  804. .main_clk = "sys_32k_ck",
  805. .prcm = {
  806. .omap4 = {
  807. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  808. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  809. },
  810. },
  811. .slaves = omap44xx_counter_32k_slaves,
  812. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  813. };
  814. /*
  815. * 'dma' class
  816. * dma controller for data exchange between memory to memory (i.e. internal or
  817. * external memory) and gp peripherals to memory or memory to gp peripherals
  818. */
  819. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  820. .rev_offs = 0x0000,
  821. .sysc_offs = 0x002c,
  822. .syss_offs = 0x0028,
  823. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  824. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  825. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  826. SYSS_HAS_RESET_STATUS),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  828. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  829. .sysc_fields = &omap_hwmod_sysc_type1,
  830. };
  831. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  832. .name = "dma",
  833. .sysc = &omap44xx_dma_sysc,
  834. };
  835. /* dma dev_attr */
  836. static struct omap_dma_dev_attr dma_dev_attr = {
  837. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  838. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  839. .lch_count = 32,
  840. };
  841. /* dma_system */
  842. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  843. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  844. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  845. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  846. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  847. { .irq = -1 }
  848. };
  849. /* dma_system master ports */
  850. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  851. &omap44xx_dma_system__l3_main_2,
  852. };
  853. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  854. {
  855. .pa_start = 0x4a056000,
  856. .pa_end = 0x4a056fff,
  857. .flags = ADDR_TYPE_RT
  858. },
  859. { }
  860. };
  861. /* l4_cfg -> dma_system */
  862. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  863. .master = &omap44xx_l4_cfg_hwmod,
  864. .slave = &omap44xx_dma_system_hwmod,
  865. .clk = "l4_div_ck",
  866. .addr = omap44xx_dma_system_addrs,
  867. .user = OCP_USER_MPU | OCP_USER_SDMA,
  868. };
  869. /* dma_system slave ports */
  870. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  871. &omap44xx_l4_cfg__dma_system,
  872. };
  873. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  874. .name = "dma_system",
  875. .class = &omap44xx_dma_hwmod_class,
  876. .clkdm_name = "l3_dma_clkdm",
  877. .mpu_irqs = omap44xx_dma_system_irqs,
  878. .main_clk = "l3_div_ck",
  879. .prcm = {
  880. .omap4 = {
  881. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  882. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  883. },
  884. },
  885. .dev_attr = &dma_dev_attr,
  886. .slaves = omap44xx_dma_system_slaves,
  887. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  888. .masters = omap44xx_dma_system_masters,
  889. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  890. };
  891. /*
  892. * 'dmic' class
  893. * digital microphone controller
  894. */
  895. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  896. .rev_offs = 0x0000,
  897. .sysc_offs = 0x0010,
  898. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  899. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  900. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  901. SIDLE_SMART_WKUP),
  902. .sysc_fields = &omap_hwmod_sysc_type2,
  903. };
  904. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  905. .name = "dmic",
  906. .sysc = &omap44xx_dmic_sysc,
  907. };
  908. /* dmic */
  909. static struct omap_hwmod omap44xx_dmic_hwmod;
  910. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  911. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  912. { .irq = -1 }
  913. };
  914. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  915. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  916. { .dma_req = -1 }
  917. };
  918. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  919. {
  920. .name = "mpu",
  921. .pa_start = 0x4012e000,
  922. .pa_end = 0x4012e07f,
  923. .flags = ADDR_TYPE_RT
  924. },
  925. { }
  926. };
  927. /* l4_abe -> dmic */
  928. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  929. .master = &omap44xx_l4_abe_hwmod,
  930. .slave = &omap44xx_dmic_hwmod,
  931. .clk = "ocp_abe_iclk",
  932. .addr = omap44xx_dmic_addrs,
  933. .user = OCP_USER_MPU,
  934. };
  935. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  936. {
  937. .name = "dma",
  938. .pa_start = 0x4902e000,
  939. .pa_end = 0x4902e07f,
  940. .flags = ADDR_TYPE_RT
  941. },
  942. { }
  943. };
  944. /* l4_abe -> dmic (dma) */
  945. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  946. .master = &omap44xx_l4_abe_hwmod,
  947. .slave = &omap44xx_dmic_hwmod,
  948. .clk = "ocp_abe_iclk",
  949. .addr = omap44xx_dmic_dma_addrs,
  950. .user = OCP_USER_SDMA,
  951. };
  952. /* dmic slave ports */
  953. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  954. &omap44xx_l4_abe__dmic,
  955. &omap44xx_l4_abe__dmic_dma,
  956. };
  957. static struct omap_hwmod omap44xx_dmic_hwmod = {
  958. .name = "dmic",
  959. .class = &omap44xx_dmic_hwmod_class,
  960. .clkdm_name = "abe_clkdm",
  961. .mpu_irqs = omap44xx_dmic_irqs,
  962. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  963. .main_clk = "dmic_fck",
  964. .prcm = {
  965. .omap4 = {
  966. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  967. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  968. .modulemode = MODULEMODE_SWCTRL,
  969. },
  970. },
  971. .slaves = omap44xx_dmic_slaves,
  972. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  973. };
  974. /*
  975. * 'dsp' class
  976. * dsp sub-system
  977. */
  978. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  979. .name = "dsp",
  980. };
  981. /* dsp */
  982. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  983. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  984. { .irq = -1 }
  985. };
  986. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  987. { .name = "mmu_cache", .rst_shift = 1 },
  988. };
  989. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  990. { .name = "dsp", .rst_shift = 0 },
  991. };
  992. /* dsp -> iva */
  993. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  994. .master = &omap44xx_dsp_hwmod,
  995. .slave = &omap44xx_iva_hwmod,
  996. .clk = "dpll_iva_m5x2_ck",
  997. };
  998. /* dsp master ports */
  999. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  1000. &omap44xx_dsp__l3_main_1,
  1001. &omap44xx_dsp__l4_abe,
  1002. &omap44xx_dsp__iva,
  1003. };
  1004. /* l4_cfg -> dsp */
  1005. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1006. .master = &omap44xx_l4_cfg_hwmod,
  1007. .slave = &omap44xx_dsp_hwmod,
  1008. .clk = "l4_div_ck",
  1009. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1010. };
  1011. /* dsp slave ports */
  1012. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1013. &omap44xx_l4_cfg__dsp,
  1014. };
  1015. /* Pseudo hwmod for reset control purpose only */
  1016. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1017. .name = "dsp_c0",
  1018. .class = &omap44xx_dsp_hwmod_class,
  1019. .clkdm_name = "tesla_clkdm",
  1020. .flags = HWMOD_INIT_NO_RESET,
  1021. .rst_lines = omap44xx_dsp_c0_resets,
  1022. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1023. .prcm = {
  1024. .omap4 = {
  1025. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1026. },
  1027. },
  1028. };
  1029. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1030. .name = "dsp",
  1031. .class = &omap44xx_dsp_hwmod_class,
  1032. .clkdm_name = "tesla_clkdm",
  1033. .mpu_irqs = omap44xx_dsp_irqs,
  1034. .rst_lines = omap44xx_dsp_resets,
  1035. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1036. .main_clk = "dsp_fck",
  1037. .prcm = {
  1038. .omap4 = {
  1039. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1040. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1041. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1042. .modulemode = MODULEMODE_HWCTRL,
  1043. },
  1044. },
  1045. .slaves = omap44xx_dsp_slaves,
  1046. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1047. .masters = omap44xx_dsp_masters,
  1048. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1049. };
  1050. /*
  1051. * 'dss' class
  1052. * display sub-system
  1053. */
  1054. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1055. .rev_offs = 0x0000,
  1056. .syss_offs = 0x0014,
  1057. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1058. };
  1059. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1060. .name = "dss",
  1061. .sysc = &omap44xx_dss_sysc,
  1062. .reset = omap_dss_reset,
  1063. };
  1064. /* dss */
  1065. /* dss master ports */
  1066. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1067. &omap44xx_dss__l3_main_1,
  1068. };
  1069. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1070. {
  1071. .pa_start = 0x58000000,
  1072. .pa_end = 0x5800007f,
  1073. .flags = ADDR_TYPE_RT
  1074. },
  1075. { }
  1076. };
  1077. /* l3_main_2 -> dss */
  1078. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1079. .master = &omap44xx_l3_main_2_hwmod,
  1080. .slave = &omap44xx_dss_hwmod,
  1081. .clk = "dss_fck",
  1082. .addr = omap44xx_dss_dma_addrs,
  1083. .user = OCP_USER_SDMA,
  1084. };
  1085. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1086. {
  1087. .pa_start = 0x48040000,
  1088. .pa_end = 0x4804007f,
  1089. .flags = ADDR_TYPE_RT
  1090. },
  1091. { }
  1092. };
  1093. /* l4_per -> dss */
  1094. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1095. .master = &omap44xx_l4_per_hwmod,
  1096. .slave = &omap44xx_dss_hwmod,
  1097. .clk = "l4_div_ck",
  1098. .addr = omap44xx_dss_addrs,
  1099. .user = OCP_USER_MPU,
  1100. };
  1101. /* dss slave ports */
  1102. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1103. &omap44xx_l3_main_2__dss,
  1104. &omap44xx_l4_per__dss,
  1105. };
  1106. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1107. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1108. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1109. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1110. };
  1111. static struct omap_hwmod omap44xx_dss_hwmod = {
  1112. .name = "dss_core",
  1113. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1114. .class = &omap44xx_dss_hwmod_class,
  1115. .clkdm_name = "l3_dss_clkdm",
  1116. .main_clk = "dss_dss_clk",
  1117. .prcm = {
  1118. .omap4 = {
  1119. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1120. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1121. },
  1122. },
  1123. .opt_clks = dss_opt_clks,
  1124. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1125. .slaves = omap44xx_dss_slaves,
  1126. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1127. .masters = omap44xx_dss_masters,
  1128. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1129. };
  1130. /*
  1131. * 'dispc' class
  1132. * display controller
  1133. */
  1134. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1135. .rev_offs = 0x0000,
  1136. .sysc_offs = 0x0010,
  1137. .syss_offs = 0x0014,
  1138. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1139. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1140. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1141. SYSS_HAS_RESET_STATUS),
  1142. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1143. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1144. .sysc_fields = &omap_hwmod_sysc_type1,
  1145. };
  1146. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1147. .name = "dispc",
  1148. .sysc = &omap44xx_dispc_sysc,
  1149. };
  1150. /* dss_dispc */
  1151. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1152. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1153. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1154. { .irq = -1 }
  1155. };
  1156. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1157. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1158. { .dma_req = -1 }
  1159. };
  1160. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1161. {
  1162. .pa_start = 0x58001000,
  1163. .pa_end = 0x58001fff,
  1164. .flags = ADDR_TYPE_RT
  1165. },
  1166. { }
  1167. };
  1168. /* l3_main_2 -> dss_dispc */
  1169. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1170. .master = &omap44xx_l3_main_2_hwmod,
  1171. .slave = &omap44xx_dss_dispc_hwmod,
  1172. .clk = "dss_fck",
  1173. .addr = omap44xx_dss_dispc_dma_addrs,
  1174. .user = OCP_USER_SDMA,
  1175. };
  1176. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1177. {
  1178. .pa_start = 0x48041000,
  1179. .pa_end = 0x48041fff,
  1180. .flags = ADDR_TYPE_RT
  1181. },
  1182. { }
  1183. };
  1184. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1185. .manager_count = 3,
  1186. .has_framedonetv_irq = 1
  1187. };
  1188. /* l4_per -> dss_dispc */
  1189. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1190. .master = &omap44xx_l4_per_hwmod,
  1191. .slave = &omap44xx_dss_dispc_hwmod,
  1192. .clk = "l4_div_ck",
  1193. .addr = omap44xx_dss_dispc_addrs,
  1194. .user = OCP_USER_MPU,
  1195. };
  1196. /* dss_dispc slave ports */
  1197. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1198. &omap44xx_l3_main_2__dss_dispc,
  1199. &omap44xx_l4_per__dss_dispc,
  1200. };
  1201. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1202. .name = "dss_dispc",
  1203. .class = &omap44xx_dispc_hwmod_class,
  1204. .clkdm_name = "l3_dss_clkdm",
  1205. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1206. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1207. .main_clk = "dss_dss_clk",
  1208. .prcm = {
  1209. .omap4 = {
  1210. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1211. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1212. },
  1213. },
  1214. .slaves = omap44xx_dss_dispc_slaves,
  1215. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1216. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1217. };
  1218. /*
  1219. * 'dsi' class
  1220. * display serial interface controller
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1223. .rev_offs = 0x0000,
  1224. .sysc_offs = 0x0010,
  1225. .syss_offs = 0x0014,
  1226. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1227. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1228. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1229. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1230. .sysc_fields = &omap_hwmod_sysc_type1,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1233. .name = "dsi",
  1234. .sysc = &omap44xx_dsi_sysc,
  1235. };
  1236. /* dss_dsi1 */
  1237. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1238. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1239. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1243. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1244. { .dma_req = -1 }
  1245. };
  1246. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1247. {
  1248. .pa_start = 0x58004000,
  1249. .pa_end = 0x580041ff,
  1250. .flags = ADDR_TYPE_RT
  1251. },
  1252. { }
  1253. };
  1254. /* l3_main_2 -> dss_dsi1 */
  1255. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1256. .master = &omap44xx_l3_main_2_hwmod,
  1257. .slave = &omap44xx_dss_dsi1_hwmod,
  1258. .clk = "dss_fck",
  1259. .addr = omap44xx_dss_dsi1_dma_addrs,
  1260. .user = OCP_USER_SDMA,
  1261. };
  1262. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1263. {
  1264. .pa_start = 0x48044000,
  1265. .pa_end = 0x480441ff,
  1266. .flags = ADDR_TYPE_RT
  1267. },
  1268. { }
  1269. };
  1270. /* l4_per -> dss_dsi1 */
  1271. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1272. .master = &omap44xx_l4_per_hwmod,
  1273. .slave = &omap44xx_dss_dsi1_hwmod,
  1274. .clk = "l4_div_ck",
  1275. .addr = omap44xx_dss_dsi1_addrs,
  1276. .user = OCP_USER_MPU,
  1277. };
  1278. /* dss_dsi1 slave ports */
  1279. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1280. &omap44xx_l3_main_2__dss_dsi1,
  1281. &omap44xx_l4_per__dss_dsi1,
  1282. };
  1283. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1284. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1285. };
  1286. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1287. .name = "dss_dsi1",
  1288. .class = &omap44xx_dsi_hwmod_class,
  1289. .clkdm_name = "l3_dss_clkdm",
  1290. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1291. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1292. .main_clk = "dss_dss_clk",
  1293. .prcm = {
  1294. .omap4 = {
  1295. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1296. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1297. },
  1298. },
  1299. .opt_clks = dss_dsi1_opt_clks,
  1300. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1301. .slaves = omap44xx_dss_dsi1_slaves,
  1302. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1303. };
  1304. /* dss_dsi2 */
  1305. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1306. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1307. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1308. { .irq = -1 }
  1309. };
  1310. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1311. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1312. { .dma_req = -1 }
  1313. };
  1314. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1315. {
  1316. .pa_start = 0x58005000,
  1317. .pa_end = 0x580051ff,
  1318. .flags = ADDR_TYPE_RT
  1319. },
  1320. { }
  1321. };
  1322. /* l3_main_2 -> dss_dsi2 */
  1323. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1324. .master = &omap44xx_l3_main_2_hwmod,
  1325. .slave = &omap44xx_dss_dsi2_hwmod,
  1326. .clk = "dss_fck",
  1327. .addr = omap44xx_dss_dsi2_dma_addrs,
  1328. .user = OCP_USER_SDMA,
  1329. };
  1330. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1331. {
  1332. .pa_start = 0x48045000,
  1333. .pa_end = 0x480451ff,
  1334. .flags = ADDR_TYPE_RT
  1335. },
  1336. { }
  1337. };
  1338. /* l4_per -> dss_dsi2 */
  1339. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1340. .master = &omap44xx_l4_per_hwmod,
  1341. .slave = &omap44xx_dss_dsi2_hwmod,
  1342. .clk = "l4_div_ck",
  1343. .addr = omap44xx_dss_dsi2_addrs,
  1344. .user = OCP_USER_MPU,
  1345. };
  1346. /* dss_dsi2 slave ports */
  1347. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1348. &omap44xx_l3_main_2__dss_dsi2,
  1349. &omap44xx_l4_per__dss_dsi2,
  1350. };
  1351. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1352. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1353. };
  1354. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1355. .name = "dss_dsi2",
  1356. .class = &omap44xx_dsi_hwmod_class,
  1357. .clkdm_name = "l3_dss_clkdm",
  1358. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1359. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1360. .main_clk = "dss_dss_clk",
  1361. .prcm = {
  1362. .omap4 = {
  1363. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1364. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1365. },
  1366. },
  1367. .opt_clks = dss_dsi2_opt_clks,
  1368. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1369. .slaves = omap44xx_dss_dsi2_slaves,
  1370. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1371. };
  1372. /*
  1373. * 'hdmi' class
  1374. * hdmi controller
  1375. */
  1376. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1377. .rev_offs = 0x0000,
  1378. .sysc_offs = 0x0010,
  1379. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1380. SYSC_HAS_SOFTRESET),
  1381. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1382. SIDLE_SMART_WKUP),
  1383. .sysc_fields = &omap_hwmod_sysc_type2,
  1384. };
  1385. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1386. .name = "hdmi",
  1387. .sysc = &omap44xx_hdmi_sysc,
  1388. };
  1389. /* dss_hdmi */
  1390. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1391. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1392. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1393. { .irq = -1 }
  1394. };
  1395. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1396. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1397. { .dma_req = -1 }
  1398. };
  1399. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1400. {
  1401. .pa_start = 0x58006000,
  1402. .pa_end = 0x58006fff,
  1403. .flags = ADDR_TYPE_RT
  1404. },
  1405. { }
  1406. };
  1407. /* l3_main_2 -> dss_hdmi */
  1408. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1409. .master = &omap44xx_l3_main_2_hwmod,
  1410. .slave = &omap44xx_dss_hdmi_hwmod,
  1411. .clk = "dss_fck",
  1412. .addr = omap44xx_dss_hdmi_dma_addrs,
  1413. .user = OCP_USER_SDMA,
  1414. };
  1415. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1416. {
  1417. .pa_start = 0x48046000,
  1418. .pa_end = 0x48046fff,
  1419. .flags = ADDR_TYPE_RT
  1420. },
  1421. { }
  1422. };
  1423. /* l4_per -> dss_hdmi */
  1424. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1425. .master = &omap44xx_l4_per_hwmod,
  1426. .slave = &omap44xx_dss_hdmi_hwmod,
  1427. .clk = "l4_div_ck",
  1428. .addr = omap44xx_dss_hdmi_addrs,
  1429. .user = OCP_USER_MPU,
  1430. };
  1431. /* dss_hdmi slave ports */
  1432. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1433. &omap44xx_l3_main_2__dss_hdmi,
  1434. &omap44xx_l4_per__dss_hdmi,
  1435. };
  1436. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1437. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1438. };
  1439. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1440. .name = "dss_hdmi",
  1441. .class = &omap44xx_hdmi_hwmod_class,
  1442. .clkdm_name = "l3_dss_clkdm",
  1443. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1444. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1445. .main_clk = "dss_48mhz_clk",
  1446. .prcm = {
  1447. .omap4 = {
  1448. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1449. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1450. },
  1451. },
  1452. .opt_clks = dss_hdmi_opt_clks,
  1453. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1454. .slaves = omap44xx_dss_hdmi_slaves,
  1455. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1456. };
  1457. /*
  1458. * 'rfbi' class
  1459. * remote frame buffer interface
  1460. */
  1461. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1462. .rev_offs = 0x0000,
  1463. .sysc_offs = 0x0010,
  1464. .syss_offs = 0x0014,
  1465. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1466. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1467. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1468. .sysc_fields = &omap_hwmod_sysc_type1,
  1469. };
  1470. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1471. .name = "rfbi",
  1472. .sysc = &omap44xx_rfbi_sysc,
  1473. };
  1474. /* dss_rfbi */
  1475. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1476. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1477. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1478. { .dma_req = -1 }
  1479. };
  1480. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1481. {
  1482. .pa_start = 0x58002000,
  1483. .pa_end = 0x580020ff,
  1484. .flags = ADDR_TYPE_RT
  1485. },
  1486. { }
  1487. };
  1488. /* l3_main_2 -> dss_rfbi */
  1489. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1490. .master = &omap44xx_l3_main_2_hwmod,
  1491. .slave = &omap44xx_dss_rfbi_hwmod,
  1492. .clk = "dss_fck",
  1493. .addr = omap44xx_dss_rfbi_dma_addrs,
  1494. .user = OCP_USER_SDMA,
  1495. };
  1496. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1497. {
  1498. .pa_start = 0x48042000,
  1499. .pa_end = 0x480420ff,
  1500. .flags = ADDR_TYPE_RT
  1501. },
  1502. { }
  1503. };
  1504. /* l4_per -> dss_rfbi */
  1505. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1506. .master = &omap44xx_l4_per_hwmod,
  1507. .slave = &omap44xx_dss_rfbi_hwmod,
  1508. .clk = "l4_div_ck",
  1509. .addr = omap44xx_dss_rfbi_addrs,
  1510. .user = OCP_USER_MPU,
  1511. };
  1512. /* dss_rfbi slave ports */
  1513. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1514. &omap44xx_l3_main_2__dss_rfbi,
  1515. &omap44xx_l4_per__dss_rfbi,
  1516. };
  1517. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1518. { .role = "ick", .clk = "dss_fck" },
  1519. };
  1520. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1521. .name = "dss_rfbi",
  1522. .class = &omap44xx_rfbi_hwmod_class,
  1523. .clkdm_name = "l3_dss_clkdm",
  1524. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1525. .main_clk = "dss_dss_clk",
  1526. .prcm = {
  1527. .omap4 = {
  1528. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1529. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1530. },
  1531. },
  1532. .opt_clks = dss_rfbi_opt_clks,
  1533. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1534. .slaves = omap44xx_dss_rfbi_slaves,
  1535. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1536. };
  1537. /*
  1538. * 'venc' class
  1539. * video encoder
  1540. */
  1541. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1542. .name = "venc",
  1543. };
  1544. /* dss_venc */
  1545. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1546. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1547. {
  1548. .pa_start = 0x58003000,
  1549. .pa_end = 0x580030ff,
  1550. .flags = ADDR_TYPE_RT
  1551. },
  1552. { }
  1553. };
  1554. /* l3_main_2 -> dss_venc */
  1555. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1556. .master = &omap44xx_l3_main_2_hwmod,
  1557. .slave = &omap44xx_dss_venc_hwmod,
  1558. .clk = "dss_fck",
  1559. .addr = omap44xx_dss_venc_dma_addrs,
  1560. .user = OCP_USER_SDMA,
  1561. };
  1562. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1563. {
  1564. .pa_start = 0x48043000,
  1565. .pa_end = 0x480430ff,
  1566. .flags = ADDR_TYPE_RT
  1567. },
  1568. { }
  1569. };
  1570. /* l4_per -> dss_venc */
  1571. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1572. .master = &omap44xx_l4_per_hwmod,
  1573. .slave = &omap44xx_dss_venc_hwmod,
  1574. .clk = "l4_div_ck",
  1575. .addr = omap44xx_dss_venc_addrs,
  1576. .user = OCP_USER_MPU,
  1577. };
  1578. /* dss_venc slave ports */
  1579. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1580. &omap44xx_l3_main_2__dss_venc,
  1581. &omap44xx_l4_per__dss_venc,
  1582. };
  1583. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1584. .name = "dss_venc",
  1585. .class = &omap44xx_venc_hwmod_class,
  1586. .clkdm_name = "l3_dss_clkdm",
  1587. .main_clk = "dss_tv_clk",
  1588. .prcm = {
  1589. .omap4 = {
  1590. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1591. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1592. },
  1593. },
  1594. .slaves = omap44xx_dss_venc_slaves,
  1595. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1596. };
  1597. /*
  1598. * 'gpio' class
  1599. * general purpose io module
  1600. */
  1601. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1602. .rev_offs = 0x0000,
  1603. .sysc_offs = 0x0010,
  1604. .syss_offs = 0x0114,
  1605. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1606. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1607. SYSS_HAS_RESET_STATUS),
  1608. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1609. SIDLE_SMART_WKUP),
  1610. .sysc_fields = &omap_hwmod_sysc_type1,
  1611. };
  1612. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1613. .name = "gpio",
  1614. .sysc = &omap44xx_gpio_sysc,
  1615. .rev = 2,
  1616. };
  1617. /* gpio dev_attr */
  1618. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1619. .bank_width = 32,
  1620. .dbck_flag = true,
  1621. };
  1622. /* gpio1 */
  1623. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1624. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1625. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1626. { .irq = -1 }
  1627. };
  1628. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1629. {
  1630. .pa_start = 0x4a310000,
  1631. .pa_end = 0x4a3101ff,
  1632. .flags = ADDR_TYPE_RT
  1633. },
  1634. { }
  1635. };
  1636. /* l4_wkup -> gpio1 */
  1637. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1638. .master = &omap44xx_l4_wkup_hwmod,
  1639. .slave = &omap44xx_gpio1_hwmod,
  1640. .clk = "l4_wkup_clk_mux_ck",
  1641. .addr = omap44xx_gpio1_addrs,
  1642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1643. };
  1644. /* gpio1 slave ports */
  1645. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1646. &omap44xx_l4_wkup__gpio1,
  1647. };
  1648. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1649. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1650. };
  1651. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1652. .name = "gpio1",
  1653. .class = &omap44xx_gpio_hwmod_class,
  1654. .clkdm_name = "l4_wkup_clkdm",
  1655. .mpu_irqs = omap44xx_gpio1_irqs,
  1656. .main_clk = "gpio1_ick",
  1657. .prcm = {
  1658. .omap4 = {
  1659. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1660. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1661. .modulemode = MODULEMODE_HWCTRL,
  1662. },
  1663. },
  1664. .opt_clks = gpio1_opt_clks,
  1665. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1666. .dev_attr = &gpio_dev_attr,
  1667. .slaves = omap44xx_gpio1_slaves,
  1668. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1669. };
  1670. /* gpio2 */
  1671. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1672. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1673. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1674. { .irq = -1 }
  1675. };
  1676. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1677. {
  1678. .pa_start = 0x48055000,
  1679. .pa_end = 0x480551ff,
  1680. .flags = ADDR_TYPE_RT
  1681. },
  1682. { }
  1683. };
  1684. /* l4_per -> gpio2 */
  1685. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1686. .master = &omap44xx_l4_per_hwmod,
  1687. .slave = &omap44xx_gpio2_hwmod,
  1688. .clk = "l4_div_ck",
  1689. .addr = omap44xx_gpio2_addrs,
  1690. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1691. };
  1692. /* gpio2 slave ports */
  1693. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1694. &omap44xx_l4_per__gpio2,
  1695. };
  1696. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1697. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1698. };
  1699. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1700. .name = "gpio2",
  1701. .class = &omap44xx_gpio_hwmod_class,
  1702. .clkdm_name = "l4_per_clkdm",
  1703. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1704. .mpu_irqs = omap44xx_gpio2_irqs,
  1705. .main_clk = "gpio2_ick",
  1706. .prcm = {
  1707. .omap4 = {
  1708. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1709. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1710. .modulemode = MODULEMODE_HWCTRL,
  1711. },
  1712. },
  1713. .opt_clks = gpio2_opt_clks,
  1714. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1715. .dev_attr = &gpio_dev_attr,
  1716. .slaves = omap44xx_gpio2_slaves,
  1717. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1718. };
  1719. /* gpio3 */
  1720. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1721. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1722. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1723. { .irq = -1 }
  1724. };
  1725. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1726. {
  1727. .pa_start = 0x48057000,
  1728. .pa_end = 0x480571ff,
  1729. .flags = ADDR_TYPE_RT
  1730. },
  1731. { }
  1732. };
  1733. /* l4_per -> gpio3 */
  1734. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1735. .master = &omap44xx_l4_per_hwmod,
  1736. .slave = &omap44xx_gpio3_hwmod,
  1737. .clk = "l4_div_ck",
  1738. .addr = omap44xx_gpio3_addrs,
  1739. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1740. };
  1741. /* gpio3 slave ports */
  1742. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1743. &omap44xx_l4_per__gpio3,
  1744. };
  1745. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1746. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1747. };
  1748. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1749. .name = "gpio3",
  1750. .class = &omap44xx_gpio_hwmod_class,
  1751. .clkdm_name = "l4_per_clkdm",
  1752. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1753. .mpu_irqs = omap44xx_gpio3_irqs,
  1754. .main_clk = "gpio3_ick",
  1755. .prcm = {
  1756. .omap4 = {
  1757. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1758. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1759. .modulemode = MODULEMODE_HWCTRL,
  1760. },
  1761. },
  1762. .opt_clks = gpio3_opt_clks,
  1763. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1764. .dev_attr = &gpio_dev_attr,
  1765. .slaves = omap44xx_gpio3_slaves,
  1766. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1767. };
  1768. /* gpio4 */
  1769. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1770. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1771. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1772. { .irq = -1 }
  1773. };
  1774. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1775. {
  1776. .pa_start = 0x48059000,
  1777. .pa_end = 0x480591ff,
  1778. .flags = ADDR_TYPE_RT
  1779. },
  1780. { }
  1781. };
  1782. /* l4_per -> gpio4 */
  1783. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1784. .master = &omap44xx_l4_per_hwmod,
  1785. .slave = &omap44xx_gpio4_hwmod,
  1786. .clk = "l4_div_ck",
  1787. .addr = omap44xx_gpio4_addrs,
  1788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1789. };
  1790. /* gpio4 slave ports */
  1791. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1792. &omap44xx_l4_per__gpio4,
  1793. };
  1794. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1795. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1796. };
  1797. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1798. .name = "gpio4",
  1799. .class = &omap44xx_gpio_hwmod_class,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1802. .mpu_irqs = omap44xx_gpio4_irqs,
  1803. .main_clk = "gpio4_ick",
  1804. .prcm = {
  1805. .omap4 = {
  1806. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1807. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1808. .modulemode = MODULEMODE_HWCTRL,
  1809. },
  1810. },
  1811. .opt_clks = gpio4_opt_clks,
  1812. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1813. .dev_attr = &gpio_dev_attr,
  1814. .slaves = omap44xx_gpio4_slaves,
  1815. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1816. };
  1817. /* gpio5 */
  1818. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1819. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1820. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1821. { .irq = -1 }
  1822. };
  1823. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1824. {
  1825. .pa_start = 0x4805b000,
  1826. .pa_end = 0x4805b1ff,
  1827. .flags = ADDR_TYPE_RT
  1828. },
  1829. { }
  1830. };
  1831. /* l4_per -> gpio5 */
  1832. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1833. .master = &omap44xx_l4_per_hwmod,
  1834. .slave = &omap44xx_gpio5_hwmod,
  1835. .clk = "l4_div_ck",
  1836. .addr = omap44xx_gpio5_addrs,
  1837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1838. };
  1839. /* gpio5 slave ports */
  1840. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1841. &omap44xx_l4_per__gpio5,
  1842. };
  1843. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1844. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1845. };
  1846. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1847. .name = "gpio5",
  1848. .class = &omap44xx_gpio_hwmod_class,
  1849. .clkdm_name = "l4_per_clkdm",
  1850. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1851. .mpu_irqs = omap44xx_gpio5_irqs,
  1852. .main_clk = "gpio5_ick",
  1853. .prcm = {
  1854. .omap4 = {
  1855. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1856. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1857. .modulemode = MODULEMODE_HWCTRL,
  1858. },
  1859. },
  1860. .opt_clks = gpio5_opt_clks,
  1861. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1862. .dev_attr = &gpio_dev_attr,
  1863. .slaves = omap44xx_gpio5_slaves,
  1864. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1865. };
  1866. /* gpio6 */
  1867. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1868. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1869. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1870. { .irq = -1 }
  1871. };
  1872. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1873. {
  1874. .pa_start = 0x4805d000,
  1875. .pa_end = 0x4805d1ff,
  1876. .flags = ADDR_TYPE_RT
  1877. },
  1878. { }
  1879. };
  1880. /* l4_per -> gpio6 */
  1881. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1882. .master = &omap44xx_l4_per_hwmod,
  1883. .slave = &omap44xx_gpio6_hwmod,
  1884. .clk = "l4_div_ck",
  1885. .addr = omap44xx_gpio6_addrs,
  1886. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1887. };
  1888. /* gpio6 slave ports */
  1889. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1890. &omap44xx_l4_per__gpio6,
  1891. };
  1892. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1893. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1894. };
  1895. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1896. .name = "gpio6",
  1897. .class = &omap44xx_gpio_hwmod_class,
  1898. .clkdm_name = "l4_per_clkdm",
  1899. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1900. .mpu_irqs = omap44xx_gpio6_irqs,
  1901. .main_clk = "gpio6_ick",
  1902. .prcm = {
  1903. .omap4 = {
  1904. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1905. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1906. .modulemode = MODULEMODE_HWCTRL,
  1907. },
  1908. },
  1909. .opt_clks = gpio6_opt_clks,
  1910. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1911. .dev_attr = &gpio_dev_attr,
  1912. .slaves = omap44xx_gpio6_slaves,
  1913. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1914. };
  1915. /*
  1916. * 'hsi' class
  1917. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1918. * serial if)
  1919. */
  1920. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1921. .rev_offs = 0x0000,
  1922. .sysc_offs = 0x0010,
  1923. .syss_offs = 0x0014,
  1924. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1925. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1926. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1927. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1928. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1929. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1930. .sysc_fields = &omap_hwmod_sysc_type1,
  1931. };
  1932. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1933. .name = "hsi",
  1934. .sysc = &omap44xx_hsi_sysc,
  1935. };
  1936. /* hsi */
  1937. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1938. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1939. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1940. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1941. { .irq = -1 }
  1942. };
  1943. /* hsi master ports */
  1944. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1945. &omap44xx_hsi__l3_main_2,
  1946. };
  1947. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1948. {
  1949. .pa_start = 0x4a058000,
  1950. .pa_end = 0x4a05bfff,
  1951. .flags = ADDR_TYPE_RT
  1952. },
  1953. { }
  1954. };
  1955. /* l4_cfg -> hsi */
  1956. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1957. .master = &omap44xx_l4_cfg_hwmod,
  1958. .slave = &omap44xx_hsi_hwmod,
  1959. .clk = "l4_div_ck",
  1960. .addr = omap44xx_hsi_addrs,
  1961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1962. };
  1963. /* hsi slave ports */
  1964. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1965. &omap44xx_l4_cfg__hsi,
  1966. };
  1967. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1968. .name = "hsi",
  1969. .class = &omap44xx_hsi_hwmod_class,
  1970. .clkdm_name = "l3_init_clkdm",
  1971. .mpu_irqs = omap44xx_hsi_irqs,
  1972. .main_clk = "hsi_fck",
  1973. .prcm = {
  1974. .omap4 = {
  1975. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1976. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1977. .modulemode = MODULEMODE_HWCTRL,
  1978. },
  1979. },
  1980. .slaves = omap44xx_hsi_slaves,
  1981. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1982. .masters = omap44xx_hsi_masters,
  1983. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1984. };
  1985. /*
  1986. * 'i2c' class
  1987. * multimaster high-speed i2c controller
  1988. */
  1989. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1990. .sysc_offs = 0x0010,
  1991. .syss_offs = 0x0090,
  1992. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1993. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1994. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1995. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1996. SIDLE_SMART_WKUP),
  1997. .clockact = CLOCKACT_TEST_ICLK,
  1998. .sysc_fields = &omap_hwmod_sysc_type1,
  1999. };
  2000. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2001. .name = "i2c",
  2002. .sysc = &omap44xx_i2c_sysc,
  2003. .rev = OMAP_I2C_IP_VERSION_2,
  2004. .reset = &omap_i2c_reset,
  2005. };
  2006. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2007. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2008. };
  2009. /* i2c1 */
  2010. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2011. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2012. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2013. { .irq = -1 }
  2014. };
  2015. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2016. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2017. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2018. { .dma_req = -1 }
  2019. };
  2020. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2021. {
  2022. .pa_start = 0x48070000,
  2023. .pa_end = 0x480700ff,
  2024. .flags = ADDR_TYPE_RT
  2025. },
  2026. { }
  2027. };
  2028. /* l4_per -> i2c1 */
  2029. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2030. .master = &omap44xx_l4_per_hwmod,
  2031. .slave = &omap44xx_i2c1_hwmod,
  2032. .clk = "l4_div_ck",
  2033. .addr = omap44xx_i2c1_addrs,
  2034. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2035. };
  2036. /* i2c1 slave ports */
  2037. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2038. &omap44xx_l4_per__i2c1,
  2039. };
  2040. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2041. .name = "i2c1",
  2042. .class = &omap44xx_i2c_hwmod_class,
  2043. .clkdm_name = "l4_per_clkdm",
  2044. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2045. .mpu_irqs = omap44xx_i2c1_irqs,
  2046. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2047. .main_clk = "i2c1_fck",
  2048. .prcm = {
  2049. .omap4 = {
  2050. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2051. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2052. .modulemode = MODULEMODE_SWCTRL,
  2053. },
  2054. },
  2055. .slaves = omap44xx_i2c1_slaves,
  2056. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2057. .dev_attr = &i2c_dev_attr,
  2058. };
  2059. /* i2c2 */
  2060. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2061. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2062. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2063. { .irq = -1 }
  2064. };
  2065. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2066. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2067. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2068. { .dma_req = -1 }
  2069. };
  2070. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2071. {
  2072. .pa_start = 0x48072000,
  2073. .pa_end = 0x480720ff,
  2074. .flags = ADDR_TYPE_RT
  2075. },
  2076. { }
  2077. };
  2078. /* l4_per -> i2c2 */
  2079. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2080. .master = &omap44xx_l4_per_hwmod,
  2081. .slave = &omap44xx_i2c2_hwmod,
  2082. .clk = "l4_div_ck",
  2083. .addr = omap44xx_i2c2_addrs,
  2084. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2085. };
  2086. /* i2c2 slave ports */
  2087. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2088. &omap44xx_l4_per__i2c2,
  2089. };
  2090. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2091. .name = "i2c2",
  2092. .class = &omap44xx_i2c_hwmod_class,
  2093. .clkdm_name = "l4_per_clkdm",
  2094. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2095. .mpu_irqs = omap44xx_i2c2_irqs,
  2096. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2097. .main_clk = "i2c2_fck",
  2098. .prcm = {
  2099. .omap4 = {
  2100. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2101. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2102. .modulemode = MODULEMODE_SWCTRL,
  2103. },
  2104. },
  2105. .slaves = omap44xx_i2c2_slaves,
  2106. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2107. .dev_attr = &i2c_dev_attr,
  2108. };
  2109. /* i2c3 */
  2110. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2111. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2112. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2113. { .irq = -1 }
  2114. };
  2115. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2116. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2117. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2118. { .dma_req = -1 }
  2119. };
  2120. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2121. {
  2122. .pa_start = 0x48060000,
  2123. .pa_end = 0x480600ff,
  2124. .flags = ADDR_TYPE_RT
  2125. },
  2126. { }
  2127. };
  2128. /* l4_per -> i2c3 */
  2129. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2130. .master = &omap44xx_l4_per_hwmod,
  2131. .slave = &omap44xx_i2c3_hwmod,
  2132. .clk = "l4_div_ck",
  2133. .addr = omap44xx_i2c3_addrs,
  2134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2135. };
  2136. /* i2c3 slave ports */
  2137. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2138. &omap44xx_l4_per__i2c3,
  2139. };
  2140. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2141. .name = "i2c3",
  2142. .class = &omap44xx_i2c_hwmod_class,
  2143. .clkdm_name = "l4_per_clkdm",
  2144. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2145. .mpu_irqs = omap44xx_i2c3_irqs,
  2146. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2147. .main_clk = "i2c3_fck",
  2148. .prcm = {
  2149. .omap4 = {
  2150. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2151. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2152. .modulemode = MODULEMODE_SWCTRL,
  2153. },
  2154. },
  2155. .slaves = omap44xx_i2c3_slaves,
  2156. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2157. .dev_attr = &i2c_dev_attr,
  2158. };
  2159. /* i2c4 */
  2160. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2161. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2162. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2163. { .irq = -1 }
  2164. };
  2165. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2166. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2167. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2168. { .dma_req = -1 }
  2169. };
  2170. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2171. {
  2172. .pa_start = 0x48350000,
  2173. .pa_end = 0x483500ff,
  2174. .flags = ADDR_TYPE_RT
  2175. },
  2176. { }
  2177. };
  2178. /* l4_per -> i2c4 */
  2179. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2180. .master = &omap44xx_l4_per_hwmod,
  2181. .slave = &omap44xx_i2c4_hwmod,
  2182. .clk = "l4_div_ck",
  2183. .addr = omap44xx_i2c4_addrs,
  2184. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2185. };
  2186. /* i2c4 slave ports */
  2187. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2188. &omap44xx_l4_per__i2c4,
  2189. };
  2190. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2191. .name = "i2c4",
  2192. .class = &omap44xx_i2c_hwmod_class,
  2193. .clkdm_name = "l4_per_clkdm",
  2194. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2195. .mpu_irqs = omap44xx_i2c4_irqs,
  2196. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2197. .main_clk = "i2c4_fck",
  2198. .prcm = {
  2199. .omap4 = {
  2200. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2201. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2202. .modulemode = MODULEMODE_SWCTRL,
  2203. },
  2204. },
  2205. .slaves = omap44xx_i2c4_slaves,
  2206. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2207. .dev_attr = &i2c_dev_attr,
  2208. };
  2209. /*
  2210. * 'ipu' class
  2211. * imaging processor unit
  2212. */
  2213. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2214. .name = "ipu",
  2215. };
  2216. /* ipu */
  2217. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2218. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2219. { .irq = -1 }
  2220. };
  2221. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2222. { .name = "cpu0", .rst_shift = 0 },
  2223. };
  2224. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2225. { .name = "cpu1", .rst_shift = 1 },
  2226. };
  2227. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2228. { .name = "mmu_cache", .rst_shift = 2 },
  2229. };
  2230. /* ipu master ports */
  2231. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2232. &omap44xx_ipu__l3_main_2,
  2233. };
  2234. /* l3_main_2 -> ipu */
  2235. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2236. .master = &omap44xx_l3_main_2_hwmod,
  2237. .slave = &omap44xx_ipu_hwmod,
  2238. .clk = "l3_div_ck",
  2239. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2240. };
  2241. /* ipu slave ports */
  2242. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2243. &omap44xx_l3_main_2__ipu,
  2244. };
  2245. /* Pseudo hwmod for reset control purpose only */
  2246. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2247. .name = "ipu_c0",
  2248. .class = &omap44xx_ipu_hwmod_class,
  2249. .clkdm_name = "ducati_clkdm",
  2250. .flags = HWMOD_INIT_NO_RESET,
  2251. .rst_lines = omap44xx_ipu_c0_resets,
  2252. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2253. .prcm = {
  2254. .omap4 = {
  2255. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2256. },
  2257. },
  2258. };
  2259. /* Pseudo hwmod for reset control purpose only */
  2260. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2261. .name = "ipu_c1",
  2262. .class = &omap44xx_ipu_hwmod_class,
  2263. .clkdm_name = "ducati_clkdm",
  2264. .flags = HWMOD_INIT_NO_RESET,
  2265. .rst_lines = omap44xx_ipu_c1_resets,
  2266. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2267. .prcm = {
  2268. .omap4 = {
  2269. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2270. },
  2271. },
  2272. };
  2273. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2274. .name = "ipu",
  2275. .class = &omap44xx_ipu_hwmod_class,
  2276. .clkdm_name = "ducati_clkdm",
  2277. .mpu_irqs = omap44xx_ipu_irqs,
  2278. .rst_lines = omap44xx_ipu_resets,
  2279. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2280. .main_clk = "ipu_fck",
  2281. .prcm = {
  2282. .omap4 = {
  2283. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2284. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2285. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2286. .modulemode = MODULEMODE_HWCTRL,
  2287. },
  2288. },
  2289. .slaves = omap44xx_ipu_slaves,
  2290. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2291. .masters = omap44xx_ipu_masters,
  2292. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2293. };
  2294. /*
  2295. * 'iss' class
  2296. * external images sensor pixel data processor
  2297. */
  2298. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2299. .rev_offs = 0x0000,
  2300. .sysc_offs = 0x0010,
  2301. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2302. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2306. .sysc_fields = &omap_hwmod_sysc_type2,
  2307. };
  2308. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2309. .name = "iss",
  2310. .sysc = &omap44xx_iss_sysc,
  2311. };
  2312. /* iss */
  2313. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2314. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2315. { .irq = -1 }
  2316. };
  2317. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2318. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2319. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2320. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2321. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2322. { .dma_req = -1 }
  2323. };
  2324. /* iss master ports */
  2325. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2326. &omap44xx_iss__l3_main_2,
  2327. };
  2328. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2329. {
  2330. .pa_start = 0x52000000,
  2331. .pa_end = 0x520000ff,
  2332. .flags = ADDR_TYPE_RT
  2333. },
  2334. { }
  2335. };
  2336. /* l3_main_2 -> iss */
  2337. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2338. .master = &omap44xx_l3_main_2_hwmod,
  2339. .slave = &omap44xx_iss_hwmod,
  2340. .clk = "l3_div_ck",
  2341. .addr = omap44xx_iss_addrs,
  2342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2343. };
  2344. /* iss slave ports */
  2345. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2346. &omap44xx_l3_main_2__iss,
  2347. };
  2348. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2349. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2350. };
  2351. static struct omap_hwmod omap44xx_iss_hwmod = {
  2352. .name = "iss",
  2353. .class = &omap44xx_iss_hwmod_class,
  2354. .clkdm_name = "iss_clkdm",
  2355. .mpu_irqs = omap44xx_iss_irqs,
  2356. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2357. .main_clk = "iss_fck",
  2358. .prcm = {
  2359. .omap4 = {
  2360. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2361. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2362. .modulemode = MODULEMODE_SWCTRL,
  2363. },
  2364. },
  2365. .opt_clks = iss_opt_clks,
  2366. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2367. .slaves = omap44xx_iss_slaves,
  2368. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2369. .masters = omap44xx_iss_masters,
  2370. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2371. };
  2372. /*
  2373. * 'iva' class
  2374. * multi-standard video encoder/decoder hardware accelerator
  2375. */
  2376. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2377. .name = "iva",
  2378. };
  2379. /* iva */
  2380. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2381. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2382. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2383. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2384. { .irq = -1 }
  2385. };
  2386. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2387. { .name = "logic", .rst_shift = 2 },
  2388. };
  2389. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2390. { .name = "seq0", .rst_shift = 0 },
  2391. };
  2392. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2393. { .name = "seq1", .rst_shift = 1 },
  2394. };
  2395. /* iva master ports */
  2396. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2397. &omap44xx_iva__l3_main_2,
  2398. &omap44xx_iva__l3_instr,
  2399. };
  2400. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2401. {
  2402. .pa_start = 0x5a000000,
  2403. .pa_end = 0x5a07ffff,
  2404. .flags = ADDR_TYPE_RT
  2405. },
  2406. { }
  2407. };
  2408. /* l3_main_2 -> iva */
  2409. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2410. .master = &omap44xx_l3_main_2_hwmod,
  2411. .slave = &omap44xx_iva_hwmod,
  2412. .clk = "l3_div_ck",
  2413. .addr = omap44xx_iva_addrs,
  2414. .user = OCP_USER_MPU,
  2415. };
  2416. /* iva slave ports */
  2417. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2418. &omap44xx_dsp__iva,
  2419. &omap44xx_l3_main_2__iva,
  2420. };
  2421. /* Pseudo hwmod for reset control purpose only */
  2422. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2423. .name = "iva_seq0",
  2424. .class = &omap44xx_iva_hwmod_class,
  2425. .clkdm_name = "ivahd_clkdm",
  2426. .flags = HWMOD_INIT_NO_RESET,
  2427. .rst_lines = omap44xx_iva_seq0_resets,
  2428. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2429. .prcm = {
  2430. .omap4 = {
  2431. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2432. },
  2433. },
  2434. };
  2435. /* Pseudo hwmod for reset control purpose only */
  2436. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2437. .name = "iva_seq1",
  2438. .class = &omap44xx_iva_hwmod_class,
  2439. .clkdm_name = "ivahd_clkdm",
  2440. .flags = HWMOD_INIT_NO_RESET,
  2441. .rst_lines = omap44xx_iva_seq1_resets,
  2442. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2443. .prcm = {
  2444. .omap4 = {
  2445. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2446. },
  2447. },
  2448. };
  2449. static struct omap_hwmod omap44xx_iva_hwmod = {
  2450. .name = "iva",
  2451. .class = &omap44xx_iva_hwmod_class,
  2452. .clkdm_name = "ivahd_clkdm",
  2453. .mpu_irqs = omap44xx_iva_irqs,
  2454. .rst_lines = omap44xx_iva_resets,
  2455. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2456. .main_clk = "iva_fck",
  2457. .prcm = {
  2458. .omap4 = {
  2459. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2460. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2461. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2462. .modulemode = MODULEMODE_HWCTRL,
  2463. },
  2464. },
  2465. .slaves = omap44xx_iva_slaves,
  2466. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2467. .masters = omap44xx_iva_masters,
  2468. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2469. };
  2470. /*
  2471. * 'kbd' class
  2472. * keyboard controller
  2473. */
  2474. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2475. .rev_offs = 0x0000,
  2476. .sysc_offs = 0x0010,
  2477. .syss_offs = 0x0014,
  2478. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2479. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2481. SYSS_HAS_RESET_STATUS),
  2482. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2483. .sysc_fields = &omap_hwmod_sysc_type1,
  2484. };
  2485. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2486. .name = "kbd",
  2487. .sysc = &omap44xx_kbd_sysc,
  2488. };
  2489. /* kbd */
  2490. static struct omap_hwmod omap44xx_kbd_hwmod;
  2491. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2492. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2493. { .irq = -1 }
  2494. };
  2495. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2496. {
  2497. .pa_start = 0x4a31c000,
  2498. .pa_end = 0x4a31c07f,
  2499. .flags = ADDR_TYPE_RT
  2500. },
  2501. { }
  2502. };
  2503. /* l4_wkup -> kbd */
  2504. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2505. .master = &omap44xx_l4_wkup_hwmod,
  2506. .slave = &omap44xx_kbd_hwmod,
  2507. .clk = "l4_wkup_clk_mux_ck",
  2508. .addr = omap44xx_kbd_addrs,
  2509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2510. };
  2511. /* kbd slave ports */
  2512. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2513. &omap44xx_l4_wkup__kbd,
  2514. };
  2515. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2516. .name = "kbd",
  2517. .class = &omap44xx_kbd_hwmod_class,
  2518. .clkdm_name = "l4_wkup_clkdm",
  2519. .mpu_irqs = omap44xx_kbd_irqs,
  2520. .main_clk = "kbd_fck",
  2521. .prcm = {
  2522. .omap4 = {
  2523. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2524. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2525. .modulemode = MODULEMODE_SWCTRL,
  2526. },
  2527. },
  2528. .slaves = omap44xx_kbd_slaves,
  2529. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2530. };
  2531. /*
  2532. * 'mailbox' class
  2533. * mailbox module allowing communication between the on-chip processors using a
  2534. * queued mailbox-interrupt mechanism.
  2535. */
  2536. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2537. .rev_offs = 0x0000,
  2538. .sysc_offs = 0x0010,
  2539. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2540. SYSC_HAS_SOFTRESET),
  2541. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2542. .sysc_fields = &omap_hwmod_sysc_type2,
  2543. };
  2544. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2545. .name = "mailbox",
  2546. .sysc = &omap44xx_mailbox_sysc,
  2547. };
  2548. /* mailbox */
  2549. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2550. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2551. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2552. { .irq = -1 }
  2553. };
  2554. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2555. {
  2556. .pa_start = 0x4a0f4000,
  2557. .pa_end = 0x4a0f41ff,
  2558. .flags = ADDR_TYPE_RT
  2559. },
  2560. { }
  2561. };
  2562. /* l4_cfg -> mailbox */
  2563. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2564. .master = &omap44xx_l4_cfg_hwmod,
  2565. .slave = &omap44xx_mailbox_hwmod,
  2566. .clk = "l4_div_ck",
  2567. .addr = omap44xx_mailbox_addrs,
  2568. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2569. };
  2570. /* mailbox slave ports */
  2571. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2572. &omap44xx_l4_cfg__mailbox,
  2573. };
  2574. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2575. .name = "mailbox",
  2576. .class = &omap44xx_mailbox_hwmod_class,
  2577. .clkdm_name = "l4_cfg_clkdm",
  2578. .mpu_irqs = omap44xx_mailbox_irqs,
  2579. .prcm = {
  2580. .omap4 = {
  2581. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2582. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2583. },
  2584. },
  2585. .slaves = omap44xx_mailbox_slaves,
  2586. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2587. };
  2588. /*
  2589. * 'mcbsp' class
  2590. * multi channel buffered serial port controller
  2591. */
  2592. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2593. .sysc_offs = 0x008c,
  2594. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2595. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2596. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2597. .sysc_fields = &omap_hwmod_sysc_type1,
  2598. };
  2599. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2600. .name = "mcbsp",
  2601. .sysc = &omap44xx_mcbsp_sysc,
  2602. .rev = MCBSP_CONFIG_TYPE4,
  2603. };
  2604. /* mcbsp1 */
  2605. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2606. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2607. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2608. { .irq = -1 }
  2609. };
  2610. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2611. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2612. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2613. { .dma_req = -1 }
  2614. };
  2615. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2616. {
  2617. .name = "mpu",
  2618. .pa_start = 0x40122000,
  2619. .pa_end = 0x401220ff,
  2620. .flags = ADDR_TYPE_RT
  2621. },
  2622. { }
  2623. };
  2624. /* l4_abe -> mcbsp1 */
  2625. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2626. .master = &omap44xx_l4_abe_hwmod,
  2627. .slave = &omap44xx_mcbsp1_hwmod,
  2628. .clk = "ocp_abe_iclk",
  2629. .addr = omap44xx_mcbsp1_addrs,
  2630. .user = OCP_USER_MPU,
  2631. };
  2632. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2633. {
  2634. .name = "dma",
  2635. .pa_start = 0x49022000,
  2636. .pa_end = 0x490220ff,
  2637. .flags = ADDR_TYPE_RT
  2638. },
  2639. { }
  2640. };
  2641. /* l4_abe -> mcbsp1 (dma) */
  2642. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2643. .master = &omap44xx_l4_abe_hwmod,
  2644. .slave = &omap44xx_mcbsp1_hwmod,
  2645. .clk = "ocp_abe_iclk",
  2646. .addr = omap44xx_mcbsp1_dma_addrs,
  2647. .user = OCP_USER_SDMA,
  2648. };
  2649. /* mcbsp1 slave ports */
  2650. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2651. &omap44xx_l4_abe__mcbsp1,
  2652. &omap44xx_l4_abe__mcbsp1_dma,
  2653. };
  2654. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2655. .name = "mcbsp1",
  2656. .class = &omap44xx_mcbsp_hwmod_class,
  2657. .clkdm_name = "abe_clkdm",
  2658. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2659. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2660. .main_clk = "mcbsp1_fck",
  2661. .prcm = {
  2662. .omap4 = {
  2663. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2664. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2665. .modulemode = MODULEMODE_SWCTRL,
  2666. },
  2667. },
  2668. .slaves = omap44xx_mcbsp1_slaves,
  2669. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2670. };
  2671. /* mcbsp2 */
  2672. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2673. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2674. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2675. { .irq = -1 }
  2676. };
  2677. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2678. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2679. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2680. { .dma_req = -1 }
  2681. };
  2682. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2683. {
  2684. .name = "mpu",
  2685. .pa_start = 0x40124000,
  2686. .pa_end = 0x401240ff,
  2687. .flags = ADDR_TYPE_RT
  2688. },
  2689. { }
  2690. };
  2691. /* l4_abe -> mcbsp2 */
  2692. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2693. .master = &omap44xx_l4_abe_hwmod,
  2694. .slave = &omap44xx_mcbsp2_hwmod,
  2695. .clk = "ocp_abe_iclk",
  2696. .addr = omap44xx_mcbsp2_addrs,
  2697. .user = OCP_USER_MPU,
  2698. };
  2699. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2700. {
  2701. .name = "dma",
  2702. .pa_start = 0x49024000,
  2703. .pa_end = 0x490240ff,
  2704. .flags = ADDR_TYPE_RT
  2705. },
  2706. { }
  2707. };
  2708. /* l4_abe -> mcbsp2 (dma) */
  2709. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2710. .master = &omap44xx_l4_abe_hwmod,
  2711. .slave = &omap44xx_mcbsp2_hwmod,
  2712. .clk = "ocp_abe_iclk",
  2713. .addr = omap44xx_mcbsp2_dma_addrs,
  2714. .user = OCP_USER_SDMA,
  2715. };
  2716. /* mcbsp2 slave ports */
  2717. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2718. &omap44xx_l4_abe__mcbsp2,
  2719. &omap44xx_l4_abe__mcbsp2_dma,
  2720. };
  2721. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2722. .name = "mcbsp2",
  2723. .class = &omap44xx_mcbsp_hwmod_class,
  2724. .clkdm_name = "abe_clkdm",
  2725. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2726. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2727. .main_clk = "mcbsp2_fck",
  2728. .prcm = {
  2729. .omap4 = {
  2730. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2731. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2732. .modulemode = MODULEMODE_SWCTRL,
  2733. },
  2734. },
  2735. .slaves = omap44xx_mcbsp2_slaves,
  2736. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2737. };
  2738. /* mcbsp3 */
  2739. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2740. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2741. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2742. { .irq = -1 }
  2743. };
  2744. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2745. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2746. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2747. { .dma_req = -1 }
  2748. };
  2749. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2750. {
  2751. .name = "mpu",
  2752. .pa_start = 0x40126000,
  2753. .pa_end = 0x401260ff,
  2754. .flags = ADDR_TYPE_RT
  2755. },
  2756. { }
  2757. };
  2758. /* l4_abe -> mcbsp3 */
  2759. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2760. .master = &omap44xx_l4_abe_hwmod,
  2761. .slave = &omap44xx_mcbsp3_hwmod,
  2762. .clk = "ocp_abe_iclk",
  2763. .addr = omap44xx_mcbsp3_addrs,
  2764. .user = OCP_USER_MPU,
  2765. };
  2766. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2767. {
  2768. .name = "dma",
  2769. .pa_start = 0x49026000,
  2770. .pa_end = 0x490260ff,
  2771. .flags = ADDR_TYPE_RT
  2772. },
  2773. { }
  2774. };
  2775. /* l4_abe -> mcbsp3 (dma) */
  2776. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2777. .master = &omap44xx_l4_abe_hwmod,
  2778. .slave = &omap44xx_mcbsp3_hwmod,
  2779. .clk = "ocp_abe_iclk",
  2780. .addr = omap44xx_mcbsp3_dma_addrs,
  2781. .user = OCP_USER_SDMA,
  2782. };
  2783. /* mcbsp3 slave ports */
  2784. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2785. &omap44xx_l4_abe__mcbsp3,
  2786. &omap44xx_l4_abe__mcbsp3_dma,
  2787. };
  2788. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2789. .name = "mcbsp3",
  2790. .class = &omap44xx_mcbsp_hwmod_class,
  2791. .clkdm_name = "abe_clkdm",
  2792. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2793. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2794. .main_clk = "mcbsp3_fck",
  2795. .prcm = {
  2796. .omap4 = {
  2797. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2798. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2799. .modulemode = MODULEMODE_SWCTRL,
  2800. },
  2801. },
  2802. .slaves = omap44xx_mcbsp3_slaves,
  2803. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2804. };
  2805. /* mcbsp4 */
  2806. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2807. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2808. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2809. { .irq = -1 }
  2810. };
  2811. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2812. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2813. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2814. { .dma_req = -1 }
  2815. };
  2816. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2817. {
  2818. .pa_start = 0x48096000,
  2819. .pa_end = 0x480960ff,
  2820. .flags = ADDR_TYPE_RT
  2821. },
  2822. { }
  2823. };
  2824. /* l4_per -> mcbsp4 */
  2825. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2826. .master = &omap44xx_l4_per_hwmod,
  2827. .slave = &omap44xx_mcbsp4_hwmod,
  2828. .clk = "l4_div_ck",
  2829. .addr = omap44xx_mcbsp4_addrs,
  2830. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2831. };
  2832. /* mcbsp4 slave ports */
  2833. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2834. &omap44xx_l4_per__mcbsp4,
  2835. };
  2836. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2837. .name = "mcbsp4",
  2838. .class = &omap44xx_mcbsp_hwmod_class,
  2839. .clkdm_name = "l4_per_clkdm",
  2840. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2841. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2842. .main_clk = "mcbsp4_fck",
  2843. .prcm = {
  2844. .omap4 = {
  2845. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2846. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2847. .modulemode = MODULEMODE_SWCTRL,
  2848. },
  2849. },
  2850. .slaves = omap44xx_mcbsp4_slaves,
  2851. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2852. };
  2853. /*
  2854. * 'mcpdm' class
  2855. * multi channel pdm controller (proprietary interface with phoenix power
  2856. * ic)
  2857. */
  2858. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2859. .rev_offs = 0x0000,
  2860. .sysc_offs = 0x0010,
  2861. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2862. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2863. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2864. SIDLE_SMART_WKUP),
  2865. .sysc_fields = &omap_hwmod_sysc_type2,
  2866. };
  2867. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2868. .name = "mcpdm",
  2869. .sysc = &omap44xx_mcpdm_sysc,
  2870. };
  2871. /* mcpdm */
  2872. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2873. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2874. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2875. { .irq = -1 }
  2876. };
  2877. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2878. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2879. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2880. { .dma_req = -1 }
  2881. };
  2882. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2883. {
  2884. .pa_start = 0x40132000,
  2885. .pa_end = 0x4013207f,
  2886. .flags = ADDR_TYPE_RT
  2887. },
  2888. { }
  2889. };
  2890. /* l4_abe -> mcpdm */
  2891. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2892. .master = &omap44xx_l4_abe_hwmod,
  2893. .slave = &omap44xx_mcpdm_hwmod,
  2894. .clk = "ocp_abe_iclk",
  2895. .addr = omap44xx_mcpdm_addrs,
  2896. .user = OCP_USER_MPU,
  2897. };
  2898. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2899. {
  2900. .pa_start = 0x49032000,
  2901. .pa_end = 0x4903207f,
  2902. .flags = ADDR_TYPE_RT
  2903. },
  2904. { }
  2905. };
  2906. /* l4_abe -> mcpdm (dma) */
  2907. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2908. .master = &omap44xx_l4_abe_hwmod,
  2909. .slave = &omap44xx_mcpdm_hwmod,
  2910. .clk = "ocp_abe_iclk",
  2911. .addr = omap44xx_mcpdm_dma_addrs,
  2912. .user = OCP_USER_SDMA,
  2913. };
  2914. /* mcpdm slave ports */
  2915. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2916. &omap44xx_l4_abe__mcpdm,
  2917. &omap44xx_l4_abe__mcpdm_dma,
  2918. };
  2919. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2920. .name = "mcpdm",
  2921. .class = &omap44xx_mcpdm_hwmod_class,
  2922. .clkdm_name = "abe_clkdm",
  2923. .mpu_irqs = omap44xx_mcpdm_irqs,
  2924. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2925. .main_clk = "mcpdm_fck",
  2926. .prcm = {
  2927. .omap4 = {
  2928. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2929. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2930. .modulemode = MODULEMODE_SWCTRL,
  2931. },
  2932. },
  2933. .slaves = omap44xx_mcpdm_slaves,
  2934. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2935. };
  2936. /*
  2937. * 'mcspi' class
  2938. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2939. * bus
  2940. */
  2941. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2942. .rev_offs = 0x0000,
  2943. .sysc_offs = 0x0010,
  2944. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2945. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2946. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2947. SIDLE_SMART_WKUP),
  2948. .sysc_fields = &omap_hwmod_sysc_type2,
  2949. };
  2950. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2951. .name = "mcspi",
  2952. .sysc = &omap44xx_mcspi_sysc,
  2953. .rev = OMAP4_MCSPI_REV,
  2954. };
  2955. /* mcspi1 */
  2956. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2957. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2958. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2959. { .irq = -1 }
  2960. };
  2961. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2962. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2963. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2964. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2965. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2966. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2967. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2968. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2969. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2970. { .dma_req = -1 }
  2971. };
  2972. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2973. {
  2974. .pa_start = 0x48098000,
  2975. .pa_end = 0x480981ff,
  2976. .flags = ADDR_TYPE_RT
  2977. },
  2978. { }
  2979. };
  2980. /* l4_per -> mcspi1 */
  2981. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2982. .master = &omap44xx_l4_per_hwmod,
  2983. .slave = &omap44xx_mcspi1_hwmod,
  2984. .clk = "l4_div_ck",
  2985. .addr = omap44xx_mcspi1_addrs,
  2986. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2987. };
  2988. /* mcspi1 slave ports */
  2989. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2990. &omap44xx_l4_per__mcspi1,
  2991. };
  2992. /* mcspi1 dev_attr */
  2993. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2994. .num_chipselect = 4,
  2995. };
  2996. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2997. .name = "mcspi1",
  2998. .class = &omap44xx_mcspi_hwmod_class,
  2999. .clkdm_name = "l4_per_clkdm",
  3000. .mpu_irqs = omap44xx_mcspi1_irqs,
  3001. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3002. .main_clk = "mcspi1_fck",
  3003. .prcm = {
  3004. .omap4 = {
  3005. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3006. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3007. .modulemode = MODULEMODE_SWCTRL,
  3008. },
  3009. },
  3010. .dev_attr = &mcspi1_dev_attr,
  3011. .slaves = omap44xx_mcspi1_slaves,
  3012. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3013. };
  3014. /* mcspi2 */
  3015. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3016. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3017. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3018. { .irq = -1 }
  3019. };
  3020. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3021. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3022. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3023. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3024. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3025. { .dma_req = -1 }
  3026. };
  3027. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3028. {
  3029. .pa_start = 0x4809a000,
  3030. .pa_end = 0x4809a1ff,
  3031. .flags = ADDR_TYPE_RT
  3032. },
  3033. { }
  3034. };
  3035. /* l4_per -> mcspi2 */
  3036. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3037. .master = &omap44xx_l4_per_hwmod,
  3038. .slave = &omap44xx_mcspi2_hwmod,
  3039. .clk = "l4_div_ck",
  3040. .addr = omap44xx_mcspi2_addrs,
  3041. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3042. };
  3043. /* mcspi2 slave ports */
  3044. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3045. &omap44xx_l4_per__mcspi2,
  3046. };
  3047. /* mcspi2 dev_attr */
  3048. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3049. .num_chipselect = 2,
  3050. };
  3051. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3052. .name = "mcspi2",
  3053. .class = &omap44xx_mcspi_hwmod_class,
  3054. .clkdm_name = "l4_per_clkdm",
  3055. .mpu_irqs = omap44xx_mcspi2_irqs,
  3056. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3057. .main_clk = "mcspi2_fck",
  3058. .prcm = {
  3059. .omap4 = {
  3060. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3061. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3062. .modulemode = MODULEMODE_SWCTRL,
  3063. },
  3064. },
  3065. .dev_attr = &mcspi2_dev_attr,
  3066. .slaves = omap44xx_mcspi2_slaves,
  3067. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3068. };
  3069. /* mcspi3 */
  3070. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3071. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3072. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3073. { .irq = -1 }
  3074. };
  3075. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3076. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3077. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3078. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3079. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3080. { .dma_req = -1 }
  3081. };
  3082. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3083. {
  3084. .pa_start = 0x480b8000,
  3085. .pa_end = 0x480b81ff,
  3086. .flags = ADDR_TYPE_RT
  3087. },
  3088. { }
  3089. };
  3090. /* l4_per -> mcspi3 */
  3091. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3092. .master = &omap44xx_l4_per_hwmod,
  3093. .slave = &omap44xx_mcspi3_hwmod,
  3094. .clk = "l4_div_ck",
  3095. .addr = omap44xx_mcspi3_addrs,
  3096. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3097. };
  3098. /* mcspi3 slave ports */
  3099. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3100. &omap44xx_l4_per__mcspi3,
  3101. };
  3102. /* mcspi3 dev_attr */
  3103. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3104. .num_chipselect = 2,
  3105. };
  3106. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3107. .name = "mcspi3",
  3108. .class = &omap44xx_mcspi_hwmod_class,
  3109. .clkdm_name = "l4_per_clkdm",
  3110. .mpu_irqs = omap44xx_mcspi3_irqs,
  3111. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3112. .main_clk = "mcspi3_fck",
  3113. .prcm = {
  3114. .omap4 = {
  3115. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3116. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3117. .modulemode = MODULEMODE_SWCTRL,
  3118. },
  3119. },
  3120. .dev_attr = &mcspi3_dev_attr,
  3121. .slaves = omap44xx_mcspi3_slaves,
  3122. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3123. };
  3124. /* mcspi4 */
  3125. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3126. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3127. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3128. { .irq = -1 }
  3129. };
  3130. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3131. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3132. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3133. { .dma_req = -1 }
  3134. };
  3135. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3136. {
  3137. .pa_start = 0x480ba000,
  3138. .pa_end = 0x480ba1ff,
  3139. .flags = ADDR_TYPE_RT
  3140. },
  3141. { }
  3142. };
  3143. /* l4_per -> mcspi4 */
  3144. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3145. .master = &omap44xx_l4_per_hwmod,
  3146. .slave = &omap44xx_mcspi4_hwmod,
  3147. .clk = "l4_div_ck",
  3148. .addr = omap44xx_mcspi4_addrs,
  3149. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3150. };
  3151. /* mcspi4 slave ports */
  3152. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3153. &omap44xx_l4_per__mcspi4,
  3154. };
  3155. /* mcspi4 dev_attr */
  3156. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3157. .num_chipselect = 1,
  3158. };
  3159. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3160. .name = "mcspi4",
  3161. .class = &omap44xx_mcspi_hwmod_class,
  3162. .clkdm_name = "l4_per_clkdm",
  3163. .mpu_irqs = omap44xx_mcspi4_irqs,
  3164. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3165. .main_clk = "mcspi4_fck",
  3166. .prcm = {
  3167. .omap4 = {
  3168. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3169. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3170. .modulemode = MODULEMODE_SWCTRL,
  3171. },
  3172. },
  3173. .dev_attr = &mcspi4_dev_attr,
  3174. .slaves = omap44xx_mcspi4_slaves,
  3175. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3176. };
  3177. /*
  3178. * 'mmc' class
  3179. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3180. */
  3181. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3182. .rev_offs = 0x0000,
  3183. .sysc_offs = 0x0010,
  3184. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3185. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3186. SYSC_HAS_SOFTRESET),
  3187. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3188. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3189. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3190. .sysc_fields = &omap_hwmod_sysc_type2,
  3191. };
  3192. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3193. .name = "mmc",
  3194. .sysc = &omap44xx_mmc_sysc,
  3195. };
  3196. /* mmc1 */
  3197. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3198. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3199. { .irq = -1 }
  3200. };
  3201. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3202. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3203. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3204. { .dma_req = -1 }
  3205. };
  3206. /* mmc1 master ports */
  3207. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3208. &omap44xx_mmc1__l3_main_1,
  3209. };
  3210. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3211. {
  3212. .pa_start = 0x4809c000,
  3213. .pa_end = 0x4809c3ff,
  3214. .flags = ADDR_TYPE_RT
  3215. },
  3216. { }
  3217. };
  3218. /* l4_per -> mmc1 */
  3219. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3220. .master = &omap44xx_l4_per_hwmod,
  3221. .slave = &omap44xx_mmc1_hwmod,
  3222. .clk = "l4_div_ck",
  3223. .addr = omap44xx_mmc1_addrs,
  3224. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3225. };
  3226. /* mmc1 slave ports */
  3227. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3228. &omap44xx_l4_per__mmc1,
  3229. };
  3230. /* mmc1 dev_attr */
  3231. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3232. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3233. };
  3234. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3235. .name = "mmc1",
  3236. .class = &omap44xx_mmc_hwmod_class,
  3237. .clkdm_name = "l3_init_clkdm",
  3238. .mpu_irqs = omap44xx_mmc1_irqs,
  3239. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3240. .main_clk = "mmc1_fck",
  3241. .prcm = {
  3242. .omap4 = {
  3243. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3244. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3245. .modulemode = MODULEMODE_SWCTRL,
  3246. },
  3247. },
  3248. .dev_attr = &mmc1_dev_attr,
  3249. .slaves = omap44xx_mmc1_slaves,
  3250. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3251. .masters = omap44xx_mmc1_masters,
  3252. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3253. };
  3254. /* mmc2 */
  3255. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3256. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3257. { .irq = -1 }
  3258. };
  3259. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3260. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3261. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3262. { .dma_req = -1 }
  3263. };
  3264. /* mmc2 master ports */
  3265. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3266. &omap44xx_mmc2__l3_main_1,
  3267. };
  3268. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3269. {
  3270. .pa_start = 0x480b4000,
  3271. .pa_end = 0x480b43ff,
  3272. .flags = ADDR_TYPE_RT
  3273. },
  3274. { }
  3275. };
  3276. /* l4_per -> mmc2 */
  3277. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3278. .master = &omap44xx_l4_per_hwmod,
  3279. .slave = &omap44xx_mmc2_hwmod,
  3280. .clk = "l4_div_ck",
  3281. .addr = omap44xx_mmc2_addrs,
  3282. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3283. };
  3284. /* mmc2 slave ports */
  3285. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3286. &omap44xx_l4_per__mmc2,
  3287. };
  3288. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3289. .name = "mmc2",
  3290. .class = &omap44xx_mmc_hwmod_class,
  3291. .clkdm_name = "l3_init_clkdm",
  3292. .mpu_irqs = omap44xx_mmc2_irqs,
  3293. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3294. .main_clk = "mmc2_fck",
  3295. .prcm = {
  3296. .omap4 = {
  3297. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3298. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3299. .modulemode = MODULEMODE_SWCTRL,
  3300. },
  3301. },
  3302. .slaves = omap44xx_mmc2_slaves,
  3303. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3304. .masters = omap44xx_mmc2_masters,
  3305. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3306. };
  3307. /* mmc3 */
  3308. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3309. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3310. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3311. { .irq = -1 }
  3312. };
  3313. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3314. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3315. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3316. { .dma_req = -1 }
  3317. };
  3318. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3319. {
  3320. .pa_start = 0x480ad000,
  3321. .pa_end = 0x480ad3ff,
  3322. .flags = ADDR_TYPE_RT
  3323. },
  3324. { }
  3325. };
  3326. /* l4_per -> mmc3 */
  3327. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3328. .master = &omap44xx_l4_per_hwmod,
  3329. .slave = &omap44xx_mmc3_hwmod,
  3330. .clk = "l4_div_ck",
  3331. .addr = omap44xx_mmc3_addrs,
  3332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3333. };
  3334. /* mmc3 slave ports */
  3335. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3336. &omap44xx_l4_per__mmc3,
  3337. };
  3338. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3339. .name = "mmc3",
  3340. .class = &omap44xx_mmc_hwmod_class,
  3341. .clkdm_name = "l4_per_clkdm",
  3342. .mpu_irqs = omap44xx_mmc3_irqs,
  3343. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3344. .main_clk = "mmc3_fck",
  3345. .prcm = {
  3346. .omap4 = {
  3347. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3348. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3349. .modulemode = MODULEMODE_SWCTRL,
  3350. },
  3351. },
  3352. .slaves = omap44xx_mmc3_slaves,
  3353. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3354. };
  3355. /* mmc4 */
  3356. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3357. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3358. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3359. { .irq = -1 }
  3360. };
  3361. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3362. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3363. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3364. { .dma_req = -1 }
  3365. };
  3366. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3367. {
  3368. .pa_start = 0x480d1000,
  3369. .pa_end = 0x480d13ff,
  3370. .flags = ADDR_TYPE_RT
  3371. },
  3372. { }
  3373. };
  3374. /* l4_per -> mmc4 */
  3375. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3376. .master = &omap44xx_l4_per_hwmod,
  3377. .slave = &omap44xx_mmc4_hwmod,
  3378. .clk = "l4_div_ck",
  3379. .addr = omap44xx_mmc4_addrs,
  3380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3381. };
  3382. /* mmc4 slave ports */
  3383. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3384. &omap44xx_l4_per__mmc4,
  3385. };
  3386. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3387. .name = "mmc4",
  3388. .class = &omap44xx_mmc_hwmod_class,
  3389. .clkdm_name = "l4_per_clkdm",
  3390. .mpu_irqs = omap44xx_mmc4_irqs,
  3391. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3392. .main_clk = "mmc4_fck",
  3393. .prcm = {
  3394. .omap4 = {
  3395. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3396. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3397. .modulemode = MODULEMODE_SWCTRL,
  3398. },
  3399. },
  3400. .slaves = omap44xx_mmc4_slaves,
  3401. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3402. };
  3403. /* mmc5 */
  3404. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3405. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3406. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3407. { .irq = -1 }
  3408. };
  3409. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3410. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3411. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3412. { .dma_req = -1 }
  3413. };
  3414. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3415. {
  3416. .pa_start = 0x480d5000,
  3417. .pa_end = 0x480d53ff,
  3418. .flags = ADDR_TYPE_RT
  3419. },
  3420. { }
  3421. };
  3422. /* l4_per -> mmc5 */
  3423. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3424. .master = &omap44xx_l4_per_hwmod,
  3425. .slave = &omap44xx_mmc5_hwmod,
  3426. .clk = "l4_div_ck",
  3427. .addr = omap44xx_mmc5_addrs,
  3428. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3429. };
  3430. /* mmc5 slave ports */
  3431. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3432. &omap44xx_l4_per__mmc5,
  3433. };
  3434. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3435. .name = "mmc5",
  3436. .class = &omap44xx_mmc_hwmod_class,
  3437. .clkdm_name = "l4_per_clkdm",
  3438. .mpu_irqs = omap44xx_mmc5_irqs,
  3439. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3440. .main_clk = "mmc5_fck",
  3441. .prcm = {
  3442. .omap4 = {
  3443. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3444. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3445. .modulemode = MODULEMODE_SWCTRL,
  3446. },
  3447. },
  3448. .slaves = omap44xx_mmc5_slaves,
  3449. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3450. };
  3451. /*
  3452. * 'mpu' class
  3453. * mpu sub-system
  3454. */
  3455. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3456. .name = "mpu",
  3457. };
  3458. /* mpu */
  3459. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3460. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3461. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3462. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3463. { .irq = -1 }
  3464. };
  3465. /* mpu master ports */
  3466. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3467. &omap44xx_mpu__l3_main_1,
  3468. &omap44xx_mpu__l4_abe,
  3469. &omap44xx_mpu__dmm,
  3470. };
  3471. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3472. .name = "mpu",
  3473. .class = &omap44xx_mpu_hwmod_class,
  3474. .clkdm_name = "mpuss_clkdm",
  3475. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3476. .mpu_irqs = omap44xx_mpu_irqs,
  3477. .main_clk = "dpll_mpu_m2_ck",
  3478. .prcm = {
  3479. .omap4 = {
  3480. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3481. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3482. },
  3483. },
  3484. .masters = omap44xx_mpu_masters,
  3485. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3486. };
  3487. /*
  3488. * 'smartreflex' class
  3489. * smartreflex module (monitor silicon performance and outputs a measure of
  3490. * performance error)
  3491. */
  3492. /* The IP is not compliant to type1 / type2 scheme */
  3493. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3494. .sidle_shift = 24,
  3495. .enwkup_shift = 26,
  3496. };
  3497. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3498. .sysc_offs = 0x0038,
  3499. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3500. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3501. SIDLE_SMART_WKUP),
  3502. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3503. };
  3504. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3505. .name = "smartreflex",
  3506. .sysc = &omap44xx_smartreflex_sysc,
  3507. .rev = 2,
  3508. };
  3509. /* smartreflex_core */
  3510. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  3511. .sensor_voltdm_name = "core",
  3512. };
  3513. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3514. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3515. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3516. { .irq = -1 }
  3517. };
  3518. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3519. {
  3520. .pa_start = 0x4a0dd000,
  3521. .pa_end = 0x4a0dd03f,
  3522. .flags = ADDR_TYPE_RT
  3523. },
  3524. { }
  3525. };
  3526. /* l4_cfg -> smartreflex_core */
  3527. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3528. .master = &omap44xx_l4_cfg_hwmod,
  3529. .slave = &omap44xx_smartreflex_core_hwmod,
  3530. .clk = "l4_div_ck",
  3531. .addr = omap44xx_smartreflex_core_addrs,
  3532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3533. };
  3534. /* smartreflex_core slave ports */
  3535. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3536. &omap44xx_l4_cfg__smartreflex_core,
  3537. };
  3538. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3539. .name = "smartreflex_core",
  3540. .class = &omap44xx_smartreflex_hwmod_class,
  3541. .clkdm_name = "l4_ao_clkdm",
  3542. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3543. .main_clk = "smartreflex_core_fck",
  3544. .prcm = {
  3545. .omap4 = {
  3546. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3547. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3548. .modulemode = MODULEMODE_SWCTRL,
  3549. },
  3550. },
  3551. .slaves = omap44xx_smartreflex_core_slaves,
  3552. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3553. .dev_attr = &smartreflex_core_dev_attr,
  3554. };
  3555. /* smartreflex_iva */
  3556. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  3557. .sensor_voltdm_name = "iva",
  3558. };
  3559. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3560. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3561. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3562. { .irq = -1 }
  3563. };
  3564. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3565. {
  3566. .pa_start = 0x4a0db000,
  3567. .pa_end = 0x4a0db03f,
  3568. .flags = ADDR_TYPE_RT
  3569. },
  3570. { }
  3571. };
  3572. /* l4_cfg -> smartreflex_iva */
  3573. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3574. .master = &omap44xx_l4_cfg_hwmod,
  3575. .slave = &omap44xx_smartreflex_iva_hwmod,
  3576. .clk = "l4_div_ck",
  3577. .addr = omap44xx_smartreflex_iva_addrs,
  3578. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3579. };
  3580. /* smartreflex_iva slave ports */
  3581. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3582. &omap44xx_l4_cfg__smartreflex_iva,
  3583. };
  3584. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3585. .name = "smartreflex_iva",
  3586. .class = &omap44xx_smartreflex_hwmod_class,
  3587. .clkdm_name = "l4_ao_clkdm",
  3588. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3589. .main_clk = "smartreflex_iva_fck",
  3590. .prcm = {
  3591. .omap4 = {
  3592. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3593. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3594. .modulemode = MODULEMODE_SWCTRL,
  3595. },
  3596. },
  3597. .slaves = omap44xx_smartreflex_iva_slaves,
  3598. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3599. .dev_attr = &smartreflex_iva_dev_attr,
  3600. };
  3601. /* smartreflex_mpu */
  3602. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  3603. .sensor_voltdm_name = "mpu",
  3604. };
  3605. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3606. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3607. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3608. { .irq = -1 }
  3609. };
  3610. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3611. {
  3612. .pa_start = 0x4a0d9000,
  3613. .pa_end = 0x4a0d903f,
  3614. .flags = ADDR_TYPE_RT
  3615. },
  3616. { }
  3617. };
  3618. /* l4_cfg -> smartreflex_mpu */
  3619. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3620. .master = &omap44xx_l4_cfg_hwmod,
  3621. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3622. .clk = "l4_div_ck",
  3623. .addr = omap44xx_smartreflex_mpu_addrs,
  3624. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3625. };
  3626. /* smartreflex_mpu slave ports */
  3627. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3628. &omap44xx_l4_cfg__smartreflex_mpu,
  3629. };
  3630. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3631. .name = "smartreflex_mpu",
  3632. .class = &omap44xx_smartreflex_hwmod_class,
  3633. .clkdm_name = "l4_ao_clkdm",
  3634. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3635. .main_clk = "smartreflex_mpu_fck",
  3636. .prcm = {
  3637. .omap4 = {
  3638. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3639. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3640. .modulemode = MODULEMODE_SWCTRL,
  3641. },
  3642. },
  3643. .slaves = omap44xx_smartreflex_mpu_slaves,
  3644. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3645. .dev_attr = &smartreflex_mpu_dev_attr,
  3646. };
  3647. /*
  3648. * 'spinlock' class
  3649. * spinlock provides hardware assistance for synchronizing the processes
  3650. * running on multiple processors
  3651. */
  3652. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3653. .rev_offs = 0x0000,
  3654. .sysc_offs = 0x0010,
  3655. .syss_offs = 0x0014,
  3656. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3657. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3658. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3659. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3660. SIDLE_SMART_WKUP),
  3661. .sysc_fields = &omap_hwmod_sysc_type1,
  3662. };
  3663. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3664. .name = "spinlock",
  3665. .sysc = &omap44xx_spinlock_sysc,
  3666. };
  3667. /* spinlock */
  3668. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3669. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3670. {
  3671. .pa_start = 0x4a0f6000,
  3672. .pa_end = 0x4a0f6fff,
  3673. .flags = ADDR_TYPE_RT
  3674. },
  3675. { }
  3676. };
  3677. /* l4_cfg -> spinlock */
  3678. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3679. .master = &omap44xx_l4_cfg_hwmod,
  3680. .slave = &omap44xx_spinlock_hwmod,
  3681. .clk = "l4_div_ck",
  3682. .addr = omap44xx_spinlock_addrs,
  3683. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3684. };
  3685. /* spinlock slave ports */
  3686. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3687. &omap44xx_l4_cfg__spinlock,
  3688. };
  3689. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3690. .name = "spinlock",
  3691. .class = &omap44xx_spinlock_hwmod_class,
  3692. .clkdm_name = "l4_cfg_clkdm",
  3693. .prcm = {
  3694. .omap4 = {
  3695. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3696. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3697. },
  3698. },
  3699. .slaves = omap44xx_spinlock_slaves,
  3700. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3701. };
  3702. /*
  3703. * 'timer' class
  3704. * general purpose timer module with accurate 1ms tick
  3705. * This class contains several variants: ['timer_1ms', 'timer']
  3706. */
  3707. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3708. .rev_offs = 0x0000,
  3709. .sysc_offs = 0x0010,
  3710. .syss_offs = 0x0014,
  3711. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3712. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3713. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3714. SYSS_HAS_RESET_STATUS),
  3715. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3716. .sysc_fields = &omap_hwmod_sysc_type1,
  3717. };
  3718. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3719. .name = "timer",
  3720. .sysc = &omap44xx_timer_1ms_sysc,
  3721. };
  3722. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3723. .rev_offs = 0x0000,
  3724. .sysc_offs = 0x0010,
  3725. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3726. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3727. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3728. SIDLE_SMART_WKUP),
  3729. .sysc_fields = &omap_hwmod_sysc_type2,
  3730. };
  3731. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3732. .name = "timer",
  3733. .sysc = &omap44xx_timer_sysc,
  3734. };
  3735. /* always-on timers dev attribute */
  3736. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3737. .timer_capability = OMAP_TIMER_ALWON,
  3738. };
  3739. /* pwm timers dev attribute */
  3740. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3741. .timer_capability = OMAP_TIMER_HAS_PWM,
  3742. };
  3743. /* timer1 */
  3744. static struct omap_hwmod omap44xx_timer1_hwmod;
  3745. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3746. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3747. { .irq = -1 }
  3748. };
  3749. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3750. {
  3751. .pa_start = 0x4a318000,
  3752. .pa_end = 0x4a31807f,
  3753. .flags = ADDR_TYPE_RT
  3754. },
  3755. { }
  3756. };
  3757. /* l4_wkup -> timer1 */
  3758. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3759. .master = &omap44xx_l4_wkup_hwmod,
  3760. .slave = &omap44xx_timer1_hwmod,
  3761. .clk = "l4_wkup_clk_mux_ck",
  3762. .addr = omap44xx_timer1_addrs,
  3763. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3764. };
  3765. /* timer1 slave ports */
  3766. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3767. &omap44xx_l4_wkup__timer1,
  3768. };
  3769. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3770. .name = "timer1",
  3771. .class = &omap44xx_timer_1ms_hwmod_class,
  3772. .clkdm_name = "l4_wkup_clkdm",
  3773. .mpu_irqs = omap44xx_timer1_irqs,
  3774. .main_clk = "timer1_fck",
  3775. .prcm = {
  3776. .omap4 = {
  3777. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3778. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3779. .modulemode = MODULEMODE_SWCTRL,
  3780. },
  3781. },
  3782. .dev_attr = &capability_alwon_dev_attr,
  3783. .slaves = omap44xx_timer1_slaves,
  3784. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3785. };
  3786. /* timer2 */
  3787. static struct omap_hwmod omap44xx_timer2_hwmod;
  3788. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3789. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3790. { .irq = -1 }
  3791. };
  3792. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3793. {
  3794. .pa_start = 0x48032000,
  3795. .pa_end = 0x4803207f,
  3796. .flags = ADDR_TYPE_RT
  3797. },
  3798. { }
  3799. };
  3800. /* l4_per -> timer2 */
  3801. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3802. .master = &omap44xx_l4_per_hwmod,
  3803. .slave = &omap44xx_timer2_hwmod,
  3804. .clk = "l4_div_ck",
  3805. .addr = omap44xx_timer2_addrs,
  3806. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3807. };
  3808. /* timer2 slave ports */
  3809. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3810. &omap44xx_l4_per__timer2,
  3811. };
  3812. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3813. .name = "timer2",
  3814. .class = &omap44xx_timer_1ms_hwmod_class,
  3815. .clkdm_name = "l4_per_clkdm",
  3816. .mpu_irqs = omap44xx_timer2_irqs,
  3817. .main_clk = "timer2_fck",
  3818. .prcm = {
  3819. .omap4 = {
  3820. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3821. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3822. .modulemode = MODULEMODE_SWCTRL,
  3823. },
  3824. },
  3825. .dev_attr = &capability_alwon_dev_attr,
  3826. .slaves = omap44xx_timer2_slaves,
  3827. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3828. };
  3829. /* timer3 */
  3830. static struct omap_hwmod omap44xx_timer3_hwmod;
  3831. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3832. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3833. { .irq = -1 }
  3834. };
  3835. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3836. {
  3837. .pa_start = 0x48034000,
  3838. .pa_end = 0x4803407f,
  3839. .flags = ADDR_TYPE_RT
  3840. },
  3841. { }
  3842. };
  3843. /* l4_per -> timer3 */
  3844. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3845. .master = &omap44xx_l4_per_hwmod,
  3846. .slave = &omap44xx_timer3_hwmod,
  3847. .clk = "l4_div_ck",
  3848. .addr = omap44xx_timer3_addrs,
  3849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3850. };
  3851. /* timer3 slave ports */
  3852. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3853. &omap44xx_l4_per__timer3,
  3854. };
  3855. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3856. .name = "timer3",
  3857. .class = &omap44xx_timer_hwmod_class,
  3858. .clkdm_name = "l4_per_clkdm",
  3859. .mpu_irqs = omap44xx_timer3_irqs,
  3860. .main_clk = "timer3_fck",
  3861. .prcm = {
  3862. .omap4 = {
  3863. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3864. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3865. .modulemode = MODULEMODE_SWCTRL,
  3866. },
  3867. },
  3868. .dev_attr = &capability_alwon_dev_attr,
  3869. .slaves = omap44xx_timer3_slaves,
  3870. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3871. };
  3872. /* timer4 */
  3873. static struct omap_hwmod omap44xx_timer4_hwmod;
  3874. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3875. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3876. { .irq = -1 }
  3877. };
  3878. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3879. {
  3880. .pa_start = 0x48036000,
  3881. .pa_end = 0x4803607f,
  3882. .flags = ADDR_TYPE_RT
  3883. },
  3884. { }
  3885. };
  3886. /* l4_per -> timer4 */
  3887. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3888. .master = &omap44xx_l4_per_hwmod,
  3889. .slave = &omap44xx_timer4_hwmod,
  3890. .clk = "l4_div_ck",
  3891. .addr = omap44xx_timer4_addrs,
  3892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3893. };
  3894. /* timer4 slave ports */
  3895. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3896. &omap44xx_l4_per__timer4,
  3897. };
  3898. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3899. .name = "timer4",
  3900. .class = &omap44xx_timer_hwmod_class,
  3901. .clkdm_name = "l4_per_clkdm",
  3902. .mpu_irqs = omap44xx_timer4_irqs,
  3903. .main_clk = "timer4_fck",
  3904. .prcm = {
  3905. .omap4 = {
  3906. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3907. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3908. .modulemode = MODULEMODE_SWCTRL,
  3909. },
  3910. },
  3911. .dev_attr = &capability_alwon_dev_attr,
  3912. .slaves = omap44xx_timer4_slaves,
  3913. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3914. };
  3915. /* timer5 */
  3916. static struct omap_hwmod omap44xx_timer5_hwmod;
  3917. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3918. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3919. { .irq = -1 }
  3920. };
  3921. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3922. {
  3923. .pa_start = 0x40138000,
  3924. .pa_end = 0x4013807f,
  3925. .flags = ADDR_TYPE_RT
  3926. },
  3927. { }
  3928. };
  3929. /* l4_abe -> timer5 */
  3930. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3931. .master = &omap44xx_l4_abe_hwmod,
  3932. .slave = &omap44xx_timer5_hwmod,
  3933. .clk = "ocp_abe_iclk",
  3934. .addr = omap44xx_timer5_addrs,
  3935. .user = OCP_USER_MPU,
  3936. };
  3937. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3938. {
  3939. .pa_start = 0x49038000,
  3940. .pa_end = 0x4903807f,
  3941. .flags = ADDR_TYPE_RT
  3942. },
  3943. { }
  3944. };
  3945. /* l4_abe -> timer5 (dma) */
  3946. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3947. .master = &omap44xx_l4_abe_hwmod,
  3948. .slave = &omap44xx_timer5_hwmod,
  3949. .clk = "ocp_abe_iclk",
  3950. .addr = omap44xx_timer5_dma_addrs,
  3951. .user = OCP_USER_SDMA,
  3952. };
  3953. /* timer5 slave ports */
  3954. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3955. &omap44xx_l4_abe__timer5,
  3956. &omap44xx_l4_abe__timer5_dma,
  3957. };
  3958. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3959. .name = "timer5",
  3960. .class = &omap44xx_timer_hwmod_class,
  3961. .clkdm_name = "abe_clkdm",
  3962. .mpu_irqs = omap44xx_timer5_irqs,
  3963. .main_clk = "timer5_fck",
  3964. .prcm = {
  3965. .omap4 = {
  3966. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3967. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3968. .modulemode = MODULEMODE_SWCTRL,
  3969. },
  3970. },
  3971. .dev_attr = &capability_alwon_dev_attr,
  3972. .slaves = omap44xx_timer5_slaves,
  3973. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3974. };
  3975. /* timer6 */
  3976. static struct omap_hwmod omap44xx_timer6_hwmod;
  3977. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3978. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3979. { .irq = -1 }
  3980. };
  3981. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3982. {
  3983. .pa_start = 0x4013a000,
  3984. .pa_end = 0x4013a07f,
  3985. .flags = ADDR_TYPE_RT
  3986. },
  3987. { }
  3988. };
  3989. /* l4_abe -> timer6 */
  3990. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3991. .master = &omap44xx_l4_abe_hwmod,
  3992. .slave = &omap44xx_timer6_hwmod,
  3993. .clk = "ocp_abe_iclk",
  3994. .addr = omap44xx_timer6_addrs,
  3995. .user = OCP_USER_MPU,
  3996. };
  3997. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3998. {
  3999. .pa_start = 0x4903a000,
  4000. .pa_end = 0x4903a07f,
  4001. .flags = ADDR_TYPE_RT
  4002. },
  4003. { }
  4004. };
  4005. /* l4_abe -> timer6 (dma) */
  4006. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4007. .master = &omap44xx_l4_abe_hwmod,
  4008. .slave = &omap44xx_timer6_hwmod,
  4009. .clk = "ocp_abe_iclk",
  4010. .addr = omap44xx_timer6_dma_addrs,
  4011. .user = OCP_USER_SDMA,
  4012. };
  4013. /* timer6 slave ports */
  4014. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4015. &omap44xx_l4_abe__timer6,
  4016. &omap44xx_l4_abe__timer6_dma,
  4017. };
  4018. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4019. .name = "timer6",
  4020. .class = &omap44xx_timer_hwmod_class,
  4021. .clkdm_name = "abe_clkdm",
  4022. .mpu_irqs = omap44xx_timer6_irqs,
  4023. .main_clk = "timer6_fck",
  4024. .prcm = {
  4025. .omap4 = {
  4026. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4027. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4028. .modulemode = MODULEMODE_SWCTRL,
  4029. },
  4030. },
  4031. .dev_attr = &capability_alwon_dev_attr,
  4032. .slaves = omap44xx_timer6_slaves,
  4033. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4034. };
  4035. /* timer7 */
  4036. static struct omap_hwmod omap44xx_timer7_hwmod;
  4037. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4038. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4039. { .irq = -1 }
  4040. };
  4041. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4042. {
  4043. .pa_start = 0x4013c000,
  4044. .pa_end = 0x4013c07f,
  4045. .flags = ADDR_TYPE_RT
  4046. },
  4047. { }
  4048. };
  4049. /* l4_abe -> timer7 */
  4050. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4051. .master = &omap44xx_l4_abe_hwmod,
  4052. .slave = &omap44xx_timer7_hwmod,
  4053. .clk = "ocp_abe_iclk",
  4054. .addr = omap44xx_timer7_addrs,
  4055. .user = OCP_USER_MPU,
  4056. };
  4057. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4058. {
  4059. .pa_start = 0x4903c000,
  4060. .pa_end = 0x4903c07f,
  4061. .flags = ADDR_TYPE_RT
  4062. },
  4063. { }
  4064. };
  4065. /* l4_abe -> timer7 (dma) */
  4066. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4067. .master = &omap44xx_l4_abe_hwmod,
  4068. .slave = &omap44xx_timer7_hwmod,
  4069. .clk = "ocp_abe_iclk",
  4070. .addr = omap44xx_timer7_dma_addrs,
  4071. .user = OCP_USER_SDMA,
  4072. };
  4073. /* timer7 slave ports */
  4074. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4075. &omap44xx_l4_abe__timer7,
  4076. &omap44xx_l4_abe__timer7_dma,
  4077. };
  4078. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4079. .name = "timer7",
  4080. .class = &omap44xx_timer_hwmod_class,
  4081. .clkdm_name = "abe_clkdm",
  4082. .mpu_irqs = omap44xx_timer7_irqs,
  4083. .main_clk = "timer7_fck",
  4084. .prcm = {
  4085. .omap4 = {
  4086. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4087. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4088. .modulemode = MODULEMODE_SWCTRL,
  4089. },
  4090. },
  4091. .dev_attr = &capability_alwon_dev_attr,
  4092. .slaves = omap44xx_timer7_slaves,
  4093. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4094. };
  4095. /* timer8 */
  4096. static struct omap_hwmod omap44xx_timer8_hwmod;
  4097. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4098. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4099. { .irq = -1 }
  4100. };
  4101. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4102. {
  4103. .pa_start = 0x4013e000,
  4104. .pa_end = 0x4013e07f,
  4105. .flags = ADDR_TYPE_RT
  4106. },
  4107. { }
  4108. };
  4109. /* l4_abe -> timer8 */
  4110. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4111. .master = &omap44xx_l4_abe_hwmod,
  4112. .slave = &omap44xx_timer8_hwmod,
  4113. .clk = "ocp_abe_iclk",
  4114. .addr = omap44xx_timer8_addrs,
  4115. .user = OCP_USER_MPU,
  4116. };
  4117. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4118. {
  4119. .pa_start = 0x4903e000,
  4120. .pa_end = 0x4903e07f,
  4121. .flags = ADDR_TYPE_RT
  4122. },
  4123. { }
  4124. };
  4125. /* l4_abe -> timer8 (dma) */
  4126. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4127. .master = &omap44xx_l4_abe_hwmod,
  4128. .slave = &omap44xx_timer8_hwmod,
  4129. .clk = "ocp_abe_iclk",
  4130. .addr = omap44xx_timer8_dma_addrs,
  4131. .user = OCP_USER_SDMA,
  4132. };
  4133. /* timer8 slave ports */
  4134. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4135. &omap44xx_l4_abe__timer8,
  4136. &omap44xx_l4_abe__timer8_dma,
  4137. };
  4138. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4139. .name = "timer8",
  4140. .class = &omap44xx_timer_hwmod_class,
  4141. .clkdm_name = "abe_clkdm",
  4142. .mpu_irqs = omap44xx_timer8_irqs,
  4143. .main_clk = "timer8_fck",
  4144. .prcm = {
  4145. .omap4 = {
  4146. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4147. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4148. .modulemode = MODULEMODE_SWCTRL,
  4149. },
  4150. },
  4151. .dev_attr = &capability_pwm_dev_attr,
  4152. .slaves = omap44xx_timer8_slaves,
  4153. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4154. };
  4155. /* timer9 */
  4156. static struct omap_hwmod omap44xx_timer9_hwmod;
  4157. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4158. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4159. { .irq = -1 }
  4160. };
  4161. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4162. {
  4163. .pa_start = 0x4803e000,
  4164. .pa_end = 0x4803e07f,
  4165. .flags = ADDR_TYPE_RT
  4166. },
  4167. { }
  4168. };
  4169. /* l4_per -> timer9 */
  4170. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4171. .master = &omap44xx_l4_per_hwmod,
  4172. .slave = &omap44xx_timer9_hwmod,
  4173. .clk = "l4_div_ck",
  4174. .addr = omap44xx_timer9_addrs,
  4175. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4176. };
  4177. /* timer9 slave ports */
  4178. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4179. &omap44xx_l4_per__timer9,
  4180. };
  4181. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4182. .name = "timer9",
  4183. .class = &omap44xx_timer_hwmod_class,
  4184. .clkdm_name = "l4_per_clkdm",
  4185. .mpu_irqs = omap44xx_timer9_irqs,
  4186. .main_clk = "timer9_fck",
  4187. .prcm = {
  4188. .omap4 = {
  4189. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4190. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4191. .modulemode = MODULEMODE_SWCTRL,
  4192. },
  4193. },
  4194. .dev_attr = &capability_pwm_dev_attr,
  4195. .slaves = omap44xx_timer9_slaves,
  4196. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4197. };
  4198. /* timer10 */
  4199. static struct omap_hwmod omap44xx_timer10_hwmod;
  4200. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4201. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4202. { .irq = -1 }
  4203. };
  4204. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4205. {
  4206. .pa_start = 0x48086000,
  4207. .pa_end = 0x4808607f,
  4208. .flags = ADDR_TYPE_RT
  4209. },
  4210. { }
  4211. };
  4212. /* l4_per -> timer10 */
  4213. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4214. .master = &omap44xx_l4_per_hwmod,
  4215. .slave = &omap44xx_timer10_hwmod,
  4216. .clk = "l4_div_ck",
  4217. .addr = omap44xx_timer10_addrs,
  4218. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4219. };
  4220. /* timer10 slave ports */
  4221. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4222. &omap44xx_l4_per__timer10,
  4223. };
  4224. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4225. .name = "timer10",
  4226. .class = &omap44xx_timer_1ms_hwmod_class,
  4227. .clkdm_name = "l4_per_clkdm",
  4228. .mpu_irqs = omap44xx_timer10_irqs,
  4229. .main_clk = "timer10_fck",
  4230. .prcm = {
  4231. .omap4 = {
  4232. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4233. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4234. .modulemode = MODULEMODE_SWCTRL,
  4235. },
  4236. },
  4237. .dev_attr = &capability_pwm_dev_attr,
  4238. .slaves = omap44xx_timer10_slaves,
  4239. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4240. };
  4241. /* timer11 */
  4242. static struct omap_hwmod omap44xx_timer11_hwmod;
  4243. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4244. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4245. { .irq = -1 }
  4246. };
  4247. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4248. {
  4249. .pa_start = 0x48088000,
  4250. .pa_end = 0x4808807f,
  4251. .flags = ADDR_TYPE_RT
  4252. },
  4253. { }
  4254. };
  4255. /* l4_per -> timer11 */
  4256. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4257. .master = &omap44xx_l4_per_hwmod,
  4258. .slave = &omap44xx_timer11_hwmod,
  4259. .clk = "l4_div_ck",
  4260. .addr = omap44xx_timer11_addrs,
  4261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4262. };
  4263. /* timer11 slave ports */
  4264. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4265. &omap44xx_l4_per__timer11,
  4266. };
  4267. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4268. .name = "timer11",
  4269. .class = &omap44xx_timer_hwmod_class,
  4270. .clkdm_name = "l4_per_clkdm",
  4271. .mpu_irqs = omap44xx_timer11_irqs,
  4272. .main_clk = "timer11_fck",
  4273. .prcm = {
  4274. .omap4 = {
  4275. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4276. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4277. .modulemode = MODULEMODE_SWCTRL,
  4278. },
  4279. },
  4280. .dev_attr = &capability_pwm_dev_attr,
  4281. .slaves = omap44xx_timer11_slaves,
  4282. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4283. };
  4284. /*
  4285. * 'uart' class
  4286. * universal asynchronous receiver/transmitter (uart)
  4287. */
  4288. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4289. .rev_offs = 0x0050,
  4290. .sysc_offs = 0x0054,
  4291. .syss_offs = 0x0058,
  4292. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4293. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4294. SYSS_HAS_RESET_STATUS),
  4295. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4296. SIDLE_SMART_WKUP),
  4297. .sysc_fields = &omap_hwmod_sysc_type1,
  4298. };
  4299. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4300. .name = "uart",
  4301. .sysc = &omap44xx_uart_sysc,
  4302. };
  4303. /* uart1 */
  4304. static struct omap_hwmod omap44xx_uart1_hwmod;
  4305. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4306. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4307. { .irq = -1 }
  4308. };
  4309. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4310. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4311. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4312. { .dma_req = -1 }
  4313. };
  4314. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4315. {
  4316. .pa_start = 0x4806a000,
  4317. .pa_end = 0x4806a0ff,
  4318. .flags = ADDR_TYPE_RT
  4319. },
  4320. { }
  4321. };
  4322. /* l4_per -> uart1 */
  4323. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4324. .master = &omap44xx_l4_per_hwmod,
  4325. .slave = &omap44xx_uart1_hwmod,
  4326. .clk = "l4_div_ck",
  4327. .addr = omap44xx_uart1_addrs,
  4328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4329. };
  4330. /* uart1 slave ports */
  4331. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4332. &omap44xx_l4_per__uart1,
  4333. };
  4334. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4335. .name = "uart1",
  4336. .class = &omap44xx_uart_hwmod_class,
  4337. .clkdm_name = "l4_per_clkdm",
  4338. .mpu_irqs = omap44xx_uart1_irqs,
  4339. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4340. .main_clk = "uart1_fck",
  4341. .prcm = {
  4342. .omap4 = {
  4343. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4344. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4345. .modulemode = MODULEMODE_SWCTRL,
  4346. },
  4347. },
  4348. .slaves = omap44xx_uart1_slaves,
  4349. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4350. };
  4351. /* uart2 */
  4352. static struct omap_hwmod omap44xx_uart2_hwmod;
  4353. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4354. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4355. { .irq = -1 }
  4356. };
  4357. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4358. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4359. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4360. { .dma_req = -1 }
  4361. };
  4362. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4363. {
  4364. .pa_start = 0x4806c000,
  4365. .pa_end = 0x4806c0ff,
  4366. .flags = ADDR_TYPE_RT
  4367. },
  4368. { }
  4369. };
  4370. /* l4_per -> uart2 */
  4371. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4372. .master = &omap44xx_l4_per_hwmod,
  4373. .slave = &omap44xx_uart2_hwmod,
  4374. .clk = "l4_div_ck",
  4375. .addr = omap44xx_uart2_addrs,
  4376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4377. };
  4378. /* uart2 slave ports */
  4379. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4380. &omap44xx_l4_per__uart2,
  4381. };
  4382. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4383. .name = "uart2",
  4384. .class = &omap44xx_uart_hwmod_class,
  4385. .clkdm_name = "l4_per_clkdm",
  4386. .mpu_irqs = omap44xx_uart2_irqs,
  4387. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4388. .main_clk = "uart2_fck",
  4389. .prcm = {
  4390. .omap4 = {
  4391. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4392. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4393. .modulemode = MODULEMODE_SWCTRL,
  4394. },
  4395. },
  4396. .slaves = omap44xx_uart2_slaves,
  4397. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4398. };
  4399. /* uart3 */
  4400. static struct omap_hwmod omap44xx_uart3_hwmod;
  4401. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4402. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4403. { .irq = -1 }
  4404. };
  4405. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4406. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4407. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4408. { .dma_req = -1 }
  4409. };
  4410. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4411. {
  4412. .pa_start = 0x48020000,
  4413. .pa_end = 0x480200ff,
  4414. .flags = ADDR_TYPE_RT
  4415. },
  4416. { }
  4417. };
  4418. /* l4_per -> uart3 */
  4419. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4420. .master = &omap44xx_l4_per_hwmod,
  4421. .slave = &omap44xx_uart3_hwmod,
  4422. .clk = "l4_div_ck",
  4423. .addr = omap44xx_uart3_addrs,
  4424. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4425. };
  4426. /* uart3 slave ports */
  4427. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4428. &omap44xx_l4_per__uart3,
  4429. };
  4430. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4431. .name = "uart3",
  4432. .class = &omap44xx_uart_hwmod_class,
  4433. .clkdm_name = "l4_per_clkdm",
  4434. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4435. .mpu_irqs = omap44xx_uart3_irqs,
  4436. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4437. .main_clk = "uart3_fck",
  4438. .prcm = {
  4439. .omap4 = {
  4440. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4441. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4442. .modulemode = MODULEMODE_SWCTRL,
  4443. },
  4444. },
  4445. .slaves = omap44xx_uart3_slaves,
  4446. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4447. };
  4448. /* uart4 */
  4449. static struct omap_hwmod omap44xx_uart4_hwmod;
  4450. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4451. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4452. { .irq = -1 }
  4453. };
  4454. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4455. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4456. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4457. { .dma_req = -1 }
  4458. };
  4459. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4460. {
  4461. .pa_start = 0x4806e000,
  4462. .pa_end = 0x4806e0ff,
  4463. .flags = ADDR_TYPE_RT
  4464. },
  4465. { }
  4466. };
  4467. /* l4_per -> uart4 */
  4468. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4469. .master = &omap44xx_l4_per_hwmod,
  4470. .slave = &omap44xx_uart4_hwmod,
  4471. .clk = "l4_div_ck",
  4472. .addr = omap44xx_uart4_addrs,
  4473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4474. };
  4475. /* uart4 slave ports */
  4476. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4477. &omap44xx_l4_per__uart4,
  4478. };
  4479. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4480. .name = "uart4",
  4481. .class = &omap44xx_uart_hwmod_class,
  4482. .clkdm_name = "l4_per_clkdm",
  4483. .mpu_irqs = omap44xx_uart4_irqs,
  4484. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4485. .main_clk = "uart4_fck",
  4486. .prcm = {
  4487. .omap4 = {
  4488. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4489. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4490. .modulemode = MODULEMODE_SWCTRL,
  4491. },
  4492. },
  4493. .slaves = omap44xx_uart4_slaves,
  4494. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4495. };
  4496. /*
  4497. * 'usb_otg_hs' class
  4498. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4499. */
  4500. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4501. .rev_offs = 0x0400,
  4502. .sysc_offs = 0x0404,
  4503. .syss_offs = 0x0408,
  4504. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4505. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4506. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4507. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4508. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4509. MSTANDBY_SMART),
  4510. .sysc_fields = &omap_hwmod_sysc_type1,
  4511. };
  4512. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4513. .name = "usb_otg_hs",
  4514. .sysc = &omap44xx_usb_otg_hs_sysc,
  4515. };
  4516. /* usb_otg_hs */
  4517. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4518. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4519. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4520. { .irq = -1 }
  4521. };
  4522. /* usb_otg_hs master ports */
  4523. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4524. &omap44xx_usb_otg_hs__l3_main_2,
  4525. };
  4526. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4527. {
  4528. .pa_start = 0x4a0ab000,
  4529. .pa_end = 0x4a0ab003,
  4530. .flags = ADDR_TYPE_RT
  4531. },
  4532. { }
  4533. };
  4534. /* l4_cfg -> usb_otg_hs */
  4535. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4536. .master = &omap44xx_l4_cfg_hwmod,
  4537. .slave = &omap44xx_usb_otg_hs_hwmod,
  4538. .clk = "l4_div_ck",
  4539. .addr = omap44xx_usb_otg_hs_addrs,
  4540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4541. };
  4542. /* usb_otg_hs slave ports */
  4543. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4544. &omap44xx_l4_cfg__usb_otg_hs,
  4545. };
  4546. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4547. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4548. };
  4549. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4550. .name = "usb_otg_hs",
  4551. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4552. .clkdm_name = "l3_init_clkdm",
  4553. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4554. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4555. .main_clk = "usb_otg_hs_ick",
  4556. .prcm = {
  4557. .omap4 = {
  4558. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4559. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4560. .modulemode = MODULEMODE_HWCTRL,
  4561. },
  4562. },
  4563. .opt_clks = usb_otg_hs_opt_clks,
  4564. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4565. .slaves = omap44xx_usb_otg_hs_slaves,
  4566. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4567. .masters = omap44xx_usb_otg_hs_masters,
  4568. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4569. };
  4570. /*
  4571. * 'wd_timer' class
  4572. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4573. * overflow condition
  4574. */
  4575. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4576. .rev_offs = 0x0000,
  4577. .sysc_offs = 0x0010,
  4578. .syss_offs = 0x0014,
  4579. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4580. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4581. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4582. SIDLE_SMART_WKUP),
  4583. .sysc_fields = &omap_hwmod_sysc_type1,
  4584. };
  4585. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4586. .name = "wd_timer",
  4587. .sysc = &omap44xx_wd_timer_sysc,
  4588. .pre_shutdown = &omap2_wd_timer_disable,
  4589. };
  4590. /* wd_timer2 */
  4591. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4592. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4593. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4594. { .irq = -1 }
  4595. };
  4596. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4597. {
  4598. .pa_start = 0x4a314000,
  4599. .pa_end = 0x4a31407f,
  4600. .flags = ADDR_TYPE_RT
  4601. },
  4602. { }
  4603. };
  4604. /* l4_wkup -> wd_timer2 */
  4605. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4606. .master = &omap44xx_l4_wkup_hwmod,
  4607. .slave = &omap44xx_wd_timer2_hwmod,
  4608. .clk = "l4_wkup_clk_mux_ck",
  4609. .addr = omap44xx_wd_timer2_addrs,
  4610. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4611. };
  4612. /* wd_timer2 slave ports */
  4613. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4614. &omap44xx_l4_wkup__wd_timer2,
  4615. };
  4616. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4617. .name = "wd_timer2",
  4618. .class = &omap44xx_wd_timer_hwmod_class,
  4619. .clkdm_name = "l4_wkup_clkdm",
  4620. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4621. .main_clk = "wd_timer2_fck",
  4622. .prcm = {
  4623. .omap4 = {
  4624. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4625. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4626. .modulemode = MODULEMODE_SWCTRL,
  4627. },
  4628. },
  4629. .slaves = omap44xx_wd_timer2_slaves,
  4630. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4631. };
  4632. /* wd_timer3 */
  4633. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4634. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4635. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4636. { .irq = -1 }
  4637. };
  4638. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4639. {
  4640. .pa_start = 0x40130000,
  4641. .pa_end = 0x4013007f,
  4642. .flags = ADDR_TYPE_RT
  4643. },
  4644. { }
  4645. };
  4646. /* l4_abe -> wd_timer3 */
  4647. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4648. .master = &omap44xx_l4_abe_hwmod,
  4649. .slave = &omap44xx_wd_timer3_hwmod,
  4650. .clk = "ocp_abe_iclk",
  4651. .addr = omap44xx_wd_timer3_addrs,
  4652. .user = OCP_USER_MPU,
  4653. };
  4654. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4655. {
  4656. .pa_start = 0x49030000,
  4657. .pa_end = 0x4903007f,
  4658. .flags = ADDR_TYPE_RT
  4659. },
  4660. { }
  4661. };
  4662. /* l4_abe -> wd_timer3 (dma) */
  4663. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4664. .master = &omap44xx_l4_abe_hwmod,
  4665. .slave = &omap44xx_wd_timer3_hwmod,
  4666. .clk = "ocp_abe_iclk",
  4667. .addr = omap44xx_wd_timer3_dma_addrs,
  4668. .user = OCP_USER_SDMA,
  4669. };
  4670. /* wd_timer3 slave ports */
  4671. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4672. &omap44xx_l4_abe__wd_timer3,
  4673. &omap44xx_l4_abe__wd_timer3_dma,
  4674. };
  4675. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4676. .name = "wd_timer3",
  4677. .class = &omap44xx_wd_timer_hwmod_class,
  4678. .clkdm_name = "abe_clkdm",
  4679. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4680. .main_clk = "wd_timer3_fck",
  4681. .prcm = {
  4682. .omap4 = {
  4683. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4684. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4685. .modulemode = MODULEMODE_SWCTRL,
  4686. },
  4687. },
  4688. .slaves = omap44xx_wd_timer3_slaves,
  4689. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4690. };
  4691. /*
  4692. * 'usb_host_hs' class
  4693. * high-speed multi-port usb host controller
  4694. */
  4695. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4696. .master = &omap44xx_usb_host_hs_hwmod,
  4697. .slave = &omap44xx_l3_main_2_hwmod,
  4698. .clk = "l3_div_ck",
  4699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4700. };
  4701. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4702. .rev_offs = 0x0000,
  4703. .sysc_offs = 0x0010,
  4704. .syss_offs = 0x0014,
  4705. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4706. SYSC_HAS_SOFTRESET),
  4707. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4708. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4709. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4710. .sysc_fields = &omap_hwmod_sysc_type2,
  4711. };
  4712. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4713. .name = "usb_host_hs",
  4714. .sysc = &omap44xx_usb_host_hs_sysc,
  4715. };
  4716. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4717. &omap44xx_usb_host_hs__l3_main_2,
  4718. };
  4719. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4720. {
  4721. .name = "uhh",
  4722. .pa_start = 0x4a064000,
  4723. .pa_end = 0x4a0647ff,
  4724. .flags = ADDR_TYPE_RT
  4725. },
  4726. {
  4727. .name = "ohci",
  4728. .pa_start = 0x4a064800,
  4729. .pa_end = 0x4a064bff,
  4730. },
  4731. {
  4732. .name = "ehci",
  4733. .pa_start = 0x4a064c00,
  4734. .pa_end = 0x4a064fff,
  4735. },
  4736. {}
  4737. };
  4738. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4739. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4740. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4741. { .irq = -1 }
  4742. };
  4743. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4744. .master = &omap44xx_l4_cfg_hwmod,
  4745. .slave = &omap44xx_usb_host_hs_hwmod,
  4746. .clk = "l4_div_ck",
  4747. .addr = omap44xx_usb_host_hs_addrs,
  4748. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4749. };
  4750. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4751. &omap44xx_l4_cfg__usb_host_hs,
  4752. };
  4753. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4754. .name = "usb_host_hs",
  4755. .class = &omap44xx_usb_host_hs_hwmod_class,
  4756. .clkdm_name = "l3_init_clkdm",
  4757. .main_clk = "usb_host_hs_fck",
  4758. .prcm = {
  4759. .omap4 = {
  4760. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4761. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4762. .modulemode = MODULEMODE_SWCTRL,
  4763. },
  4764. },
  4765. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4766. .slaves = omap44xx_usb_host_hs_slaves,
  4767. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4768. .masters = omap44xx_usb_host_hs_masters,
  4769. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4770. /*
  4771. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4772. * id: i660
  4773. *
  4774. * Description:
  4775. * In the following configuration :
  4776. * - USBHOST module is set to smart-idle mode
  4777. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4778. * happens when the system is going to a low power mode : all ports
  4779. * have been suspended, the master part of the USBHOST module has
  4780. * entered the standby state, and SW has cut the functional clocks)
  4781. * - an USBHOST interrupt occurs before the module is able to answer
  4782. * idle_ack, typically a remote wakeup IRQ.
  4783. * Then the USB HOST module will enter a deadlock situation where it
  4784. * is no more accessible nor functional.
  4785. *
  4786. * Workaround:
  4787. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4788. */
  4789. /*
  4790. * Errata: USB host EHCI may stall when entering smart-standby mode
  4791. * Id: i571
  4792. *
  4793. * Description:
  4794. * When the USBHOST module is set to smart-standby mode, and when it is
  4795. * ready to enter the standby state (i.e. all ports are suspended and
  4796. * all attached devices are in suspend mode), then it can wrongly assert
  4797. * the Mstandby signal too early while there are still some residual OCP
  4798. * transactions ongoing. If this condition occurs, the internal state
  4799. * machine may go to an undefined state and the USB link may be stuck
  4800. * upon the next resume.
  4801. *
  4802. * Workaround:
  4803. * Don't use smart standby; use only force standby,
  4804. * hence HWMOD_SWSUP_MSTANDBY
  4805. */
  4806. /*
  4807. * During system boot; If the hwmod framework resets the module
  4808. * the module will have smart idle settings; which can lead to deadlock
  4809. * (above Errata Id:i660); so, dont reset the module during boot;
  4810. * Use HWMOD_INIT_NO_RESET.
  4811. */
  4812. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4813. HWMOD_INIT_NO_RESET,
  4814. };
  4815. /*
  4816. * 'usb_tll_hs' class
  4817. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4818. */
  4819. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4820. .rev_offs = 0x0000,
  4821. .sysc_offs = 0x0010,
  4822. .syss_offs = 0x0014,
  4823. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4824. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4825. SYSC_HAS_AUTOIDLE),
  4826. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4827. .sysc_fields = &omap_hwmod_sysc_type1,
  4828. };
  4829. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4830. .name = "usb_tll_hs",
  4831. .sysc = &omap44xx_usb_tll_hs_sysc,
  4832. };
  4833. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4834. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4835. { .irq = -1 }
  4836. };
  4837. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4838. {
  4839. .name = "tll",
  4840. .pa_start = 0x4a062000,
  4841. .pa_end = 0x4a063fff,
  4842. .flags = ADDR_TYPE_RT
  4843. },
  4844. {}
  4845. };
  4846. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4847. .master = &omap44xx_l4_cfg_hwmod,
  4848. .slave = &omap44xx_usb_tll_hs_hwmod,
  4849. .clk = "l4_div_ck",
  4850. .addr = omap44xx_usb_tll_hs_addrs,
  4851. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4852. };
  4853. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4854. &omap44xx_l4_cfg__usb_tll_hs,
  4855. };
  4856. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4857. .name = "usb_tll_hs",
  4858. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4859. .clkdm_name = "l3_init_clkdm",
  4860. .main_clk = "usb_tll_hs_ick",
  4861. .prcm = {
  4862. .omap4 = {
  4863. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4864. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4865. .modulemode = MODULEMODE_HWCTRL,
  4866. },
  4867. },
  4868. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4869. .slaves = omap44xx_usb_tll_hs_slaves,
  4870. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4871. };
  4872. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4873. /* dmm class */
  4874. &omap44xx_dmm_hwmod,
  4875. /* emif_fw class */
  4876. &omap44xx_emif_fw_hwmod,
  4877. /* l3 class */
  4878. &omap44xx_l3_instr_hwmod,
  4879. &omap44xx_l3_main_1_hwmod,
  4880. &omap44xx_l3_main_2_hwmod,
  4881. &omap44xx_l3_main_3_hwmod,
  4882. /* l4 class */
  4883. &omap44xx_l4_abe_hwmod,
  4884. &omap44xx_l4_cfg_hwmod,
  4885. &omap44xx_l4_per_hwmod,
  4886. &omap44xx_l4_wkup_hwmod,
  4887. /* mpu_bus class */
  4888. &omap44xx_mpu_private_hwmod,
  4889. /* aess class */
  4890. /* &omap44xx_aess_hwmod, */
  4891. /* bandgap class */
  4892. &omap44xx_bandgap_hwmod,
  4893. /* counter class */
  4894. /* &omap44xx_counter_32k_hwmod, */
  4895. /* dma class */
  4896. &omap44xx_dma_system_hwmod,
  4897. /* dmic class */
  4898. &omap44xx_dmic_hwmod,
  4899. /* dsp class */
  4900. &omap44xx_dsp_hwmod,
  4901. &omap44xx_dsp_c0_hwmod,
  4902. /* dss class */
  4903. &omap44xx_dss_hwmod,
  4904. &omap44xx_dss_dispc_hwmod,
  4905. &omap44xx_dss_dsi1_hwmod,
  4906. &omap44xx_dss_dsi2_hwmod,
  4907. &omap44xx_dss_hdmi_hwmod,
  4908. &omap44xx_dss_rfbi_hwmod,
  4909. &omap44xx_dss_venc_hwmod,
  4910. /* gpio class */
  4911. &omap44xx_gpio1_hwmod,
  4912. &omap44xx_gpio2_hwmod,
  4913. &omap44xx_gpio3_hwmod,
  4914. &omap44xx_gpio4_hwmod,
  4915. &omap44xx_gpio5_hwmod,
  4916. &omap44xx_gpio6_hwmod,
  4917. /* hsi class */
  4918. /* &omap44xx_hsi_hwmod, */
  4919. /* i2c class */
  4920. &omap44xx_i2c1_hwmod,
  4921. &omap44xx_i2c2_hwmod,
  4922. &omap44xx_i2c3_hwmod,
  4923. &omap44xx_i2c4_hwmod,
  4924. /* ipu class */
  4925. &omap44xx_ipu_hwmod,
  4926. &omap44xx_ipu_c0_hwmod,
  4927. &omap44xx_ipu_c1_hwmod,
  4928. /* iss class */
  4929. /* &omap44xx_iss_hwmod, */
  4930. /* iva class */
  4931. &omap44xx_iva_hwmod,
  4932. &omap44xx_iva_seq0_hwmod,
  4933. &omap44xx_iva_seq1_hwmod,
  4934. /* kbd class */
  4935. &omap44xx_kbd_hwmod,
  4936. /* mailbox class */
  4937. &omap44xx_mailbox_hwmod,
  4938. /* mcbsp class */
  4939. &omap44xx_mcbsp1_hwmod,
  4940. &omap44xx_mcbsp2_hwmod,
  4941. &omap44xx_mcbsp3_hwmod,
  4942. &omap44xx_mcbsp4_hwmod,
  4943. /* mcpdm class */
  4944. &omap44xx_mcpdm_hwmod,
  4945. /* mcspi class */
  4946. &omap44xx_mcspi1_hwmod,
  4947. &omap44xx_mcspi2_hwmod,
  4948. &omap44xx_mcspi3_hwmod,
  4949. &omap44xx_mcspi4_hwmod,
  4950. /* mmc class */
  4951. &omap44xx_mmc1_hwmod,
  4952. &omap44xx_mmc2_hwmod,
  4953. &omap44xx_mmc3_hwmod,
  4954. &omap44xx_mmc4_hwmod,
  4955. &omap44xx_mmc5_hwmod,
  4956. /* mpu class */
  4957. &omap44xx_mpu_hwmod,
  4958. /* smartreflex class */
  4959. &omap44xx_smartreflex_core_hwmod,
  4960. &omap44xx_smartreflex_iva_hwmod,
  4961. &omap44xx_smartreflex_mpu_hwmod,
  4962. /* spinlock class */
  4963. &omap44xx_spinlock_hwmod,
  4964. /* timer class */
  4965. &omap44xx_timer1_hwmod,
  4966. &omap44xx_timer2_hwmod,
  4967. &omap44xx_timer3_hwmod,
  4968. &omap44xx_timer4_hwmod,
  4969. &omap44xx_timer5_hwmod,
  4970. &omap44xx_timer6_hwmod,
  4971. &omap44xx_timer7_hwmod,
  4972. &omap44xx_timer8_hwmod,
  4973. &omap44xx_timer9_hwmod,
  4974. &omap44xx_timer10_hwmod,
  4975. &omap44xx_timer11_hwmod,
  4976. /* uart class */
  4977. &omap44xx_uart1_hwmod,
  4978. &omap44xx_uart2_hwmod,
  4979. &omap44xx_uart3_hwmod,
  4980. &omap44xx_uart4_hwmod,
  4981. /* usb host class */
  4982. &omap44xx_usb_host_hs_hwmod,
  4983. &omap44xx_usb_tll_hs_hwmod,
  4984. /* usb_otg_hs class */
  4985. &omap44xx_usb_otg_hs_hwmod,
  4986. /* wd_timer class */
  4987. &omap44xx_wd_timer2_hwmod,
  4988. &omap44xx_wd_timer3_hwmod,
  4989. NULL,
  4990. };
  4991. int __init omap44xx_hwmod_init(void)
  4992. {
  4993. return omap_hwmod_register(omap44xx_hwmods);
  4994. }