omap_hwmod_2430_data.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcbsp.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/mmc.h>
  25. #include <plat/l3_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * ALl of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. static struct omap_hwmod omap2430_mpu_hwmod;
  39. static struct omap_hwmod omap2430_iva_hwmod;
  40. static struct omap_hwmod omap2430_l3_main_hwmod;
  41. static struct omap_hwmod omap2430_l4_core_hwmod;
  42. static struct omap_hwmod omap2430_dss_core_hwmod;
  43. static struct omap_hwmod omap2430_dss_dispc_hwmod;
  44. static struct omap_hwmod omap2430_dss_rfbi_hwmod;
  45. static struct omap_hwmod omap2430_dss_venc_hwmod;
  46. static struct omap_hwmod omap2430_wd_timer2_hwmod;
  47. static struct omap_hwmod omap2430_gpio1_hwmod;
  48. static struct omap_hwmod omap2430_gpio2_hwmod;
  49. static struct omap_hwmod omap2430_gpio3_hwmod;
  50. static struct omap_hwmod omap2430_gpio4_hwmod;
  51. static struct omap_hwmod omap2430_gpio5_hwmod;
  52. static struct omap_hwmod omap2430_dma_system_hwmod;
  53. static struct omap_hwmod omap2430_mcbsp1_hwmod;
  54. static struct omap_hwmod omap2430_mcbsp2_hwmod;
  55. static struct omap_hwmod omap2430_mcbsp3_hwmod;
  56. static struct omap_hwmod omap2430_mcbsp4_hwmod;
  57. static struct omap_hwmod omap2430_mcbsp5_hwmod;
  58. static struct omap_hwmod omap2430_mcspi1_hwmod;
  59. static struct omap_hwmod omap2430_mcspi2_hwmod;
  60. static struct omap_hwmod omap2430_mcspi3_hwmod;
  61. static struct omap_hwmod omap2430_mmc1_hwmod;
  62. static struct omap_hwmod omap2430_mmc2_hwmod;
  63. /* L3 -> L4_CORE interface */
  64. static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
  65. .master = &omap2430_l3_main_hwmod,
  66. .slave = &omap2430_l4_core_hwmod,
  67. .user = OCP_USER_MPU | OCP_USER_SDMA,
  68. };
  69. /* MPU -> L3 interface */
  70. static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
  71. .master = &omap2430_mpu_hwmod,
  72. .slave = &omap2430_l3_main_hwmod,
  73. .user = OCP_USER_MPU,
  74. };
  75. /* Slave interfaces on the L3 interconnect */
  76. static struct omap_hwmod_ocp_if *omap2430_l3_main_slaves[] = {
  77. &omap2430_mpu__l3_main,
  78. };
  79. /* DSS -> l3 */
  80. static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
  81. .master = &omap2430_dss_core_hwmod,
  82. .slave = &omap2430_l3_main_hwmod,
  83. .fw = {
  84. .omap2 = {
  85. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  86. .flags = OMAP_FIREWALL_L3,
  87. }
  88. },
  89. .user = OCP_USER_MPU | OCP_USER_SDMA,
  90. };
  91. /* Master interfaces on the L3 interconnect */
  92. static struct omap_hwmod_ocp_if *omap2430_l3_main_masters[] = {
  93. &omap2430_l3_main__l4_core,
  94. };
  95. /* L3 */
  96. static struct omap_hwmod omap2430_l3_main_hwmod = {
  97. .name = "l3_main",
  98. .class = &l3_hwmod_class,
  99. .masters = omap2430_l3_main_masters,
  100. .masters_cnt = ARRAY_SIZE(omap2430_l3_main_masters),
  101. .slaves = omap2430_l3_main_slaves,
  102. .slaves_cnt = ARRAY_SIZE(omap2430_l3_main_slaves),
  103. .flags = HWMOD_NO_IDLEST,
  104. };
  105. static struct omap_hwmod omap2430_l4_wkup_hwmod;
  106. static struct omap_hwmod omap2430_uart1_hwmod;
  107. static struct omap_hwmod omap2430_uart2_hwmod;
  108. static struct omap_hwmod omap2430_uart3_hwmod;
  109. static struct omap_hwmod omap2430_i2c1_hwmod;
  110. static struct omap_hwmod omap2430_i2c2_hwmod;
  111. static struct omap_hwmod omap2430_usbhsotg_hwmod;
  112. /* l3_core -> usbhsotg interface */
  113. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  114. .master = &omap2430_usbhsotg_hwmod,
  115. .slave = &omap2430_l3_main_hwmod,
  116. .clk = "core_l3_ck",
  117. .user = OCP_USER_MPU,
  118. };
  119. /* L4 CORE -> I2C1 interface */
  120. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  121. .master = &omap2430_l4_core_hwmod,
  122. .slave = &omap2430_i2c1_hwmod,
  123. .clk = "i2c1_ick",
  124. .addr = omap2_i2c1_addr_space,
  125. .user = OCP_USER_MPU | OCP_USER_SDMA,
  126. };
  127. /* L4 CORE -> I2C2 interface */
  128. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  129. .master = &omap2430_l4_core_hwmod,
  130. .slave = &omap2430_i2c2_hwmod,
  131. .clk = "i2c2_ick",
  132. .addr = omap2_i2c2_addr_space,
  133. .user = OCP_USER_MPU | OCP_USER_SDMA,
  134. };
  135. /* L4_CORE -> L4_WKUP interface */
  136. static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
  137. .master = &omap2430_l4_core_hwmod,
  138. .slave = &omap2430_l4_wkup_hwmod,
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. /* L4 CORE -> UART1 interface */
  142. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  143. .master = &omap2430_l4_core_hwmod,
  144. .slave = &omap2430_uart1_hwmod,
  145. .clk = "uart1_ick",
  146. .addr = omap2xxx_uart1_addr_space,
  147. .user = OCP_USER_MPU | OCP_USER_SDMA,
  148. };
  149. /* L4 CORE -> UART2 interface */
  150. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  151. .master = &omap2430_l4_core_hwmod,
  152. .slave = &omap2430_uart2_hwmod,
  153. .clk = "uart2_ick",
  154. .addr = omap2xxx_uart2_addr_space,
  155. .user = OCP_USER_MPU | OCP_USER_SDMA,
  156. };
  157. /* L4 PER -> UART3 interface */
  158. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  159. .master = &omap2430_l4_core_hwmod,
  160. .slave = &omap2430_uart3_hwmod,
  161. .clk = "uart3_ick",
  162. .addr = omap2xxx_uart3_addr_space,
  163. .user = OCP_USER_MPU | OCP_USER_SDMA,
  164. };
  165. /*
  166. * usbhsotg interface data
  167. */
  168. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  169. {
  170. .pa_start = OMAP243X_HS_BASE,
  171. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  172. .flags = ADDR_TYPE_RT
  173. },
  174. { }
  175. };
  176. /* l4_core ->usbhsotg interface */
  177. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  178. .master = &omap2430_l4_core_hwmod,
  179. .slave = &omap2430_usbhsotg_hwmod,
  180. .clk = "usb_l4_ick",
  181. .addr = omap2430_usbhsotg_addrs,
  182. .user = OCP_USER_MPU,
  183. };
  184. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_masters[] = {
  185. &omap2430_usbhsotg__l3,
  186. };
  187. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_slaves[] = {
  188. &omap2430_l4_core__usbhsotg,
  189. };
  190. /* L4 CORE -> MMC1 interface */
  191. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  192. .master = &omap2430_l4_core_hwmod,
  193. .slave = &omap2430_mmc1_hwmod,
  194. .clk = "mmchs1_ick",
  195. .addr = omap2430_mmc1_addr_space,
  196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  197. };
  198. /* L4 CORE -> MMC2 interface */
  199. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  200. .master = &omap2430_l4_core_hwmod,
  201. .slave = &omap2430_mmc2_hwmod,
  202. .clk = "mmchs2_ick",
  203. .addr = omap2430_mmc2_addr_space,
  204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  205. };
  206. /* Slave interfaces on the L4_CORE interconnect */
  207. static struct omap_hwmod_ocp_if *omap2430_l4_core_slaves[] = {
  208. &omap2430_l3_main__l4_core,
  209. };
  210. /* Master interfaces on the L4_CORE interconnect */
  211. static struct omap_hwmod_ocp_if *omap2430_l4_core_masters[] = {
  212. &omap2430_l4_core__l4_wkup,
  213. &omap2430_l4_core__mmc1,
  214. &omap2430_l4_core__mmc2,
  215. };
  216. /* L4 CORE */
  217. static struct omap_hwmod omap2430_l4_core_hwmod = {
  218. .name = "l4_core",
  219. .class = &l4_hwmod_class,
  220. .masters = omap2430_l4_core_masters,
  221. .masters_cnt = ARRAY_SIZE(omap2430_l4_core_masters),
  222. .slaves = omap2430_l4_core_slaves,
  223. .slaves_cnt = ARRAY_SIZE(omap2430_l4_core_slaves),
  224. .flags = HWMOD_NO_IDLEST,
  225. };
  226. /* Slave interfaces on the L4_WKUP interconnect */
  227. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_slaves[] = {
  228. &omap2430_l4_core__l4_wkup,
  229. &omap2_l4_core__uart1,
  230. &omap2_l4_core__uart2,
  231. &omap2_l4_core__uart3,
  232. };
  233. /* Master interfaces on the L4_WKUP interconnect */
  234. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_masters[] = {
  235. };
  236. /* l4 core -> mcspi1 interface */
  237. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
  238. .master = &omap2430_l4_core_hwmod,
  239. .slave = &omap2430_mcspi1_hwmod,
  240. .clk = "mcspi1_ick",
  241. .addr = omap2_mcspi1_addr_space,
  242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  243. };
  244. /* l4 core -> mcspi2 interface */
  245. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
  246. .master = &omap2430_l4_core_hwmod,
  247. .slave = &omap2430_mcspi2_hwmod,
  248. .clk = "mcspi2_ick",
  249. .addr = omap2_mcspi2_addr_space,
  250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  251. };
  252. /* l4 core -> mcspi3 interface */
  253. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  254. .master = &omap2430_l4_core_hwmod,
  255. .slave = &omap2430_mcspi3_hwmod,
  256. .clk = "mcspi3_ick",
  257. .addr = omap2430_mcspi3_addr_space,
  258. .user = OCP_USER_MPU | OCP_USER_SDMA,
  259. };
  260. /* L4 WKUP */
  261. static struct omap_hwmod omap2430_l4_wkup_hwmod = {
  262. .name = "l4_wkup",
  263. .class = &l4_hwmod_class,
  264. .masters = omap2430_l4_wkup_masters,
  265. .masters_cnt = ARRAY_SIZE(omap2430_l4_wkup_masters),
  266. .slaves = omap2430_l4_wkup_slaves,
  267. .slaves_cnt = ARRAY_SIZE(omap2430_l4_wkup_slaves),
  268. .flags = HWMOD_NO_IDLEST,
  269. };
  270. /* Master interfaces on the MPU device */
  271. static struct omap_hwmod_ocp_if *omap2430_mpu_masters[] = {
  272. &omap2430_mpu__l3_main,
  273. };
  274. /* MPU */
  275. static struct omap_hwmod omap2430_mpu_hwmod = {
  276. .name = "mpu",
  277. .class = &mpu_hwmod_class,
  278. .main_clk = "mpu_ck",
  279. .masters = omap2430_mpu_masters,
  280. .masters_cnt = ARRAY_SIZE(omap2430_mpu_masters),
  281. };
  282. /*
  283. * IVA2_1 interface data
  284. */
  285. /* IVA2 <- L3 interface */
  286. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  287. .master = &omap2430_l3_main_hwmod,
  288. .slave = &omap2430_iva_hwmod,
  289. .clk = "dsp_fck",
  290. .user = OCP_USER_MPU | OCP_USER_SDMA,
  291. };
  292. static struct omap_hwmod_ocp_if *omap2430_iva_masters[] = {
  293. &omap2430_l3__iva,
  294. };
  295. /*
  296. * IVA2 (IVA2)
  297. */
  298. static struct omap_hwmod omap2430_iva_hwmod = {
  299. .name = "iva",
  300. .class = &iva_hwmod_class,
  301. .masters = omap2430_iva_masters,
  302. .masters_cnt = ARRAY_SIZE(omap2430_iva_masters),
  303. };
  304. /* always-on timers dev attribute */
  305. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  306. .timer_capability = OMAP_TIMER_ALWON,
  307. };
  308. /* pwm timers dev attribute */
  309. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  310. .timer_capability = OMAP_TIMER_HAS_PWM,
  311. };
  312. /* timer1 */
  313. static struct omap_hwmod omap2430_timer1_hwmod;
  314. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  315. {
  316. .pa_start = 0x49018000,
  317. .pa_end = 0x49018000 + SZ_1K - 1,
  318. .flags = ADDR_TYPE_RT
  319. },
  320. { }
  321. };
  322. /* l4_wkup -> timer1 */
  323. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  324. .master = &omap2430_l4_wkup_hwmod,
  325. .slave = &omap2430_timer1_hwmod,
  326. .clk = "gpt1_ick",
  327. .addr = omap2430_timer1_addrs,
  328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  329. };
  330. /* timer1 slave port */
  331. static struct omap_hwmod_ocp_if *omap2430_timer1_slaves[] = {
  332. &omap2430_l4_wkup__timer1,
  333. };
  334. /* timer1 hwmod */
  335. static struct omap_hwmod omap2430_timer1_hwmod = {
  336. .name = "timer1",
  337. .mpu_irqs = omap2_timer1_mpu_irqs,
  338. .main_clk = "gpt1_fck",
  339. .prcm = {
  340. .omap2 = {
  341. .prcm_reg_id = 1,
  342. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  343. .module_offs = WKUP_MOD,
  344. .idlest_reg_id = 1,
  345. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  346. },
  347. },
  348. .dev_attr = &capability_alwon_dev_attr,
  349. .slaves = omap2430_timer1_slaves,
  350. .slaves_cnt = ARRAY_SIZE(omap2430_timer1_slaves),
  351. .class = &omap2xxx_timer_hwmod_class,
  352. };
  353. /* timer2 */
  354. static struct omap_hwmod omap2430_timer2_hwmod;
  355. /* l4_core -> timer2 */
  356. static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
  357. .master = &omap2430_l4_core_hwmod,
  358. .slave = &omap2430_timer2_hwmod,
  359. .clk = "gpt2_ick",
  360. .addr = omap2xxx_timer2_addrs,
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* timer2 slave port */
  364. static struct omap_hwmod_ocp_if *omap2430_timer2_slaves[] = {
  365. &omap2430_l4_core__timer2,
  366. };
  367. /* timer2 hwmod */
  368. static struct omap_hwmod omap2430_timer2_hwmod = {
  369. .name = "timer2",
  370. .mpu_irqs = omap2_timer2_mpu_irqs,
  371. .main_clk = "gpt2_fck",
  372. .prcm = {
  373. .omap2 = {
  374. .prcm_reg_id = 1,
  375. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  376. .module_offs = CORE_MOD,
  377. .idlest_reg_id = 1,
  378. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  379. },
  380. },
  381. .dev_attr = &capability_alwon_dev_attr,
  382. .slaves = omap2430_timer2_slaves,
  383. .slaves_cnt = ARRAY_SIZE(omap2430_timer2_slaves),
  384. .class = &omap2xxx_timer_hwmod_class,
  385. };
  386. /* timer3 */
  387. static struct omap_hwmod omap2430_timer3_hwmod;
  388. /* l4_core -> timer3 */
  389. static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
  390. .master = &omap2430_l4_core_hwmod,
  391. .slave = &omap2430_timer3_hwmod,
  392. .clk = "gpt3_ick",
  393. .addr = omap2xxx_timer3_addrs,
  394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  395. };
  396. /* timer3 slave port */
  397. static struct omap_hwmod_ocp_if *omap2430_timer3_slaves[] = {
  398. &omap2430_l4_core__timer3,
  399. };
  400. /* timer3 hwmod */
  401. static struct omap_hwmod omap2430_timer3_hwmod = {
  402. .name = "timer3",
  403. .mpu_irqs = omap2_timer3_mpu_irqs,
  404. .main_clk = "gpt3_fck",
  405. .prcm = {
  406. .omap2 = {
  407. .prcm_reg_id = 1,
  408. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  409. .module_offs = CORE_MOD,
  410. .idlest_reg_id = 1,
  411. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  412. },
  413. },
  414. .dev_attr = &capability_alwon_dev_attr,
  415. .slaves = omap2430_timer3_slaves,
  416. .slaves_cnt = ARRAY_SIZE(omap2430_timer3_slaves),
  417. .class = &omap2xxx_timer_hwmod_class,
  418. };
  419. /* timer4 */
  420. static struct omap_hwmod omap2430_timer4_hwmod;
  421. /* l4_core -> timer4 */
  422. static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
  423. .master = &omap2430_l4_core_hwmod,
  424. .slave = &omap2430_timer4_hwmod,
  425. .clk = "gpt4_ick",
  426. .addr = omap2xxx_timer4_addrs,
  427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  428. };
  429. /* timer4 slave port */
  430. static struct omap_hwmod_ocp_if *omap2430_timer4_slaves[] = {
  431. &omap2430_l4_core__timer4,
  432. };
  433. /* timer4 hwmod */
  434. static struct omap_hwmod omap2430_timer4_hwmod = {
  435. .name = "timer4",
  436. .mpu_irqs = omap2_timer4_mpu_irqs,
  437. .main_clk = "gpt4_fck",
  438. .prcm = {
  439. .omap2 = {
  440. .prcm_reg_id = 1,
  441. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  442. .module_offs = CORE_MOD,
  443. .idlest_reg_id = 1,
  444. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  445. },
  446. },
  447. .dev_attr = &capability_alwon_dev_attr,
  448. .slaves = omap2430_timer4_slaves,
  449. .slaves_cnt = ARRAY_SIZE(omap2430_timer4_slaves),
  450. .class = &omap2xxx_timer_hwmod_class,
  451. };
  452. /* timer5 */
  453. static struct omap_hwmod omap2430_timer5_hwmod;
  454. /* l4_core -> timer5 */
  455. static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
  456. .master = &omap2430_l4_core_hwmod,
  457. .slave = &omap2430_timer5_hwmod,
  458. .clk = "gpt5_ick",
  459. .addr = omap2xxx_timer5_addrs,
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* timer5 slave port */
  463. static struct omap_hwmod_ocp_if *omap2430_timer5_slaves[] = {
  464. &omap2430_l4_core__timer5,
  465. };
  466. /* timer5 hwmod */
  467. static struct omap_hwmod omap2430_timer5_hwmod = {
  468. .name = "timer5",
  469. .mpu_irqs = omap2_timer5_mpu_irqs,
  470. .main_clk = "gpt5_fck",
  471. .prcm = {
  472. .omap2 = {
  473. .prcm_reg_id = 1,
  474. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  475. .module_offs = CORE_MOD,
  476. .idlest_reg_id = 1,
  477. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  478. },
  479. },
  480. .dev_attr = &capability_alwon_dev_attr,
  481. .slaves = omap2430_timer5_slaves,
  482. .slaves_cnt = ARRAY_SIZE(omap2430_timer5_slaves),
  483. .class = &omap2xxx_timer_hwmod_class,
  484. };
  485. /* timer6 */
  486. static struct omap_hwmod omap2430_timer6_hwmod;
  487. /* l4_core -> timer6 */
  488. static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
  489. .master = &omap2430_l4_core_hwmod,
  490. .slave = &omap2430_timer6_hwmod,
  491. .clk = "gpt6_ick",
  492. .addr = omap2xxx_timer6_addrs,
  493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  494. };
  495. /* timer6 slave port */
  496. static struct omap_hwmod_ocp_if *omap2430_timer6_slaves[] = {
  497. &omap2430_l4_core__timer6,
  498. };
  499. /* timer6 hwmod */
  500. static struct omap_hwmod omap2430_timer6_hwmod = {
  501. .name = "timer6",
  502. .mpu_irqs = omap2_timer6_mpu_irqs,
  503. .main_clk = "gpt6_fck",
  504. .prcm = {
  505. .omap2 = {
  506. .prcm_reg_id = 1,
  507. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  508. .module_offs = CORE_MOD,
  509. .idlest_reg_id = 1,
  510. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  511. },
  512. },
  513. .dev_attr = &capability_alwon_dev_attr,
  514. .slaves = omap2430_timer6_slaves,
  515. .slaves_cnt = ARRAY_SIZE(omap2430_timer6_slaves),
  516. .class = &omap2xxx_timer_hwmod_class,
  517. };
  518. /* timer7 */
  519. static struct omap_hwmod omap2430_timer7_hwmod;
  520. /* l4_core -> timer7 */
  521. static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
  522. .master = &omap2430_l4_core_hwmod,
  523. .slave = &omap2430_timer7_hwmod,
  524. .clk = "gpt7_ick",
  525. .addr = omap2xxx_timer7_addrs,
  526. .user = OCP_USER_MPU | OCP_USER_SDMA,
  527. };
  528. /* timer7 slave port */
  529. static struct omap_hwmod_ocp_if *omap2430_timer7_slaves[] = {
  530. &omap2430_l4_core__timer7,
  531. };
  532. /* timer7 hwmod */
  533. static struct omap_hwmod omap2430_timer7_hwmod = {
  534. .name = "timer7",
  535. .mpu_irqs = omap2_timer7_mpu_irqs,
  536. .main_clk = "gpt7_fck",
  537. .prcm = {
  538. .omap2 = {
  539. .prcm_reg_id = 1,
  540. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  541. .module_offs = CORE_MOD,
  542. .idlest_reg_id = 1,
  543. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  544. },
  545. },
  546. .dev_attr = &capability_alwon_dev_attr,
  547. .slaves = omap2430_timer7_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap2430_timer7_slaves),
  549. .class = &omap2xxx_timer_hwmod_class,
  550. };
  551. /* timer8 */
  552. static struct omap_hwmod omap2430_timer8_hwmod;
  553. /* l4_core -> timer8 */
  554. static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
  555. .master = &omap2430_l4_core_hwmod,
  556. .slave = &omap2430_timer8_hwmod,
  557. .clk = "gpt8_ick",
  558. .addr = omap2xxx_timer8_addrs,
  559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  560. };
  561. /* timer8 slave port */
  562. static struct omap_hwmod_ocp_if *omap2430_timer8_slaves[] = {
  563. &omap2430_l4_core__timer8,
  564. };
  565. /* timer8 hwmod */
  566. static struct omap_hwmod omap2430_timer8_hwmod = {
  567. .name = "timer8",
  568. .mpu_irqs = omap2_timer8_mpu_irqs,
  569. .main_clk = "gpt8_fck",
  570. .prcm = {
  571. .omap2 = {
  572. .prcm_reg_id = 1,
  573. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  574. .module_offs = CORE_MOD,
  575. .idlest_reg_id = 1,
  576. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  577. },
  578. },
  579. .dev_attr = &capability_alwon_dev_attr,
  580. .slaves = omap2430_timer8_slaves,
  581. .slaves_cnt = ARRAY_SIZE(omap2430_timer8_slaves),
  582. .class = &omap2xxx_timer_hwmod_class,
  583. };
  584. /* timer9 */
  585. static struct omap_hwmod omap2430_timer9_hwmod;
  586. /* l4_core -> timer9 */
  587. static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
  588. .master = &omap2430_l4_core_hwmod,
  589. .slave = &omap2430_timer9_hwmod,
  590. .clk = "gpt9_ick",
  591. .addr = omap2xxx_timer9_addrs,
  592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  593. };
  594. /* timer9 slave port */
  595. static struct omap_hwmod_ocp_if *omap2430_timer9_slaves[] = {
  596. &omap2430_l4_core__timer9,
  597. };
  598. /* timer9 hwmod */
  599. static struct omap_hwmod omap2430_timer9_hwmod = {
  600. .name = "timer9",
  601. .mpu_irqs = omap2_timer9_mpu_irqs,
  602. .main_clk = "gpt9_fck",
  603. .prcm = {
  604. .omap2 = {
  605. .prcm_reg_id = 1,
  606. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  607. .module_offs = CORE_MOD,
  608. .idlest_reg_id = 1,
  609. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  610. },
  611. },
  612. .dev_attr = &capability_pwm_dev_attr,
  613. .slaves = omap2430_timer9_slaves,
  614. .slaves_cnt = ARRAY_SIZE(omap2430_timer9_slaves),
  615. .class = &omap2xxx_timer_hwmod_class,
  616. };
  617. /* timer10 */
  618. static struct omap_hwmod omap2430_timer10_hwmod;
  619. /* l4_core -> timer10 */
  620. static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
  621. .master = &omap2430_l4_core_hwmod,
  622. .slave = &omap2430_timer10_hwmod,
  623. .clk = "gpt10_ick",
  624. .addr = omap2_timer10_addrs,
  625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  626. };
  627. /* timer10 slave port */
  628. static struct omap_hwmod_ocp_if *omap2430_timer10_slaves[] = {
  629. &omap2430_l4_core__timer10,
  630. };
  631. /* timer10 hwmod */
  632. static struct omap_hwmod omap2430_timer10_hwmod = {
  633. .name = "timer10",
  634. .mpu_irqs = omap2_timer10_mpu_irqs,
  635. .main_clk = "gpt10_fck",
  636. .prcm = {
  637. .omap2 = {
  638. .prcm_reg_id = 1,
  639. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  640. .module_offs = CORE_MOD,
  641. .idlest_reg_id = 1,
  642. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  643. },
  644. },
  645. .dev_attr = &capability_pwm_dev_attr,
  646. .slaves = omap2430_timer10_slaves,
  647. .slaves_cnt = ARRAY_SIZE(omap2430_timer10_slaves),
  648. .class = &omap2xxx_timer_hwmod_class,
  649. };
  650. /* timer11 */
  651. static struct omap_hwmod omap2430_timer11_hwmod;
  652. /* l4_core -> timer11 */
  653. static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
  654. .master = &omap2430_l4_core_hwmod,
  655. .slave = &omap2430_timer11_hwmod,
  656. .clk = "gpt11_ick",
  657. .addr = omap2_timer11_addrs,
  658. .user = OCP_USER_MPU | OCP_USER_SDMA,
  659. };
  660. /* timer11 slave port */
  661. static struct omap_hwmod_ocp_if *omap2430_timer11_slaves[] = {
  662. &omap2430_l4_core__timer11,
  663. };
  664. /* timer11 hwmod */
  665. static struct omap_hwmod omap2430_timer11_hwmod = {
  666. .name = "timer11",
  667. .mpu_irqs = omap2_timer11_mpu_irqs,
  668. .main_clk = "gpt11_fck",
  669. .prcm = {
  670. .omap2 = {
  671. .prcm_reg_id = 1,
  672. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  673. .module_offs = CORE_MOD,
  674. .idlest_reg_id = 1,
  675. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  676. },
  677. },
  678. .dev_attr = &capability_pwm_dev_attr,
  679. .slaves = omap2430_timer11_slaves,
  680. .slaves_cnt = ARRAY_SIZE(omap2430_timer11_slaves),
  681. .class = &omap2xxx_timer_hwmod_class,
  682. };
  683. /* timer12 */
  684. static struct omap_hwmod omap2430_timer12_hwmod;
  685. /* l4_core -> timer12 */
  686. static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
  687. .master = &omap2430_l4_core_hwmod,
  688. .slave = &omap2430_timer12_hwmod,
  689. .clk = "gpt12_ick",
  690. .addr = omap2xxx_timer12_addrs,
  691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  692. };
  693. /* timer12 slave port */
  694. static struct omap_hwmod_ocp_if *omap2430_timer12_slaves[] = {
  695. &omap2430_l4_core__timer12,
  696. };
  697. /* timer12 hwmod */
  698. static struct omap_hwmod omap2430_timer12_hwmod = {
  699. .name = "timer12",
  700. .mpu_irqs = omap2xxx_timer12_mpu_irqs,
  701. .main_clk = "gpt12_fck",
  702. .prcm = {
  703. .omap2 = {
  704. .prcm_reg_id = 1,
  705. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  706. .module_offs = CORE_MOD,
  707. .idlest_reg_id = 1,
  708. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  709. },
  710. },
  711. .dev_attr = &capability_pwm_dev_attr,
  712. .slaves = omap2430_timer12_slaves,
  713. .slaves_cnt = ARRAY_SIZE(omap2430_timer12_slaves),
  714. .class = &omap2xxx_timer_hwmod_class,
  715. };
  716. /* l4_wkup -> wd_timer2 */
  717. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  718. {
  719. .pa_start = 0x49016000,
  720. .pa_end = 0x4901607f,
  721. .flags = ADDR_TYPE_RT
  722. },
  723. { }
  724. };
  725. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  726. .master = &omap2430_l4_wkup_hwmod,
  727. .slave = &omap2430_wd_timer2_hwmod,
  728. .clk = "mpu_wdt_ick",
  729. .addr = omap2430_wd_timer2_addrs,
  730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  731. };
  732. /* wd_timer2 */
  733. static struct omap_hwmod_ocp_if *omap2430_wd_timer2_slaves[] = {
  734. &omap2430_l4_wkup__wd_timer2,
  735. };
  736. static struct omap_hwmod omap2430_wd_timer2_hwmod = {
  737. .name = "wd_timer2",
  738. .class = &omap2xxx_wd_timer_hwmod_class,
  739. .main_clk = "mpu_wdt_fck",
  740. .prcm = {
  741. .omap2 = {
  742. .prcm_reg_id = 1,
  743. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  744. .module_offs = WKUP_MOD,
  745. .idlest_reg_id = 1,
  746. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  747. },
  748. },
  749. .slaves = omap2430_wd_timer2_slaves,
  750. .slaves_cnt = ARRAY_SIZE(omap2430_wd_timer2_slaves),
  751. };
  752. /* UART1 */
  753. static struct omap_hwmod_ocp_if *omap2430_uart1_slaves[] = {
  754. &omap2_l4_core__uart1,
  755. };
  756. static struct omap_hwmod omap2430_uart1_hwmod = {
  757. .name = "uart1",
  758. .mpu_irqs = omap2_uart1_mpu_irqs,
  759. .sdma_reqs = omap2_uart1_sdma_reqs,
  760. .main_clk = "uart1_fck",
  761. .prcm = {
  762. .omap2 = {
  763. .module_offs = CORE_MOD,
  764. .prcm_reg_id = 1,
  765. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  766. .idlest_reg_id = 1,
  767. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  768. },
  769. },
  770. .slaves = omap2430_uart1_slaves,
  771. .slaves_cnt = ARRAY_SIZE(omap2430_uart1_slaves),
  772. .class = &omap2_uart_class,
  773. };
  774. /* UART2 */
  775. static struct omap_hwmod_ocp_if *omap2430_uart2_slaves[] = {
  776. &omap2_l4_core__uart2,
  777. };
  778. static struct omap_hwmod omap2430_uart2_hwmod = {
  779. .name = "uart2",
  780. .mpu_irqs = omap2_uart2_mpu_irqs,
  781. .sdma_reqs = omap2_uart2_sdma_reqs,
  782. .main_clk = "uart2_fck",
  783. .prcm = {
  784. .omap2 = {
  785. .module_offs = CORE_MOD,
  786. .prcm_reg_id = 1,
  787. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  788. .idlest_reg_id = 1,
  789. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  790. },
  791. },
  792. .slaves = omap2430_uart2_slaves,
  793. .slaves_cnt = ARRAY_SIZE(omap2430_uart2_slaves),
  794. .class = &omap2_uart_class,
  795. };
  796. /* UART3 */
  797. static struct omap_hwmod_ocp_if *omap2430_uart3_slaves[] = {
  798. &omap2_l4_core__uart3,
  799. };
  800. static struct omap_hwmod omap2430_uart3_hwmod = {
  801. .name = "uart3",
  802. .mpu_irqs = omap2_uart3_mpu_irqs,
  803. .sdma_reqs = omap2_uart3_sdma_reqs,
  804. .main_clk = "uart3_fck",
  805. .prcm = {
  806. .omap2 = {
  807. .module_offs = CORE_MOD,
  808. .prcm_reg_id = 2,
  809. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  810. .idlest_reg_id = 2,
  811. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  812. },
  813. },
  814. .slaves = omap2430_uart3_slaves,
  815. .slaves_cnt = ARRAY_SIZE(omap2430_uart3_slaves),
  816. .class = &omap2_uart_class,
  817. };
  818. /* dss */
  819. /* dss master ports */
  820. static struct omap_hwmod_ocp_if *omap2430_dss_masters[] = {
  821. &omap2430_dss__l3,
  822. };
  823. /* l4_core -> dss */
  824. static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
  825. .master = &omap2430_l4_core_hwmod,
  826. .slave = &omap2430_dss_core_hwmod,
  827. .clk = "dss_ick",
  828. .addr = omap2_dss_addrs,
  829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  830. };
  831. /* dss slave ports */
  832. static struct omap_hwmod_ocp_if *omap2430_dss_slaves[] = {
  833. &omap2430_l4_core__dss,
  834. };
  835. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  836. /*
  837. * The DSS HW needs all DSS clocks enabled during reset. The dss_core
  838. * driver does not use these clocks.
  839. */
  840. { .role = "tv_clk", .clk = "dss_54m_fck" },
  841. { .role = "sys_clk", .clk = "dss2_fck" },
  842. };
  843. static struct omap_hwmod omap2430_dss_core_hwmod = {
  844. .name = "dss_core",
  845. .class = &omap2_dss_hwmod_class,
  846. .main_clk = "dss1_fck", /* instead of dss_fck */
  847. .sdma_reqs = omap2xxx_dss_sdma_chs,
  848. .prcm = {
  849. .omap2 = {
  850. .prcm_reg_id = 1,
  851. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  852. .module_offs = CORE_MOD,
  853. .idlest_reg_id = 1,
  854. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  855. },
  856. },
  857. .opt_clks = dss_opt_clks,
  858. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  859. .slaves = omap2430_dss_slaves,
  860. .slaves_cnt = ARRAY_SIZE(omap2430_dss_slaves),
  861. .masters = omap2430_dss_masters,
  862. .masters_cnt = ARRAY_SIZE(omap2430_dss_masters),
  863. .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  864. };
  865. /* l4_core -> dss_dispc */
  866. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
  867. .master = &omap2430_l4_core_hwmod,
  868. .slave = &omap2430_dss_dispc_hwmod,
  869. .clk = "dss_ick",
  870. .addr = omap2_dss_dispc_addrs,
  871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  872. };
  873. /* dss_dispc slave ports */
  874. static struct omap_hwmod_ocp_if *omap2430_dss_dispc_slaves[] = {
  875. &omap2430_l4_core__dss_dispc,
  876. };
  877. static struct omap_hwmod omap2430_dss_dispc_hwmod = {
  878. .name = "dss_dispc",
  879. .class = &omap2_dispc_hwmod_class,
  880. .mpu_irqs = omap2_dispc_irqs,
  881. .main_clk = "dss1_fck",
  882. .prcm = {
  883. .omap2 = {
  884. .prcm_reg_id = 1,
  885. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  886. .module_offs = CORE_MOD,
  887. .idlest_reg_id = 1,
  888. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  889. },
  890. },
  891. .slaves = omap2430_dss_dispc_slaves,
  892. .slaves_cnt = ARRAY_SIZE(omap2430_dss_dispc_slaves),
  893. .flags = HWMOD_NO_IDLEST,
  894. .dev_attr = &omap2_3_dss_dispc_dev_attr
  895. };
  896. /* l4_core -> dss_rfbi */
  897. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
  898. .master = &omap2430_l4_core_hwmod,
  899. .slave = &omap2430_dss_rfbi_hwmod,
  900. .clk = "dss_ick",
  901. .addr = omap2_dss_rfbi_addrs,
  902. .user = OCP_USER_MPU | OCP_USER_SDMA,
  903. };
  904. /* dss_rfbi slave ports */
  905. static struct omap_hwmod_ocp_if *omap2430_dss_rfbi_slaves[] = {
  906. &omap2430_l4_core__dss_rfbi,
  907. };
  908. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  909. { .role = "ick", .clk = "dss_ick" },
  910. };
  911. static struct omap_hwmod omap2430_dss_rfbi_hwmod = {
  912. .name = "dss_rfbi",
  913. .class = &omap2_rfbi_hwmod_class,
  914. .main_clk = "dss1_fck",
  915. .prcm = {
  916. .omap2 = {
  917. .prcm_reg_id = 1,
  918. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  919. .module_offs = CORE_MOD,
  920. },
  921. },
  922. .opt_clks = dss_rfbi_opt_clks,
  923. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  924. .slaves = omap2430_dss_rfbi_slaves,
  925. .slaves_cnt = ARRAY_SIZE(omap2430_dss_rfbi_slaves),
  926. .flags = HWMOD_NO_IDLEST,
  927. };
  928. /* l4_core -> dss_venc */
  929. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
  930. .master = &omap2430_l4_core_hwmod,
  931. .slave = &omap2430_dss_venc_hwmod,
  932. .clk = "dss_ick",
  933. .addr = omap2_dss_venc_addrs,
  934. .flags = OCPIF_SWSUP_IDLE,
  935. .user = OCP_USER_MPU | OCP_USER_SDMA,
  936. };
  937. /* dss_venc slave ports */
  938. static struct omap_hwmod_ocp_if *omap2430_dss_venc_slaves[] = {
  939. &omap2430_l4_core__dss_venc,
  940. };
  941. static struct omap_hwmod omap2430_dss_venc_hwmod = {
  942. .name = "dss_venc",
  943. .class = &omap2_venc_hwmod_class,
  944. .main_clk = "dss_54m_fck",
  945. .prcm = {
  946. .omap2 = {
  947. .prcm_reg_id = 1,
  948. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  949. .module_offs = CORE_MOD,
  950. },
  951. },
  952. .slaves = omap2430_dss_venc_slaves,
  953. .slaves_cnt = ARRAY_SIZE(omap2430_dss_venc_slaves),
  954. .flags = HWMOD_NO_IDLEST,
  955. };
  956. /* I2C common */
  957. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  958. .rev_offs = 0x00,
  959. .sysc_offs = 0x20,
  960. .syss_offs = 0x10,
  961. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  962. SYSS_HAS_RESET_STATUS),
  963. .sysc_fields = &omap_hwmod_sysc_type1,
  964. };
  965. static struct omap_hwmod_class i2c_class = {
  966. .name = "i2c",
  967. .sysc = &i2c_sysc,
  968. .rev = OMAP_I2C_IP_VERSION_1,
  969. .reset = &omap_i2c_reset,
  970. };
  971. static struct omap_i2c_dev_attr i2c_dev_attr = {
  972. .fifo_depth = 8, /* bytes */
  973. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  974. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  975. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  976. };
  977. /* I2C1 */
  978. static struct omap_hwmod_ocp_if *omap2430_i2c1_slaves[] = {
  979. &omap2430_l4_core__i2c1,
  980. };
  981. static struct omap_hwmod omap2430_i2c1_hwmod = {
  982. .name = "i2c1",
  983. .flags = HWMOD_16BIT_REG,
  984. .mpu_irqs = omap2_i2c1_mpu_irqs,
  985. .sdma_reqs = omap2_i2c1_sdma_reqs,
  986. .main_clk = "i2chs1_fck",
  987. .prcm = {
  988. .omap2 = {
  989. /*
  990. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  991. * I2CHS IP's do not follow the usual pattern.
  992. * prcm_reg_id alone cannot be used to program
  993. * the iclk and fclk. Needs to be handled using
  994. * additional flags when clk handling is moved
  995. * to hwmod framework.
  996. */
  997. .module_offs = CORE_MOD,
  998. .prcm_reg_id = 1,
  999. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1000. .idlest_reg_id = 1,
  1001. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  1002. },
  1003. },
  1004. .slaves = omap2430_i2c1_slaves,
  1005. .slaves_cnt = ARRAY_SIZE(omap2430_i2c1_slaves),
  1006. .class = &i2c_class,
  1007. .dev_attr = &i2c_dev_attr,
  1008. };
  1009. /* I2C2 */
  1010. static struct omap_hwmod_ocp_if *omap2430_i2c2_slaves[] = {
  1011. &omap2430_l4_core__i2c2,
  1012. };
  1013. static struct omap_hwmod omap2430_i2c2_hwmod = {
  1014. .name = "i2c2",
  1015. .flags = HWMOD_16BIT_REG,
  1016. .mpu_irqs = omap2_i2c2_mpu_irqs,
  1017. .sdma_reqs = omap2_i2c2_sdma_reqs,
  1018. .main_clk = "i2chs2_fck",
  1019. .prcm = {
  1020. .omap2 = {
  1021. .module_offs = CORE_MOD,
  1022. .prcm_reg_id = 1,
  1023. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1024. .idlest_reg_id = 1,
  1025. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  1026. },
  1027. },
  1028. .slaves = omap2430_i2c2_slaves,
  1029. .slaves_cnt = ARRAY_SIZE(omap2430_i2c2_slaves),
  1030. .class = &i2c_class,
  1031. .dev_attr = &i2c_dev_attr,
  1032. };
  1033. /* l4_wkup -> gpio1 */
  1034. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  1035. {
  1036. .pa_start = 0x4900C000,
  1037. .pa_end = 0x4900C1ff,
  1038. .flags = ADDR_TYPE_RT
  1039. },
  1040. { }
  1041. };
  1042. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  1043. .master = &omap2430_l4_wkup_hwmod,
  1044. .slave = &omap2430_gpio1_hwmod,
  1045. .clk = "gpios_ick",
  1046. .addr = omap2430_gpio1_addr_space,
  1047. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1048. };
  1049. /* l4_wkup -> gpio2 */
  1050. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  1051. {
  1052. .pa_start = 0x4900E000,
  1053. .pa_end = 0x4900E1ff,
  1054. .flags = ADDR_TYPE_RT
  1055. },
  1056. { }
  1057. };
  1058. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  1059. .master = &omap2430_l4_wkup_hwmod,
  1060. .slave = &omap2430_gpio2_hwmod,
  1061. .clk = "gpios_ick",
  1062. .addr = omap2430_gpio2_addr_space,
  1063. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1064. };
  1065. /* l4_wkup -> gpio3 */
  1066. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  1067. {
  1068. .pa_start = 0x49010000,
  1069. .pa_end = 0x490101ff,
  1070. .flags = ADDR_TYPE_RT
  1071. },
  1072. { }
  1073. };
  1074. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  1075. .master = &omap2430_l4_wkup_hwmod,
  1076. .slave = &omap2430_gpio3_hwmod,
  1077. .clk = "gpios_ick",
  1078. .addr = omap2430_gpio3_addr_space,
  1079. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1080. };
  1081. /* l4_wkup -> gpio4 */
  1082. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  1083. {
  1084. .pa_start = 0x49012000,
  1085. .pa_end = 0x490121ff,
  1086. .flags = ADDR_TYPE_RT
  1087. },
  1088. { }
  1089. };
  1090. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  1091. .master = &omap2430_l4_wkup_hwmod,
  1092. .slave = &omap2430_gpio4_hwmod,
  1093. .clk = "gpios_ick",
  1094. .addr = omap2430_gpio4_addr_space,
  1095. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1096. };
  1097. /* l4_core -> gpio5 */
  1098. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  1099. {
  1100. .pa_start = 0x480B6000,
  1101. .pa_end = 0x480B61ff,
  1102. .flags = ADDR_TYPE_RT
  1103. },
  1104. { }
  1105. };
  1106. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  1107. .master = &omap2430_l4_core_hwmod,
  1108. .slave = &omap2430_gpio5_hwmod,
  1109. .clk = "gpio5_ick",
  1110. .addr = omap2430_gpio5_addr_space,
  1111. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1112. };
  1113. /* gpio dev_attr */
  1114. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1115. .bank_width = 32,
  1116. .dbck_flag = false,
  1117. };
  1118. /* gpio1 */
  1119. static struct omap_hwmod_ocp_if *omap2430_gpio1_slaves[] = {
  1120. &omap2430_l4_wkup__gpio1,
  1121. };
  1122. static struct omap_hwmod omap2430_gpio1_hwmod = {
  1123. .name = "gpio1",
  1124. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1125. .mpu_irqs = omap2_gpio1_irqs,
  1126. .main_clk = "gpios_fck",
  1127. .prcm = {
  1128. .omap2 = {
  1129. .prcm_reg_id = 1,
  1130. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1131. .module_offs = WKUP_MOD,
  1132. .idlest_reg_id = 1,
  1133. .idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1134. },
  1135. },
  1136. .slaves = omap2430_gpio1_slaves,
  1137. .slaves_cnt = ARRAY_SIZE(omap2430_gpio1_slaves),
  1138. .class = &omap2xxx_gpio_hwmod_class,
  1139. .dev_attr = &gpio_dev_attr,
  1140. };
  1141. /* gpio2 */
  1142. static struct omap_hwmod_ocp_if *omap2430_gpio2_slaves[] = {
  1143. &omap2430_l4_wkup__gpio2,
  1144. };
  1145. static struct omap_hwmod omap2430_gpio2_hwmod = {
  1146. .name = "gpio2",
  1147. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1148. .mpu_irqs = omap2_gpio2_irqs,
  1149. .main_clk = "gpios_fck",
  1150. .prcm = {
  1151. .omap2 = {
  1152. .prcm_reg_id = 1,
  1153. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1154. .module_offs = WKUP_MOD,
  1155. .idlest_reg_id = 1,
  1156. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1157. },
  1158. },
  1159. .slaves = omap2430_gpio2_slaves,
  1160. .slaves_cnt = ARRAY_SIZE(omap2430_gpio2_slaves),
  1161. .class = &omap2xxx_gpio_hwmod_class,
  1162. .dev_attr = &gpio_dev_attr,
  1163. };
  1164. /* gpio3 */
  1165. static struct omap_hwmod_ocp_if *omap2430_gpio3_slaves[] = {
  1166. &omap2430_l4_wkup__gpio3,
  1167. };
  1168. static struct omap_hwmod omap2430_gpio3_hwmod = {
  1169. .name = "gpio3",
  1170. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1171. .mpu_irqs = omap2_gpio3_irqs,
  1172. .main_clk = "gpios_fck",
  1173. .prcm = {
  1174. .omap2 = {
  1175. .prcm_reg_id = 1,
  1176. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1177. .module_offs = WKUP_MOD,
  1178. .idlest_reg_id = 1,
  1179. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1180. },
  1181. },
  1182. .slaves = omap2430_gpio3_slaves,
  1183. .slaves_cnt = ARRAY_SIZE(omap2430_gpio3_slaves),
  1184. .class = &omap2xxx_gpio_hwmod_class,
  1185. .dev_attr = &gpio_dev_attr,
  1186. };
  1187. /* gpio4 */
  1188. static struct omap_hwmod_ocp_if *omap2430_gpio4_slaves[] = {
  1189. &omap2430_l4_wkup__gpio4,
  1190. };
  1191. static struct omap_hwmod omap2430_gpio4_hwmod = {
  1192. .name = "gpio4",
  1193. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1194. .mpu_irqs = omap2_gpio4_irqs,
  1195. .main_clk = "gpios_fck",
  1196. .prcm = {
  1197. .omap2 = {
  1198. .prcm_reg_id = 1,
  1199. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1200. .module_offs = WKUP_MOD,
  1201. .idlest_reg_id = 1,
  1202. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1203. },
  1204. },
  1205. .slaves = omap2430_gpio4_slaves,
  1206. .slaves_cnt = ARRAY_SIZE(omap2430_gpio4_slaves),
  1207. .class = &omap2xxx_gpio_hwmod_class,
  1208. .dev_attr = &gpio_dev_attr,
  1209. };
  1210. /* gpio5 */
  1211. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  1212. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  1213. { .irq = -1 }
  1214. };
  1215. static struct omap_hwmod_ocp_if *omap2430_gpio5_slaves[] = {
  1216. &omap2430_l4_core__gpio5,
  1217. };
  1218. static struct omap_hwmod omap2430_gpio5_hwmod = {
  1219. .name = "gpio5",
  1220. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1221. .mpu_irqs = omap243x_gpio5_irqs,
  1222. .main_clk = "gpio5_fck",
  1223. .prcm = {
  1224. .omap2 = {
  1225. .prcm_reg_id = 2,
  1226. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  1227. .module_offs = CORE_MOD,
  1228. .idlest_reg_id = 2,
  1229. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  1230. },
  1231. },
  1232. .slaves = omap2430_gpio5_slaves,
  1233. .slaves_cnt = ARRAY_SIZE(omap2430_gpio5_slaves),
  1234. .class = &omap2xxx_gpio_hwmod_class,
  1235. .dev_attr = &gpio_dev_attr,
  1236. };
  1237. /* dma attributes */
  1238. static struct omap_dma_dev_attr dma_dev_attr = {
  1239. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1240. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  1241. .lch_count = 32,
  1242. };
  1243. /* dma_system -> L3 */
  1244. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  1245. .master = &omap2430_dma_system_hwmod,
  1246. .slave = &omap2430_l3_main_hwmod,
  1247. .clk = "core_l3_ck",
  1248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1249. };
  1250. /* dma_system master ports */
  1251. static struct omap_hwmod_ocp_if *omap2430_dma_system_masters[] = {
  1252. &omap2430_dma_system__l3,
  1253. };
  1254. /* l4_core -> dma_system */
  1255. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  1256. .master = &omap2430_l4_core_hwmod,
  1257. .slave = &omap2430_dma_system_hwmod,
  1258. .clk = "sdma_ick",
  1259. .addr = omap2_dma_system_addrs,
  1260. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1261. };
  1262. /* dma_system slave ports */
  1263. static struct omap_hwmod_ocp_if *omap2430_dma_system_slaves[] = {
  1264. &omap2430_l4_core__dma_system,
  1265. };
  1266. static struct omap_hwmod omap2430_dma_system_hwmod = {
  1267. .name = "dma",
  1268. .class = &omap2xxx_dma_hwmod_class,
  1269. .mpu_irqs = omap2_dma_system_irqs,
  1270. .main_clk = "core_l3_ck",
  1271. .slaves = omap2430_dma_system_slaves,
  1272. .slaves_cnt = ARRAY_SIZE(omap2430_dma_system_slaves),
  1273. .masters = omap2430_dma_system_masters,
  1274. .masters_cnt = ARRAY_SIZE(omap2430_dma_system_masters),
  1275. .dev_attr = &dma_dev_attr,
  1276. .flags = HWMOD_NO_IDLEST,
  1277. };
  1278. /* mailbox */
  1279. static struct omap_hwmod omap2430_mailbox_hwmod;
  1280. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  1281. { .irq = 26 },
  1282. { .irq = -1 }
  1283. };
  1284. /* l4_core -> mailbox */
  1285. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  1286. .master = &omap2430_l4_core_hwmod,
  1287. .slave = &omap2430_mailbox_hwmod,
  1288. .addr = omap2_mailbox_addrs,
  1289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1290. };
  1291. /* mailbox slave ports */
  1292. static struct omap_hwmod_ocp_if *omap2430_mailbox_slaves[] = {
  1293. &omap2430_l4_core__mailbox,
  1294. };
  1295. static struct omap_hwmod omap2430_mailbox_hwmod = {
  1296. .name = "mailbox",
  1297. .class = &omap2xxx_mailbox_hwmod_class,
  1298. .mpu_irqs = omap2430_mailbox_irqs,
  1299. .main_clk = "mailboxes_ick",
  1300. .prcm = {
  1301. .omap2 = {
  1302. .prcm_reg_id = 1,
  1303. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1304. .module_offs = CORE_MOD,
  1305. .idlest_reg_id = 1,
  1306. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  1307. },
  1308. },
  1309. .slaves = omap2430_mailbox_slaves,
  1310. .slaves_cnt = ARRAY_SIZE(omap2430_mailbox_slaves),
  1311. };
  1312. /* mcspi1 */
  1313. static struct omap_hwmod_ocp_if *omap2430_mcspi1_slaves[] = {
  1314. &omap2430_l4_core__mcspi1,
  1315. };
  1316. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1317. .num_chipselect = 4,
  1318. };
  1319. static struct omap_hwmod omap2430_mcspi1_hwmod = {
  1320. .name = "mcspi1_hwmod",
  1321. .mpu_irqs = omap2_mcspi1_mpu_irqs,
  1322. .sdma_reqs = omap2_mcspi1_sdma_reqs,
  1323. .main_clk = "mcspi1_fck",
  1324. .prcm = {
  1325. .omap2 = {
  1326. .module_offs = CORE_MOD,
  1327. .prcm_reg_id = 1,
  1328. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1329. .idlest_reg_id = 1,
  1330. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1331. },
  1332. },
  1333. .slaves = omap2430_mcspi1_slaves,
  1334. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi1_slaves),
  1335. .class = &omap2xxx_mcspi_class,
  1336. .dev_attr = &omap_mcspi1_dev_attr,
  1337. };
  1338. /* mcspi2 */
  1339. static struct omap_hwmod_ocp_if *omap2430_mcspi2_slaves[] = {
  1340. &omap2430_l4_core__mcspi2,
  1341. };
  1342. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1343. .num_chipselect = 2,
  1344. };
  1345. static struct omap_hwmod omap2430_mcspi2_hwmod = {
  1346. .name = "mcspi2_hwmod",
  1347. .mpu_irqs = omap2_mcspi2_mpu_irqs,
  1348. .sdma_reqs = omap2_mcspi2_sdma_reqs,
  1349. .main_clk = "mcspi2_fck",
  1350. .prcm = {
  1351. .omap2 = {
  1352. .module_offs = CORE_MOD,
  1353. .prcm_reg_id = 1,
  1354. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1355. .idlest_reg_id = 1,
  1356. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1357. },
  1358. },
  1359. .slaves = omap2430_mcspi2_slaves,
  1360. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi2_slaves),
  1361. .class = &omap2xxx_mcspi_class,
  1362. .dev_attr = &omap_mcspi2_dev_attr,
  1363. };
  1364. /* mcspi3 */
  1365. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  1366. { .irq = 91 },
  1367. { .irq = -1 }
  1368. };
  1369. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  1370. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  1371. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  1372. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  1373. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  1374. { .dma_req = -1 }
  1375. };
  1376. static struct omap_hwmod_ocp_if *omap2430_mcspi3_slaves[] = {
  1377. &omap2430_l4_core__mcspi3,
  1378. };
  1379. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  1380. .num_chipselect = 2,
  1381. };
  1382. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  1383. .name = "mcspi3_hwmod",
  1384. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  1385. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  1386. .main_clk = "mcspi3_fck",
  1387. .prcm = {
  1388. .omap2 = {
  1389. .module_offs = CORE_MOD,
  1390. .prcm_reg_id = 2,
  1391. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1392. .idlest_reg_id = 2,
  1393. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  1394. },
  1395. },
  1396. .slaves = omap2430_mcspi3_slaves,
  1397. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi3_slaves),
  1398. .class = &omap2xxx_mcspi_class,
  1399. .dev_attr = &omap_mcspi3_dev_attr,
  1400. };
  1401. /*
  1402. * usbhsotg
  1403. */
  1404. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  1405. .rev_offs = 0x0400,
  1406. .sysc_offs = 0x0404,
  1407. .syss_offs = 0x0408,
  1408. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  1409. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1410. SYSC_HAS_AUTOIDLE),
  1411. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1412. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1413. .sysc_fields = &omap_hwmod_sysc_type1,
  1414. };
  1415. static struct omap_hwmod_class usbotg_class = {
  1416. .name = "usbotg",
  1417. .sysc = &omap2430_usbhsotg_sysc,
  1418. };
  1419. /* usb_otg_hs */
  1420. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  1421. { .name = "mc", .irq = 92 },
  1422. { .name = "dma", .irq = 93 },
  1423. { .irq = -1 }
  1424. };
  1425. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  1426. .name = "usb_otg_hs",
  1427. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  1428. .main_clk = "usbhs_ick",
  1429. .prcm = {
  1430. .omap2 = {
  1431. .prcm_reg_id = 1,
  1432. .module_bit = OMAP2430_EN_USBHS_MASK,
  1433. .module_offs = CORE_MOD,
  1434. .idlest_reg_id = 1,
  1435. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  1436. },
  1437. },
  1438. .masters = omap2430_usbhsotg_masters,
  1439. .masters_cnt = ARRAY_SIZE(omap2430_usbhsotg_masters),
  1440. .slaves = omap2430_usbhsotg_slaves,
  1441. .slaves_cnt = ARRAY_SIZE(omap2430_usbhsotg_slaves),
  1442. .class = &usbotg_class,
  1443. /*
  1444. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  1445. * broken when autoidle is enabled
  1446. * workaround is to disable the autoidle bit at module level.
  1447. */
  1448. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  1449. | HWMOD_SWSUP_MSTANDBY,
  1450. };
  1451. /*
  1452. * 'mcbsp' class
  1453. * multi channel buffered serial port controller
  1454. */
  1455. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  1456. .rev_offs = 0x007C,
  1457. .sysc_offs = 0x008C,
  1458. .sysc_flags = (SYSC_HAS_SOFTRESET),
  1459. .sysc_fields = &omap_hwmod_sysc_type1,
  1460. };
  1461. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  1462. .name = "mcbsp",
  1463. .sysc = &omap2430_mcbsp_sysc,
  1464. .rev = MCBSP_CONFIG_TYPE2,
  1465. };
  1466. /* mcbsp1 */
  1467. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  1468. { .name = "tx", .irq = 59 },
  1469. { .name = "rx", .irq = 60 },
  1470. { .name = "ovr", .irq = 61 },
  1471. { .name = "common", .irq = 64 },
  1472. { .irq = -1 }
  1473. };
  1474. /* l4_core -> mcbsp1 */
  1475. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  1476. .master = &omap2430_l4_core_hwmod,
  1477. .slave = &omap2430_mcbsp1_hwmod,
  1478. .clk = "mcbsp1_ick",
  1479. .addr = omap2_mcbsp1_addrs,
  1480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1481. };
  1482. /* mcbsp1 slave ports */
  1483. static struct omap_hwmod_ocp_if *omap2430_mcbsp1_slaves[] = {
  1484. &omap2430_l4_core__mcbsp1,
  1485. };
  1486. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  1487. .name = "mcbsp1",
  1488. .class = &omap2430_mcbsp_hwmod_class,
  1489. .mpu_irqs = omap2430_mcbsp1_irqs,
  1490. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  1491. .main_clk = "mcbsp1_fck",
  1492. .prcm = {
  1493. .omap2 = {
  1494. .prcm_reg_id = 1,
  1495. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1496. .module_offs = CORE_MOD,
  1497. .idlest_reg_id = 1,
  1498. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  1499. },
  1500. },
  1501. .slaves = omap2430_mcbsp1_slaves,
  1502. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp1_slaves),
  1503. };
  1504. /* mcbsp2 */
  1505. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  1506. { .name = "tx", .irq = 62 },
  1507. { .name = "rx", .irq = 63 },
  1508. { .name = "common", .irq = 16 },
  1509. { .irq = -1 }
  1510. };
  1511. /* l4_core -> mcbsp2 */
  1512. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  1513. .master = &omap2430_l4_core_hwmod,
  1514. .slave = &omap2430_mcbsp2_hwmod,
  1515. .clk = "mcbsp2_ick",
  1516. .addr = omap2xxx_mcbsp2_addrs,
  1517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1518. };
  1519. /* mcbsp2 slave ports */
  1520. static struct omap_hwmod_ocp_if *omap2430_mcbsp2_slaves[] = {
  1521. &omap2430_l4_core__mcbsp2,
  1522. };
  1523. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  1524. .name = "mcbsp2",
  1525. .class = &omap2430_mcbsp_hwmod_class,
  1526. .mpu_irqs = omap2430_mcbsp2_irqs,
  1527. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  1528. .main_clk = "mcbsp2_fck",
  1529. .prcm = {
  1530. .omap2 = {
  1531. .prcm_reg_id = 1,
  1532. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1533. .module_offs = CORE_MOD,
  1534. .idlest_reg_id = 1,
  1535. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  1536. },
  1537. },
  1538. .slaves = omap2430_mcbsp2_slaves,
  1539. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp2_slaves),
  1540. };
  1541. /* mcbsp3 */
  1542. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  1543. { .name = "tx", .irq = 89 },
  1544. { .name = "rx", .irq = 90 },
  1545. { .name = "common", .irq = 17 },
  1546. { .irq = -1 }
  1547. };
  1548. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  1549. {
  1550. .name = "mpu",
  1551. .pa_start = 0x4808C000,
  1552. .pa_end = 0x4808C0ff,
  1553. .flags = ADDR_TYPE_RT
  1554. },
  1555. { }
  1556. };
  1557. /* l4_core -> mcbsp3 */
  1558. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  1559. .master = &omap2430_l4_core_hwmod,
  1560. .slave = &omap2430_mcbsp3_hwmod,
  1561. .clk = "mcbsp3_ick",
  1562. .addr = omap2430_mcbsp3_addrs,
  1563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1564. };
  1565. /* mcbsp3 slave ports */
  1566. static struct omap_hwmod_ocp_if *omap2430_mcbsp3_slaves[] = {
  1567. &omap2430_l4_core__mcbsp3,
  1568. };
  1569. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  1570. .name = "mcbsp3",
  1571. .class = &omap2430_mcbsp_hwmod_class,
  1572. .mpu_irqs = omap2430_mcbsp3_irqs,
  1573. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  1574. .main_clk = "mcbsp3_fck",
  1575. .prcm = {
  1576. .omap2 = {
  1577. .prcm_reg_id = 1,
  1578. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1579. .module_offs = CORE_MOD,
  1580. .idlest_reg_id = 2,
  1581. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  1582. },
  1583. },
  1584. .slaves = omap2430_mcbsp3_slaves,
  1585. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp3_slaves),
  1586. };
  1587. /* mcbsp4 */
  1588. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  1589. { .name = "tx", .irq = 54 },
  1590. { .name = "rx", .irq = 55 },
  1591. { .name = "common", .irq = 18 },
  1592. { .irq = -1 }
  1593. };
  1594. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  1595. { .name = "rx", .dma_req = 20 },
  1596. { .name = "tx", .dma_req = 19 },
  1597. { .dma_req = -1 }
  1598. };
  1599. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  1600. {
  1601. .name = "mpu",
  1602. .pa_start = 0x4808E000,
  1603. .pa_end = 0x4808E0ff,
  1604. .flags = ADDR_TYPE_RT
  1605. },
  1606. { }
  1607. };
  1608. /* l4_core -> mcbsp4 */
  1609. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  1610. .master = &omap2430_l4_core_hwmod,
  1611. .slave = &omap2430_mcbsp4_hwmod,
  1612. .clk = "mcbsp4_ick",
  1613. .addr = omap2430_mcbsp4_addrs,
  1614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1615. };
  1616. /* mcbsp4 slave ports */
  1617. static struct omap_hwmod_ocp_if *omap2430_mcbsp4_slaves[] = {
  1618. &omap2430_l4_core__mcbsp4,
  1619. };
  1620. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  1621. .name = "mcbsp4",
  1622. .class = &omap2430_mcbsp_hwmod_class,
  1623. .mpu_irqs = omap2430_mcbsp4_irqs,
  1624. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  1625. .main_clk = "mcbsp4_fck",
  1626. .prcm = {
  1627. .omap2 = {
  1628. .prcm_reg_id = 1,
  1629. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1630. .module_offs = CORE_MOD,
  1631. .idlest_reg_id = 2,
  1632. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  1633. },
  1634. },
  1635. .slaves = omap2430_mcbsp4_slaves,
  1636. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp4_slaves),
  1637. };
  1638. /* mcbsp5 */
  1639. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  1640. { .name = "tx", .irq = 81 },
  1641. { .name = "rx", .irq = 82 },
  1642. { .name = "common", .irq = 19 },
  1643. { .irq = -1 }
  1644. };
  1645. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  1646. { .name = "rx", .dma_req = 22 },
  1647. { .name = "tx", .dma_req = 21 },
  1648. { .dma_req = -1 }
  1649. };
  1650. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  1651. {
  1652. .name = "mpu",
  1653. .pa_start = 0x48096000,
  1654. .pa_end = 0x480960ff,
  1655. .flags = ADDR_TYPE_RT
  1656. },
  1657. { }
  1658. };
  1659. /* l4_core -> mcbsp5 */
  1660. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  1661. .master = &omap2430_l4_core_hwmod,
  1662. .slave = &omap2430_mcbsp5_hwmod,
  1663. .clk = "mcbsp5_ick",
  1664. .addr = omap2430_mcbsp5_addrs,
  1665. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1666. };
  1667. /* mcbsp5 slave ports */
  1668. static struct omap_hwmod_ocp_if *omap2430_mcbsp5_slaves[] = {
  1669. &omap2430_l4_core__mcbsp5,
  1670. };
  1671. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  1672. .name = "mcbsp5",
  1673. .class = &omap2430_mcbsp_hwmod_class,
  1674. .mpu_irqs = omap2430_mcbsp5_irqs,
  1675. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  1676. .main_clk = "mcbsp5_fck",
  1677. .prcm = {
  1678. .omap2 = {
  1679. .prcm_reg_id = 1,
  1680. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1681. .module_offs = CORE_MOD,
  1682. .idlest_reg_id = 2,
  1683. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  1684. },
  1685. },
  1686. .slaves = omap2430_mcbsp5_slaves,
  1687. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp5_slaves),
  1688. };
  1689. /* MMC/SD/SDIO common */
  1690. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  1691. .rev_offs = 0x1fc,
  1692. .sysc_offs = 0x10,
  1693. .syss_offs = 0x14,
  1694. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1695. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1696. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1697. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1698. .sysc_fields = &omap_hwmod_sysc_type1,
  1699. };
  1700. static struct omap_hwmod_class omap2430_mmc_class = {
  1701. .name = "mmc",
  1702. .sysc = &omap2430_mmc_sysc,
  1703. };
  1704. /* MMC/SD/SDIO1 */
  1705. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  1706. { .irq = 83 },
  1707. { .irq = -1 }
  1708. };
  1709. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  1710. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  1711. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  1712. { .dma_req = -1 }
  1713. };
  1714. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  1715. { .role = "dbck", .clk = "mmchsdb1_fck" },
  1716. };
  1717. static struct omap_hwmod_ocp_if *omap2430_mmc1_slaves[] = {
  1718. &omap2430_l4_core__mmc1,
  1719. };
  1720. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1721. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1722. };
  1723. static struct omap_hwmod omap2430_mmc1_hwmod = {
  1724. .name = "mmc1",
  1725. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1726. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  1727. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  1728. .opt_clks = omap2430_mmc1_opt_clks,
  1729. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  1730. .main_clk = "mmchs1_fck",
  1731. .prcm = {
  1732. .omap2 = {
  1733. .module_offs = CORE_MOD,
  1734. .prcm_reg_id = 2,
  1735. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1736. .idlest_reg_id = 2,
  1737. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  1738. },
  1739. },
  1740. .dev_attr = &mmc1_dev_attr,
  1741. .slaves = omap2430_mmc1_slaves,
  1742. .slaves_cnt = ARRAY_SIZE(omap2430_mmc1_slaves),
  1743. .class = &omap2430_mmc_class,
  1744. };
  1745. /* MMC/SD/SDIO2 */
  1746. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  1747. { .irq = 86 },
  1748. { .irq = -1 }
  1749. };
  1750. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  1751. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  1752. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  1753. { .dma_req = -1 }
  1754. };
  1755. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  1756. { .role = "dbck", .clk = "mmchsdb2_fck" },
  1757. };
  1758. static struct omap_hwmod_ocp_if *omap2430_mmc2_slaves[] = {
  1759. &omap2430_l4_core__mmc2,
  1760. };
  1761. static struct omap_hwmod omap2430_mmc2_hwmod = {
  1762. .name = "mmc2",
  1763. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1764. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  1765. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  1766. .opt_clks = omap2430_mmc2_opt_clks,
  1767. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  1768. .main_clk = "mmchs2_fck",
  1769. .prcm = {
  1770. .omap2 = {
  1771. .module_offs = CORE_MOD,
  1772. .prcm_reg_id = 2,
  1773. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1774. .idlest_reg_id = 2,
  1775. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  1776. },
  1777. },
  1778. .slaves = omap2430_mmc2_slaves,
  1779. .slaves_cnt = ARRAY_SIZE(omap2430_mmc2_slaves),
  1780. .class = &omap2430_mmc_class,
  1781. };
  1782. static __initdata struct omap_hwmod *omap2430_hwmods[] = {
  1783. &omap2430_l3_main_hwmod,
  1784. &omap2430_l4_core_hwmod,
  1785. &omap2430_l4_wkup_hwmod,
  1786. &omap2430_mpu_hwmod,
  1787. &omap2430_iva_hwmod,
  1788. &omap2430_timer1_hwmod,
  1789. &omap2430_timer2_hwmod,
  1790. &omap2430_timer3_hwmod,
  1791. &omap2430_timer4_hwmod,
  1792. &omap2430_timer5_hwmod,
  1793. &omap2430_timer6_hwmod,
  1794. &omap2430_timer7_hwmod,
  1795. &omap2430_timer8_hwmod,
  1796. &omap2430_timer9_hwmod,
  1797. &omap2430_timer10_hwmod,
  1798. &omap2430_timer11_hwmod,
  1799. &omap2430_timer12_hwmod,
  1800. &omap2430_wd_timer2_hwmod,
  1801. &omap2430_uart1_hwmod,
  1802. &omap2430_uart2_hwmod,
  1803. &omap2430_uart3_hwmod,
  1804. /* dss class */
  1805. &omap2430_dss_core_hwmod,
  1806. &omap2430_dss_dispc_hwmod,
  1807. &omap2430_dss_rfbi_hwmod,
  1808. &omap2430_dss_venc_hwmod,
  1809. /* i2c class */
  1810. &omap2430_i2c1_hwmod,
  1811. &omap2430_i2c2_hwmod,
  1812. &omap2430_mmc1_hwmod,
  1813. &omap2430_mmc2_hwmod,
  1814. /* gpio class */
  1815. &omap2430_gpio1_hwmod,
  1816. &omap2430_gpio2_hwmod,
  1817. &omap2430_gpio3_hwmod,
  1818. &omap2430_gpio4_hwmod,
  1819. &omap2430_gpio5_hwmod,
  1820. /* dma_system class*/
  1821. &omap2430_dma_system_hwmod,
  1822. /* mcbsp class */
  1823. &omap2430_mcbsp1_hwmod,
  1824. &omap2430_mcbsp2_hwmod,
  1825. &omap2430_mcbsp3_hwmod,
  1826. &omap2430_mcbsp4_hwmod,
  1827. &omap2430_mcbsp5_hwmod,
  1828. /* mailbox class */
  1829. &omap2430_mailbox_hwmod,
  1830. /* mcspi class */
  1831. &omap2430_mcspi1_hwmod,
  1832. &omap2430_mcspi2_hwmod,
  1833. &omap2430_mcspi3_hwmod,
  1834. /* usbotg class*/
  1835. &omap2430_usbhsotg_hwmod,
  1836. NULL,
  1837. };
  1838. int __init omap2430_hwmod_init(void)
  1839. {
  1840. return omap_hwmod_register(omap2430_hwmods);
  1841. }