clockdomains3xxx_data.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * OMAP3xxx clockdomains
  3. *
  4. * Copyright (C) 2008-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley, Jouni Högander
  8. *
  9. * This file contains clockdomains and clockdomain wakeup/sleep
  10. * dependencies for the OMAP3xxx chips. Some notes:
  11. *
  12. * A useful validation rule for struct clockdomain: Any clockdomain
  13. * referenced by a wkdep_srcs or sleepdep_srcs array must have a
  14. * dep_bit assigned. So wkdep_srcs/sleepdep_srcs are really just
  15. * software-controllable dependencies. Non-software-controllable
  16. * dependencies do exist, but they are not encoded below (yet).
  17. *
  18. * The overly-specific dep_bit names are due to a bit name collision
  19. * with CM_FCLKEN_{DSP,IVA2}. The DSP/IVA2 PM_WKDEP and CM_SLEEPDEP shift
  20. * value are the same for all powerdomains: 2
  21. *
  22. * XXX should dep_bit be a mask, so we can test to see if it is 0 as a
  23. * sanity check?
  24. * XXX encode hardware fixed wakeup dependencies -- esp. for 3430 CORE
  25. */
  26. /*
  27. * To-Do List
  28. * -> Port the Sleep/Wakeup dependencies for the domains
  29. * from the Power domain framework
  30. */
  31. #include <linux/kernel.h>
  32. #include <linux/io.h>
  33. #include "clockdomain.h"
  34. #include "prm2xxx_3xxx.h"
  35. #include "cm2xxx_3xxx.h"
  36. #include "cm-regbits-34xx.h"
  37. #include "prm-regbits-34xx.h"
  38. /*
  39. * Clockdomain dependencies for wkdeps/sleepdeps
  40. *
  41. * XXX Hardware dependencies (e.g., dependencies that cannot be
  42. * changed in software) are not included here yet, but should be.
  43. */
  44. /* OMAP3-specific possible dependencies */
  45. /*
  46. * 3430ES1 PM_WKDEP_GFX: adds IVA2, removes CORE
  47. * 3430ES2 PM_WKDEP_SGX: adds IVA2, removes CORE
  48. */
  49. static struct clkdm_dep gfx_sgx_3xxx_wkdeps[] = {
  50. { .clkdm_name = "iva2_clkdm", },
  51. { .clkdm_name = "mpu_clkdm", },
  52. { .clkdm_name = "wkup_clkdm", },
  53. { NULL },
  54. };
  55. /* 3430: PM_WKDEP_PER: CORE, IVA2, MPU, WKUP */
  56. static struct clkdm_dep per_wkdeps[] = {
  57. { .clkdm_name = "core_l3_clkdm" },
  58. { .clkdm_name = "core_l4_clkdm" },
  59. { .clkdm_name = "iva2_clkdm" },
  60. { .clkdm_name = "mpu_clkdm" },
  61. { .clkdm_name = "wkup_clkdm" },
  62. { NULL },
  63. };
  64. /* 3430ES2: PM_WKDEP_USBHOST: CORE, IVA2, MPU, WKUP */
  65. static struct clkdm_dep usbhost_wkdeps[] = {
  66. { .clkdm_name = "core_l3_clkdm" },
  67. { .clkdm_name = "core_l4_clkdm" },
  68. { .clkdm_name = "iva2_clkdm" },
  69. { .clkdm_name = "mpu_clkdm" },
  70. { .clkdm_name = "wkup_clkdm" },
  71. { NULL },
  72. };
  73. /* 3430 PM_WKDEP_MPU: CORE, IVA2, DSS, PER */
  74. static struct clkdm_dep mpu_3xxx_wkdeps[] = {
  75. { .clkdm_name = "core_l3_clkdm" },
  76. { .clkdm_name = "core_l4_clkdm" },
  77. { .clkdm_name = "iva2_clkdm" },
  78. { .clkdm_name = "dss_clkdm" },
  79. { .clkdm_name = "per_clkdm" },
  80. { NULL },
  81. };
  82. /* 3430 PM_WKDEP_IVA2: CORE, MPU, WKUP, DSS, PER */
  83. static struct clkdm_dep iva2_wkdeps[] = {
  84. { .clkdm_name = "core_l3_clkdm" },
  85. { .clkdm_name = "core_l4_clkdm" },
  86. { .clkdm_name = "mpu_clkdm" },
  87. { .clkdm_name = "wkup_clkdm" },
  88. { .clkdm_name = "dss_clkdm" },
  89. { .clkdm_name = "per_clkdm" },
  90. { NULL },
  91. };
  92. /* 3430 PM_WKDEP_CAM: IVA2, MPU, WKUP */
  93. static struct clkdm_dep cam_wkdeps[] = {
  94. { .clkdm_name = "iva2_clkdm" },
  95. { .clkdm_name = "mpu_clkdm" },
  96. { .clkdm_name = "wkup_clkdm" },
  97. { NULL },
  98. };
  99. /* 3430 PM_WKDEP_DSS: IVA2, MPU, WKUP */
  100. static struct clkdm_dep dss_wkdeps[] = {
  101. { .clkdm_name = "iva2_clkdm" },
  102. { .clkdm_name = "mpu_clkdm" },
  103. { .clkdm_name = "wkup_clkdm" },
  104. { NULL },
  105. };
  106. /* 3430: PM_WKDEP_NEON: MPU */
  107. static struct clkdm_dep neon_wkdeps[] = {
  108. { .clkdm_name = "mpu_clkdm" },
  109. { NULL },
  110. };
  111. /* Sleep dependency source arrays for OMAP3-specific clkdms */
  112. /* 3430: CM_SLEEPDEP_DSS: MPU, IVA */
  113. static struct clkdm_dep dss_sleepdeps[] = {
  114. { .clkdm_name = "mpu_clkdm" },
  115. { .clkdm_name = "iva2_clkdm" },
  116. { NULL },
  117. };
  118. /* 3430: CM_SLEEPDEP_PER: MPU, IVA */
  119. static struct clkdm_dep per_sleepdeps[] = {
  120. { .clkdm_name = "mpu_clkdm" },
  121. { .clkdm_name = "iva2_clkdm" },
  122. { NULL },
  123. };
  124. /* 3430ES2: CM_SLEEPDEP_USBHOST: MPU, IVA */
  125. static struct clkdm_dep usbhost_sleepdeps[] = {
  126. { .clkdm_name = "mpu_clkdm" },
  127. { .clkdm_name = "iva2_clkdm" },
  128. { NULL },
  129. };
  130. /* 3430: CM_SLEEPDEP_CAM: MPU */
  131. static struct clkdm_dep cam_sleepdeps[] = {
  132. { .clkdm_name = "mpu_clkdm" },
  133. { NULL },
  134. };
  135. /*
  136. * 3430ES1: CM_SLEEPDEP_GFX: MPU
  137. * 3430ES2: CM_SLEEPDEP_SGX: MPU
  138. * These can share data since they will never be present simultaneously
  139. * on the same device.
  140. */
  141. static struct clkdm_dep gfx_sgx_sleepdeps[] = {
  142. { .clkdm_name = "mpu_clkdm" },
  143. { NULL },
  144. };
  145. /*
  146. * OMAP3 clockdomains
  147. */
  148. static struct clockdomain mpu_3xxx_clkdm = {
  149. .name = "mpu_clkdm",
  150. .pwrdm = { .name = "mpu_pwrdm" },
  151. .flags = CLKDM_CAN_HWSUP | CLKDM_CAN_FORCE_WAKEUP,
  152. .dep_bit = OMAP3430_EN_MPU_SHIFT,
  153. .wkdep_srcs = mpu_3xxx_wkdeps,
  154. .clktrctrl_mask = OMAP3430_CLKTRCTRL_MPU_MASK,
  155. };
  156. static struct clockdomain neon_clkdm = {
  157. .name = "neon_clkdm",
  158. .pwrdm = { .name = "neon_pwrdm" },
  159. .flags = CLKDM_CAN_HWSUP_SWSUP,
  160. .wkdep_srcs = neon_wkdeps,
  161. .clktrctrl_mask = OMAP3430_CLKTRCTRL_NEON_MASK,
  162. };
  163. static struct clockdomain iva2_clkdm = {
  164. .name = "iva2_clkdm",
  165. .pwrdm = { .name = "iva2_pwrdm" },
  166. .flags = CLKDM_CAN_HWSUP_SWSUP,
  167. .dep_bit = OMAP3430_PM_WKDEP_MPU_EN_IVA2_SHIFT,
  168. .wkdep_srcs = iva2_wkdeps,
  169. .clktrctrl_mask = OMAP3430_CLKTRCTRL_IVA2_MASK,
  170. };
  171. static struct clockdomain gfx_3430es1_clkdm = {
  172. .name = "gfx_clkdm",
  173. .pwrdm = { .name = "gfx_pwrdm" },
  174. .flags = CLKDM_CAN_HWSUP_SWSUP,
  175. .wkdep_srcs = gfx_sgx_3xxx_wkdeps,
  176. .sleepdep_srcs = gfx_sgx_sleepdeps,
  177. .clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_GFX_MASK,
  178. };
  179. static struct clockdomain sgx_clkdm = {
  180. .name = "sgx_clkdm",
  181. .pwrdm = { .name = "sgx_pwrdm" },
  182. .flags = CLKDM_CAN_HWSUP_SWSUP,
  183. .wkdep_srcs = gfx_sgx_3xxx_wkdeps,
  184. .sleepdep_srcs = gfx_sgx_sleepdeps,
  185. .clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_SGX_MASK,
  186. };
  187. /*
  188. * The die-to-die clockdomain was documented in the 34xx ES1 TRM, but
  189. * then that information was removed from the 34xx ES2+ TRM. It is
  190. * unclear whether the core is still there, but the clockdomain logic
  191. * is there, and must be programmed to an appropriate state if the
  192. * CORE clockdomain is to become inactive.
  193. */
  194. static struct clockdomain d2d_clkdm = {
  195. .name = "d2d_clkdm",
  196. .pwrdm = { .name = "core_pwrdm" },
  197. .flags = CLKDM_CAN_HWSUP_SWSUP,
  198. .clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_D2D_MASK,
  199. };
  200. /*
  201. * XXX add usecounting for clkdm dependencies, otherwise the presence
  202. * of a single dep bit for core_l3_3xxx_clkdm and core_l4_3xxx_clkdm
  203. * could cause trouble
  204. */
  205. static struct clockdomain core_l3_3xxx_clkdm = {
  206. .name = "core_l3_clkdm",
  207. .pwrdm = { .name = "core_pwrdm" },
  208. .flags = CLKDM_CAN_HWSUP,
  209. .dep_bit = OMAP3430_EN_CORE_SHIFT,
  210. .clktrctrl_mask = OMAP3430_CLKTRCTRL_L3_MASK,
  211. };
  212. /*
  213. * XXX add usecounting for clkdm dependencies, otherwise the presence
  214. * of a single dep bit for core_l3_3xxx_clkdm and core_l4_3xxx_clkdm
  215. * could cause trouble
  216. */
  217. static struct clockdomain core_l4_3xxx_clkdm = {
  218. .name = "core_l4_clkdm",
  219. .pwrdm = { .name = "core_pwrdm" },
  220. .flags = CLKDM_CAN_HWSUP,
  221. .dep_bit = OMAP3430_EN_CORE_SHIFT,
  222. .clktrctrl_mask = OMAP3430_CLKTRCTRL_L4_MASK,
  223. };
  224. /* Another case of bit name collisions between several registers: EN_DSS */
  225. static struct clockdomain dss_3xxx_clkdm = {
  226. .name = "dss_clkdm",
  227. .pwrdm = { .name = "dss_pwrdm" },
  228. .flags = CLKDM_CAN_HWSUP_SWSUP,
  229. .dep_bit = OMAP3430_PM_WKDEP_MPU_EN_DSS_SHIFT,
  230. .wkdep_srcs = dss_wkdeps,
  231. .sleepdep_srcs = dss_sleepdeps,
  232. .clktrctrl_mask = OMAP3430_CLKTRCTRL_DSS_MASK,
  233. };
  234. static struct clockdomain cam_clkdm = {
  235. .name = "cam_clkdm",
  236. .pwrdm = { .name = "cam_pwrdm" },
  237. .flags = CLKDM_CAN_HWSUP_SWSUP,
  238. .wkdep_srcs = cam_wkdeps,
  239. .sleepdep_srcs = cam_sleepdeps,
  240. .clktrctrl_mask = OMAP3430_CLKTRCTRL_CAM_MASK,
  241. };
  242. static struct clockdomain usbhost_clkdm = {
  243. .name = "usbhost_clkdm",
  244. .pwrdm = { .name = "usbhost_pwrdm" },
  245. .flags = CLKDM_CAN_HWSUP_SWSUP,
  246. .wkdep_srcs = usbhost_wkdeps,
  247. .sleepdep_srcs = usbhost_sleepdeps,
  248. .clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_USBHOST_MASK,
  249. };
  250. static struct clockdomain per_clkdm = {
  251. .name = "per_clkdm",
  252. .pwrdm = { .name = "per_pwrdm" },
  253. .flags = CLKDM_CAN_HWSUP_SWSUP,
  254. .dep_bit = OMAP3430_EN_PER_SHIFT,
  255. .wkdep_srcs = per_wkdeps,
  256. .sleepdep_srcs = per_sleepdeps,
  257. .clktrctrl_mask = OMAP3430_CLKTRCTRL_PER_MASK,
  258. };
  259. /*
  260. * Disable hw supervised mode for emu_clkdm, because emu_pwrdm is
  261. * switched of even if sdti is in use
  262. */
  263. static struct clockdomain emu_clkdm = {
  264. .name = "emu_clkdm",
  265. .pwrdm = { .name = "emu_pwrdm" },
  266. .flags = /* CLKDM_CAN_ENABLE_AUTO | */CLKDM_CAN_SWSUP,
  267. .clktrctrl_mask = OMAP3430_CLKTRCTRL_EMU_MASK,
  268. };
  269. static struct clockdomain dpll1_clkdm = {
  270. .name = "dpll1_clkdm",
  271. .pwrdm = { .name = "dpll1_pwrdm" },
  272. };
  273. static struct clockdomain dpll2_clkdm = {
  274. .name = "dpll2_clkdm",
  275. .pwrdm = { .name = "dpll2_pwrdm" },
  276. };
  277. static struct clockdomain dpll3_clkdm = {
  278. .name = "dpll3_clkdm",
  279. .pwrdm = { .name = "dpll3_pwrdm" },
  280. };
  281. static struct clockdomain dpll4_clkdm = {
  282. .name = "dpll4_clkdm",
  283. .pwrdm = { .name = "dpll4_pwrdm" },
  284. };
  285. static struct clockdomain dpll5_clkdm = {
  286. .name = "dpll5_clkdm",
  287. .pwrdm = { .name = "dpll5_pwrdm" },
  288. };
  289. /*
  290. * Clockdomain hwsup dependencies
  291. */
  292. static struct clkdm_autodep clkdm_autodeps[] = {
  293. {
  294. .clkdm = { .name = "mpu_clkdm" },
  295. },
  296. {
  297. .clkdm = { .name = "iva2_clkdm" },
  298. },
  299. {
  300. .clkdm = { .name = NULL },
  301. }
  302. };
  303. /*
  304. *
  305. */
  306. static struct clockdomain *clockdomains_omap3430_common[] __initdata = {
  307. &wkup_common_clkdm,
  308. &cm_common_clkdm,
  309. &prm_common_clkdm,
  310. &mpu_3xxx_clkdm,
  311. &neon_clkdm,
  312. &iva2_clkdm,
  313. &d2d_clkdm,
  314. &core_l3_3xxx_clkdm,
  315. &core_l4_3xxx_clkdm,
  316. &dss_3xxx_clkdm,
  317. &cam_clkdm,
  318. &per_clkdm,
  319. &emu_clkdm,
  320. &dpll1_clkdm,
  321. &dpll2_clkdm,
  322. &dpll3_clkdm,
  323. &dpll4_clkdm,
  324. NULL
  325. };
  326. static struct clockdomain *clockdomains_omap3430es1[] __initdata = {
  327. &gfx_3430es1_clkdm,
  328. NULL,
  329. };
  330. static struct clockdomain *clockdomains_omap3430es2plus[] __initdata = {
  331. &sgx_clkdm,
  332. &dpll5_clkdm,
  333. &usbhost_clkdm,
  334. NULL,
  335. };
  336. void __init omap3xxx_clockdomains_init(void)
  337. {
  338. struct clockdomain **sc;
  339. if (!cpu_is_omap34xx())
  340. return;
  341. clkdm_register_platform_funcs(&omap3_clkdm_operations);
  342. clkdm_register_clkdms(clockdomains_omap3430_common);
  343. sc = (omap_rev() == OMAP3430_REV_ES1_0) ? clockdomains_omap3430es1 :
  344. clockdomains_omap3430es2plus;
  345. clkdm_register_clkdms(sc);
  346. clkdm_register_autodeps(clkdm_autodeps);
  347. clkdm_complete_init();
  348. }